FSConfig.py revision 4982
13898Ssaidi@eecs.umich.edu# Copyright (c) 2006-2007 The Regents of The University of Michigan
22934Sktlim@umich.edu# All rights reserved.
32934Sktlim@umich.edu#
42934Sktlim@umich.edu# Redistribution and use in source and binary forms, with or without
52934Sktlim@umich.edu# modification, are permitted provided that the following conditions are
62934Sktlim@umich.edu# met: redistributions of source code must retain the above copyright
72934Sktlim@umich.edu# notice, this list of conditions and the following disclaimer;
82934Sktlim@umich.edu# redistributions in binary form must reproduce the above copyright
92934Sktlim@umich.edu# notice, this list of conditions and the following disclaimer in the
102934Sktlim@umich.edu# documentation and/or other materials provided with the distribution;
112934Sktlim@umich.edu# neither the name of the copyright holders nor the names of its
122934Sktlim@umich.edu# contributors may be used to endorse or promote products derived from
132934Sktlim@umich.edu# this software without specific prior written permission.
142934Sktlim@umich.edu#
152934Sktlim@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
162934Sktlim@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
172934Sktlim@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
182934Sktlim@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
192934Sktlim@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
202934Sktlim@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
212934Sktlim@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
222934Sktlim@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
232934Sktlim@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
242934Sktlim@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
252934Sktlim@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
262934Sktlim@umich.edu#
272934Sktlim@umich.edu# Authors: Kevin Lim
282934Sktlim@umich.edu
292934Sktlim@umich.eduimport m5
302969Sktlim@umich.edufrom m5 import makeList
312934Sktlim@umich.edufrom m5.objects import *
322995Ssaidi@eecs.umich.edufrom Benchmarks import *
332934Sktlim@umich.edu
342934Sktlim@umich.educlass CowIdeDisk(IdeDisk):
352934Sktlim@umich.edu    image = CowDiskImage(child=RawDiskImage(read_only=True),
362934Sktlim@umich.edu                         read_only=False)
372934Sktlim@umich.edu
382934Sktlim@umich.edu    def childImage(self, ci):
392934Sktlim@umich.edu        self.image.child.image_file = ci
402934Sktlim@umich.edu
414520Ssaidi@eecs.umich.edudef makeLinuxAlphaSystem(mem_mode, mdesc = None):
424520Ssaidi@eecs.umich.edu    class BaseTsunami(Tsunami):
434982Ssaidi@eecs.umich.edu        ethernet = NSGigE(pci_bus=0, pci_dev=1, pci_func=0)
444520Ssaidi@eecs.umich.edu        ide = IdeController(disks=[Parent.disk0, Parent.disk2],
454520Ssaidi@eecs.umich.edu                            pci_func=0, pci_dev=0, pci_bus=0)
462934Sktlim@umich.edu
472934Sktlim@umich.edu    self = LinuxAlphaSystem()
483005Sstever@eecs.umich.edu    if not mdesc:
493005Sstever@eecs.umich.edu        # generic system
503304Sstever@eecs.umich.edu        mdesc = SysConfig()
512995Ssaidi@eecs.umich.edu    self.readfile = mdesc.script()
522934Sktlim@umich.edu    self.iobus = Bus(bus_id=0)
532934Sktlim@umich.edu    self.membus = Bus(bus_id=1)
544965Ssaidi@eecs.umich.edu    self.bridge = Bridge(delay='50ns', nack_delay='4ns')
552995Ssaidi@eecs.umich.edu    self.physmem = PhysicalMemory(range = AddrRange(mdesc.mem()))
562934Sktlim@umich.edu    self.bridge.side_a = self.iobus.port
572934Sktlim@umich.edu    self.bridge.side_b = self.membus.port
582934Sktlim@umich.edu    self.physmem.port = self.membus.port
592934Sktlim@umich.edu    self.disk0 = CowIdeDisk(driveID='master')
602934Sktlim@umich.edu    self.disk2 = CowIdeDisk(driveID='master')
612995Ssaidi@eecs.umich.edu    self.disk0.childImage(mdesc.disk())
622934Sktlim@umich.edu    self.disk2.childImage(disk('linux-bigswap2.img'))
632934Sktlim@umich.edu    self.tsunami = BaseTsunami()
642934Sktlim@umich.edu    self.tsunami.attachIO(self.iobus)
652934Sktlim@umich.edu    self.tsunami.ide.pio = self.iobus.port
662934Sktlim@umich.edu    self.tsunami.ethernet.pio = self.iobus.port
672995Ssaidi@eecs.umich.edu    self.simple_disk = SimpleDisk(disk=RawDiskImage(image_file = mdesc.disk(),
682934Sktlim@umich.edu                                               read_only = True))
692934Sktlim@umich.edu    self.intrctrl = IntrControl()
702953Sktlim@umich.edu    self.mem_mode = mem_mode
714094Sbinkertn@umich.edu    self.sim_console = SimConsole()
722934Sktlim@umich.edu    self.kernel = binary('vmlinux')
733449Shsul@eecs.umich.edu    self.pal = binary('ts_osfpal')
742934Sktlim@umich.edu    self.console = binary('console')
752934Sktlim@umich.edu    self.boot_osflags = 'root=/dev/hda1 console=ttyS0'
762934Sktlim@umich.edu
772934Sktlim@umich.edu    return self
782934Sktlim@umich.edu
793584Ssaidi@eecs.umich.edudef makeSparcSystem(mem_mode, mdesc = None):
804486Sbinkertn@umich.edu    class CowMmDisk(MmDisk):
814486Sbinkertn@umich.edu        image = CowDiskImage(child=RawDiskImage(read_only=True),
824486Sbinkertn@umich.edu                             read_only=False)
834486Sbinkertn@umich.edu
844486Sbinkertn@umich.edu        def childImage(self, ci):
854486Sbinkertn@umich.edu            self.image.child.image_file = ci
864486Sbinkertn@umich.edu
873584Ssaidi@eecs.umich.edu    self = SparcSystem()
883584Ssaidi@eecs.umich.edu    if not mdesc:
893584Ssaidi@eecs.umich.edu        # generic system
903584Ssaidi@eecs.umich.edu        mdesc = SysConfig()
913584Ssaidi@eecs.umich.edu    self.readfile = mdesc.script()
923743Sgblack@eecs.umich.edu    self.iobus = Bus(bus_id=0)
933584Ssaidi@eecs.umich.edu    self.membus = Bus(bus_id=1)
944972Ssaidi@eecs.umich.edu    self.bridge = Bridge(delay='50ns', nack_delay='4ns')
953743Sgblack@eecs.umich.edu    self.t1000 = T1000()
964104Ssaidi@eecs.umich.edu    self.t1000.attachOnChipIO(self.membus)
973743Sgblack@eecs.umich.edu    self.t1000.attachIO(self.iobus)
983823Ssaidi@eecs.umich.edu    self.physmem = PhysicalMemory(range = AddrRange(Addr('1MB'), size = '64MB'), zero = True)
993814Ssaidi@eecs.umich.edu    self.physmem2 = PhysicalMemory(range = AddrRange(Addr('2GB'), size ='256MB'), zero = True)
1003743Sgblack@eecs.umich.edu    self.bridge.side_a = self.iobus.port
1013743Sgblack@eecs.umich.edu    self.bridge.side_b = self.membus.port
1023584Ssaidi@eecs.umich.edu    self.physmem.port = self.membus.port
1033814Ssaidi@eecs.umich.edu    self.physmem2.port = self.membus.port
1043584Ssaidi@eecs.umich.edu    self.rom.port = self.membus.port
1053745Sgblack@eecs.umich.edu    self.nvram.port = self.membus.port
1063745Sgblack@eecs.umich.edu    self.hypervisor_desc.port = self.membus.port
1073745Sgblack@eecs.umich.edu    self.partition_desc.port = self.membus.port
1083584Ssaidi@eecs.umich.edu    self.intrctrl = IntrControl()
1093898Ssaidi@eecs.umich.edu    self.disk0 = CowMmDisk()
1103898Ssaidi@eecs.umich.edu    self.disk0.childImage(disk('disk.s10hw2'))
1113898Ssaidi@eecs.umich.edu    self.disk0.pio = self.iobus.port
1124103Ssaidi@eecs.umich.edu    self.reset_bin = binary('reset_new.bin')
1134103Ssaidi@eecs.umich.edu    self.hypervisor_bin = binary('q_new.bin')
1144103Ssaidi@eecs.umich.edu    self.openboot_bin = binary('openboot_new.bin')
1153745Sgblack@eecs.umich.edu    self.nvram_bin = binary('nvram1')
1163745Sgblack@eecs.umich.edu    self.hypervisor_desc_bin = binary('1up-hv.bin')
1173745Sgblack@eecs.umich.edu    self.partition_desc_bin = binary('1up-md.bin')
1183584Ssaidi@eecs.umich.edu
1193584Ssaidi@eecs.umich.edu    return self
1203584Ssaidi@eecs.umich.edu
1213584Ssaidi@eecs.umich.edu
1223025Ssaidi@eecs.umich.edudef makeDualRoot(testSystem, driveSystem, dumpfile):
1232934Sktlim@umich.edu    self = Root()
1242995Ssaidi@eecs.umich.edu    self.testsys = testSystem
1252995Ssaidi@eecs.umich.edu    self.drivesys = driveSystem
1264981Ssaidi@eecs.umich.edu    self.etherlink = EtherLink()
1274981Ssaidi@eecs.umich.edu    self.etherlink.int0 = Parent.testsys.tsunami.ethernet.interface
1284981Ssaidi@eecs.umich.edu    self.etherlink.int1 = Parent.drivesys.tsunami.ethernet.interface
1294981Ssaidi@eecs.umich.edu
1303025Ssaidi@eecs.umich.edu    if dumpfile:
1313025Ssaidi@eecs.umich.edu        self.etherdump = EtherDump(file=dumpfile)
1323025Ssaidi@eecs.umich.edu        self.etherlink.dump = Parent.etherdump
1332934Sktlim@umich.edu
1342934Sktlim@umich.edu    return self
135