111106Spower.jg@gmail.com
211106Spower.jg@gmail.com---------- Begin Simulation Statistics ----------
311680SCurtis.Dunham@arm.comsim_seconds                                  0.000065                       # Number of seconds simulated
411680SCurtis.Dunham@arm.comsim_ticks                                    64758000                       # Number of ticks simulated
511680SCurtis.Dunham@arm.comfinal_tick                                   64758000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
611106Spower.jg@gmail.comsim_freq                                 1000000000000                       # Frequency of simulated ticks
711687Sandreas.hansson@arm.comhost_inst_rate                                 610635                       # Simulator instruction rate (inst/s)
811687Sandreas.hansson@arm.comhost_op_rate                                   610062                       # Simulator op (including micro ops) rate (op/s)
911687Sandreas.hansson@arm.comhost_tick_rate                             6117087273                       # Simulator tick rate (ticks/s)
1011687Sandreas.hansson@arm.comhost_mem_usage                                 638532                       # Number of bytes of host memory used
1111680SCurtis.Dunham@arm.comhost_seconds                                     0.01                       # Real time elapsed on the host
1211390Ssteve.reinhardt@amd.comsim_insts                                        6453                       # Number of instructions simulated
1311390Ssteve.reinhardt@amd.comsim_ops                                          6453                       # Number of ops (including micro ops) simulated
1411106Spower.jg@gmail.comsystem.clk_domain.voltage_domain.voltage            1                       # Voltage in Volts
1511106Spower.jg@gmail.comsystem.clk_domain.clock                          1000                       # Clock period in ticks
1611680SCurtis.Dunham@arm.comsystem.mem_ctrl.pwrStateResidencyTicks::UNDEFINED     64758000                       # Cumulative time (in ticks) in various power states
1711106Spower.jg@gmail.comsystem.mem_ctrl.bytes_read::cpu.inst            17792                       # Number of bytes read from this memory
1811106Spower.jg@gmail.comsystem.mem_ctrl.bytes_read::cpu.data            10752                       # Number of bytes read from this memory
1911106Spower.jg@gmail.comsystem.mem_ctrl.bytes_read::total               28544                       # Number of bytes read from this memory
2011106Spower.jg@gmail.comsystem.mem_ctrl.bytes_inst_read::cpu.inst        17792                       # Number of instructions bytes read from this memory
2111106Spower.jg@gmail.comsystem.mem_ctrl.bytes_inst_read::total          17792                       # Number of instructions bytes read from this memory
2211106Spower.jg@gmail.comsystem.mem_ctrl.num_reads::cpu.inst               278                       # Number of read requests responded to by this memory
2311106Spower.jg@gmail.comsystem.mem_ctrl.num_reads::cpu.data               168                       # Number of read requests responded to by this memory
2411106Spower.jg@gmail.comsystem.mem_ctrl.num_reads::total                  446                       # Number of read requests responded to by this memory
2511680SCurtis.Dunham@arm.comsystem.mem_ctrl.bw_read::cpu.inst           274745977                       # Total read bandwidth from this memory (bytes/s)
2611680SCurtis.Dunham@arm.comsystem.mem_ctrl.bw_read::cpu.data           166033540                       # Total read bandwidth from this memory (bytes/s)
2711680SCurtis.Dunham@arm.comsystem.mem_ctrl.bw_read::total              440779518                       # Total read bandwidth from this memory (bytes/s)
2811680SCurtis.Dunham@arm.comsystem.mem_ctrl.bw_inst_read::cpu.inst      274745977                       # Instruction read bandwidth from this memory (bytes/s)
2911680SCurtis.Dunham@arm.comsystem.mem_ctrl.bw_inst_read::total         274745977                       # Instruction read bandwidth from this memory (bytes/s)
3011680SCurtis.Dunham@arm.comsystem.mem_ctrl.bw_total::cpu.inst          274745977                       # Total bandwidth to/from this memory (bytes/s)
3111680SCurtis.Dunham@arm.comsystem.mem_ctrl.bw_total::cpu.data          166033540                       # Total bandwidth to/from this memory (bytes/s)
3211680SCurtis.Dunham@arm.comsystem.mem_ctrl.bw_total::total             440779518                       # Total bandwidth to/from this memory (bytes/s)
3311106Spower.jg@gmail.comsystem.mem_ctrl.readReqs                          446                       # Number of read requests accepted
3411106Spower.jg@gmail.comsystem.mem_ctrl.writeReqs                           0                       # Number of write requests accepted
3511106Spower.jg@gmail.comsystem.mem_ctrl.readBursts                        446                       # Number of DRAM read bursts, including those serviced by the write queue
3611106Spower.jg@gmail.comsystem.mem_ctrl.writeBursts                         0                       # Number of DRAM write bursts, including those merged in the write queue
3711106Spower.jg@gmail.comsystem.mem_ctrl.bytesReadDRAM                   28544                       # Total number of bytes read from DRAM
3811106Spower.jg@gmail.comsystem.mem_ctrl.bytesReadWrQ                        0                       # Total number of bytes read from write queue
3911106Spower.jg@gmail.comsystem.mem_ctrl.bytesWritten                        0                       # Total number of bytes written to DRAM
4011106Spower.jg@gmail.comsystem.mem_ctrl.bytesReadSys                    28544                       # Total read bytes from the system interface side
4111106Spower.jg@gmail.comsystem.mem_ctrl.bytesWrittenSys                     0                       # Total written bytes from the system interface side
4211106Spower.jg@gmail.comsystem.mem_ctrl.servicedByWrQ                       0                       # Number of DRAM read bursts serviced by the write queue
4311106Spower.jg@gmail.comsystem.mem_ctrl.mergedWrBursts                      0                       # Number of DRAM write bursts merged with an existing one
4411106Spower.jg@gmail.comsystem.mem_ctrl.neitherReadNorWriteReqs             0                       # Number of requests that are neither read nor write
4511106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::0                 62                       # Per bank write bursts
4611106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::1                 26                       # Per bank write bursts
4711106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::2                 24                       # Per bank write bursts
4811106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::3                 43                       # Per bank write bursts
4911106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::4                 40                       # Per bank write bursts
5011106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::5                 17                       # Per bank write bursts
5111106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::6                  1                       # Per bank write bursts
5211106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::7                  3                       # Per bank write bursts
5311106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::8                  0                       # Per bank write bursts
5411106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::9                  1                       # Per bank write bursts
5511106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::10                19                       # Per bank write bursts
5611106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::11                23                       # Per bank write bursts
5711106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::12                14                       # Per bank write bursts
5811106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::13               116                       # Per bank write bursts
5911106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::14                45                       # Per bank write bursts
6011106Spower.jg@gmail.comsystem.mem_ctrl.perBankRdBursts::15                12                       # Per bank write bursts
6111106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::0                  0                       # Per bank write bursts
6211106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::1                  0                       # Per bank write bursts
6311106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::2                  0                       # Per bank write bursts
6411106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::3                  0                       # Per bank write bursts
6511106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::4                  0                       # Per bank write bursts
6611106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::5                  0                       # Per bank write bursts
6711106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::6                  0                       # Per bank write bursts
6811106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::7                  0                       # Per bank write bursts
6911106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::8                  0                       # Per bank write bursts
7011106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::9                  0                       # Per bank write bursts
7111106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::10                 0                       # Per bank write bursts
7211106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::11                 0                       # Per bank write bursts
7311106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::12                 0                       # Per bank write bursts
7411106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::13                 0                       # Per bank write bursts
7511106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::14                 0                       # Per bank write bursts
7611106Spower.jg@gmail.comsystem.mem_ctrl.perBankWrBursts::15                 0                       # Per bank write bursts
7711106Spower.jg@gmail.comsystem.mem_ctrl.numRdRetry                          0                       # Number of times read queue was full causing retry
7811106Spower.jg@gmail.comsystem.mem_ctrl.numWrRetry                          0                       # Number of times write queue was full causing retry
7911680SCurtis.Dunham@arm.comsystem.mem_ctrl.totGap                       64501000                       # Total gap between requests
8011106Spower.jg@gmail.comsystem.mem_ctrl.readPktSize::0                      0                       # Read request sizes (log2)
8111106Spower.jg@gmail.comsystem.mem_ctrl.readPktSize::1                      0                       # Read request sizes (log2)
8211106Spower.jg@gmail.comsystem.mem_ctrl.readPktSize::2                      0                       # Read request sizes (log2)
8311106Spower.jg@gmail.comsystem.mem_ctrl.readPktSize::3                      0                       # Read request sizes (log2)
8411106Spower.jg@gmail.comsystem.mem_ctrl.readPktSize::4                      0                       # Read request sizes (log2)
8511106Spower.jg@gmail.comsystem.mem_ctrl.readPktSize::5                      0                       # Read request sizes (log2)
8611106Spower.jg@gmail.comsystem.mem_ctrl.readPktSize::6                    446                       # Read request sizes (log2)
8711106Spower.jg@gmail.comsystem.mem_ctrl.writePktSize::0                     0                       # Write request sizes (log2)
8811106Spower.jg@gmail.comsystem.mem_ctrl.writePktSize::1                     0                       # Write request sizes (log2)
8911106Spower.jg@gmail.comsystem.mem_ctrl.writePktSize::2                     0                       # Write request sizes (log2)
9011106Spower.jg@gmail.comsystem.mem_ctrl.writePktSize::3                     0                       # Write request sizes (log2)
9111106Spower.jg@gmail.comsystem.mem_ctrl.writePktSize::4                     0                       # Write request sizes (log2)
9211106Spower.jg@gmail.comsystem.mem_ctrl.writePktSize::5                     0                       # Write request sizes (log2)
9311106Spower.jg@gmail.comsystem.mem_ctrl.writePktSize::6                     0                       # Write request sizes (log2)
9411106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::0                      446                       # What read queue length does an incoming req see
9511106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::1                        0                       # What read queue length does an incoming req see
9611106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::2                        0                       # What read queue length does an incoming req see
9711106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::3                        0                       # What read queue length does an incoming req see
9811106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::4                        0                       # What read queue length does an incoming req see
9911106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::5                        0                       # What read queue length does an incoming req see
10011106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::6                        0                       # What read queue length does an incoming req see
10111106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::7                        0                       # What read queue length does an incoming req see
10211106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::8                        0                       # What read queue length does an incoming req see
10311106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::9                        0                       # What read queue length does an incoming req see
10411106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::10                       0                       # What read queue length does an incoming req see
10511106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::11                       0                       # What read queue length does an incoming req see
10611106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::12                       0                       # What read queue length does an incoming req see
10711106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::13                       0                       # What read queue length does an incoming req see
10811106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::14                       0                       # What read queue length does an incoming req see
10911106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::15                       0                       # What read queue length does an incoming req see
11011106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::16                       0                       # What read queue length does an incoming req see
11111106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::17                       0                       # What read queue length does an incoming req see
11211106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::18                       0                       # What read queue length does an incoming req see
11311106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::19                       0                       # What read queue length does an incoming req see
11411106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::20                       0                       # What read queue length does an incoming req see
11511106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::21                       0                       # What read queue length does an incoming req see
11611106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::22                       0                       # What read queue length does an incoming req see
11711106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::23                       0                       # What read queue length does an incoming req see
11811106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::24                       0                       # What read queue length does an incoming req see
11911106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::25                       0                       # What read queue length does an incoming req see
12011106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::26                       0                       # What read queue length does an incoming req see
12111106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::27                       0                       # What read queue length does an incoming req see
12211106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::28                       0                       # What read queue length does an incoming req see
12311106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::29                       0                       # What read queue length does an incoming req see
12411106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::30                       0                       # What read queue length does an incoming req see
12511106Spower.jg@gmail.comsystem.mem_ctrl.rdQLenPdf::31                       0                       # What read queue length does an incoming req see
12611106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::0                        0                       # What write queue length does an incoming req see
12711106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::1                        0                       # What write queue length does an incoming req see
12811106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::2                        0                       # What write queue length does an incoming req see
12911106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::3                        0                       # What write queue length does an incoming req see
13011106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::4                        0                       # What write queue length does an incoming req see
13111106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::5                        0                       # What write queue length does an incoming req see
13211106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::6                        0                       # What write queue length does an incoming req see
13311106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::7                        0                       # What write queue length does an incoming req see
13411106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::8                        0                       # What write queue length does an incoming req see
13511106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::9                        0                       # What write queue length does an incoming req see
13611106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::10                       0                       # What write queue length does an incoming req see
13711106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::11                       0                       # What write queue length does an incoming req see
13811106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::12                       0                       # What write queue length does an incoming req see
13911106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::13                       0                       # What write queue length does an incoming req see
14011106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::14                       0                       # What write queue length does an incoming req see
14111106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::15                       0                       # What write queue length does an incoming req see
14211106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::16                       0                       # What write queue length does an incoming req see
14311106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::17                       0                       # What write queue length does an incoming req see
14411106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::18                       0                       # What write queue length does an incoming req see
14511106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::19                       0                       # What write queue length does an incoming req see
14611106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::20                       0                       # What write queue length does an incoming req see
14711106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::21                       0                       # What write queue length does an incoming req see
14811106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::22                       0                       # What write queue length does an incoming req see
14911106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::23                       0                       # What write queue length does an incoming req see
15011106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::24                       0                       # What write queue length does an incoming req see
15111106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::25                       0                       # What write queue length does an incoming req see
15211106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::26                       0                       # What write queue length does an incoming req see
15311106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::27                       0                       # What write queue length does an incoming req see
15411106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::28                       0                       # What write queue length does an incoming req see
15511106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::29                       0                       # What write queue length does an incoming req see
15611106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::30                       0                       # What write queue length does an incoming req see
15711106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::31                       0                       # What write queue length does an incoming req see
15811106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::32                       0                       # What write queue length does an incoming req see
15911106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::33                       0                       # What write queue length does an incoming req see
16011106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::34                       0                       # What write queue length does an incoming req see
16111106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::35                       0                       # What write queue length does an incoming req see
16211106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::36                       0                       # What write queue length does an incoming req see
16311106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::37                       0                       # What write queue length does an incoming req see
16411106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::38                       0                       # What write queue length does an incoming req see
16511106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::39                       0                       # What write queue length does an incoming req see
16611106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::40                       0                       # What write queue length does an incoming req see
16711106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::41                       0                       # What write queue length does an incoming req see
16811106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::42                       0                       # What write queue length does an incoming req see
16911106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::43                       0                       # What write queue length does an incoming req see
17011106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::44                       0                       # What write queue length does an incoming req see
17111106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::45                       0                       # What write queue length does an incoming req see
17211106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::46                       0                       # What write queue length does an incoming req see
17311106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::47                       0                       # What write queue length does an incoming req see
17411106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::48                       0                       # What write queue length does an incoming req see
17511106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::49                       0                       # What write queue length does an incoming req see
17611106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::50                       0                       # What write queue length does an incoming req see
17711106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::51                       0                       # What write queue length does an incoming req see
17811106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::52                       0                       # What write queue length does an incoming req see
17911106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::53                       0                       # What write queue length does an incoming req see
18011106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::54                       0                       # What write queue length does an incoming req see
18111106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::55                       0                       # What write queue length does an incoming req see
18211106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::56                       0                       # What write queue length does an incoming req see
18311106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::57                       0                       # What write queue length does an incoming req see
18411106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::58                       0                       # What write queue length does an incoming req see
18511106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::59                       0                       # What write queue length does an incoming req see
18611106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::60                       0                       # What write queue length does an incoming req see
18711106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::61                       0                       # What write queue length does an incoming req see
18811106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::62                       0                       # What write queue length does an incoming req see
18911106Spower.jg@gmail.comsystem.mem_ctrl.wrQLenPdf::63                       0                       # What write queue length does an incoming req see
19011680SCurtis.Dunham@arm.comsystem.mem_ctrl.bytesPerActivate::samples          105                       # Bytes accessed per row activation
19111680SCurtis.Dunham@arm.comsystem.mem_ctrl.bytesPerActivate::mean     264.533333                       # Bytes accessed per row activation
19211680SCurtis.Dunham@arm.comsystem.mem_ctrl.bytesPerActivate::gmean    181.831163                       # Bytes accessed per row activation
19311680SCurtis.Dunham@arm.comsystem.mem_ctrl.bytesPerActivate::stdev    249.307389                       # Bytes accessed per row activation
19411680SCurtis.Dunham@arm.comsystem.mem_ctrl.bytesPerActivate::0-127            27     25.71%     25.71% # Bytes accessed per row activation
19511680SCurtis.Dunham@arm.comsystem.mem_ctrl.bytesPerActivate::128-255           40     38.10%     63.81% # Bytes accessed per row activation
19611680SCurtis.Dunham@arm.comsystem.mem_ctrl.bytesPerActivate::256-383           10      9.52%     73.33% # Bytes accessed per row activation
19711680SCurtis.Dunham@arm.comsystem.mem_ctrl.bytesPerActivate::384-511            9      8.57%     81.90% # Bytes accessed per row activation
19811680SCurtis.Dunham@arm.comsystem.mem_ctrl.bytesPerActivate::512-639            7      6.67%     88.57% # Bytes accessed per row activation
19911680SCurtis.Dunham@arm.comsystem.mem_ctrl.bytesPerActivate::640-767            6      5.71%     94.29% # Bytes accessed per row activation
20011680SCurtis.Dunham@arm.comsystem.mem_ctrl.bytesPerActivate::768-895            1      0.95%     95.24% # Bytes accessed per row activation
20111680SCurtis.Dunham@arm.comsystem.mem_ctrl.bytesPerActivate::1024-1151            5      4.76%    100.00% # Bytes accessed per row activation
20211680SCurtis.Dunham@arm.comsystem.mem_ctrl.bytesPerActivate::total           105                       # Bytes accessed per row activation
20311680SCurtis.Dunham@arm.comsystem.mem_ctrl.totQLat                       6134000                       # Total ticks spent queuing
20411680SCurtis.Dunham@arm.comsystem.mem_ctrl.totMemAccLat                 14496500                       # Total ticks spent from burst creation until serviced by the DRAM
20511106Spower.jg@gmail.comsystem.mem_ctrl.totBusLat                     2230000                       # Total ticks spent in databus transfers
20611680SCurtis.Dunham@arm.comsystem.mem_ctrl.avgQLat                      13753.36                       # Average queueing delay per DRAM burst
20711106Spower.jg@gmail.comsystem.mem_ctrl.avgBusLat                     5000.00                       # Average bus latency per DRAM burst
20811680SCurtis.Dunham@arm.comsystem.mem_ctrl.avgMemAccLat                 32503.36                       # Average memory access latency per DRAM burst
20911680SCurtis.Dunham@arm.comsystem.mem_ctrl.avgRdBW                        440.78                       # Average DRAM read bandwidth in MiByte/s
21011106Spower.jg@gmail.comsystem.mem_ctrl.avgWrBW                          0.00                       # Average achieved write bandwidth in MiByte/s
21111680SCurtis.Dunham@arm.comsystem.mem_ctrl.avgRdBWSys                     440.78                       # Average system read bandwidth in MiByte/s
21211106Spower.jg@gmail.comsystem.mem_ctrl.avgWrBWSys                       0.00                       # Average system write bandwidth in MiByte/s
21311106Spower.jg@gmail.comsystem.mem_ctrl.peakBW                       12800.00                       # Theoretical peak bandwidth in MiByte/s
21411680SCurtis.Dunham@arm.comsystem.mem_ctrl.busUtil                          3.44                       # Data bus utilization in percentage
21511680SCurtis.Dunham@arm.comsystem.mem_ctrl.busUtilRead                      3.44                       # Data bus utilization in percentage for reads
21611106Spower.jg@gmail.comsystem.mem_ctrl.busUtilWrite                     0.00                       # Data bus utilization in percentage for writes
21711106Spower.jg@gmail.comsystem.mem_ctrl.avgRdQLen                        1.00                       # Average read queue length when enqueuing
21811106Spower.jg@gmail.comsystem.mem_ctrl.avgWrQLen                        0.00                       # Average write queue length when enqueuing
21911680SCurtis.Dunham@arm.comsystem.mem_ctrl.readRowHits                       337                       # Number of row buffer hits during reads
22011106Spower.jg@gmail.comsystem.mem_ctrl.writeRowHits                        0                       # Number of row buffer hits during writes
22111680SCurtis.Dunham@arm.comsystem.mem_ctrl.readRowHitRate                  75.56                       # Row buffer hit rate for reads
22211106Spower.jg@gmail.comsystem.mem_ctrl.writeRowHitRate                   nan                       # Row buffer hit rate for writes
22311680SCurtis.Dunham@arm.comsystem.mem_ctrl.avgGap                      144621.08                       # Average gap between requests
22411680SCurtis.Dunham@arm.comsystem.mem_ctrl.pageHitRate                     75.56                       # Row buffer hit rate, read and write combined
22511680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.actEnergy                    314160                       # Energy for activate commands per rank (pJ)
22611680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.preEnergy                    163185                       # Energy for precharge commands per rank (pJ)
22711680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.readEnergy                  1542240                       # Energy for read commands per rank (pJ)
22811106Spower.jg@gmail.comsystem.mem_ctrl_0.writeEnergy                       0                       # Energy for write commands per rank (pJ)
22911680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.refreshEnergy          4917120.000000                       # Energy for refresh commands per rank (pJ)
23011680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.actBackEnergy               3812160                       # Energy for active background per rank (pJ)
23111680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.preBackEnergy                131040                       # Energy for precharge background per rank (pJ)
23211680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.actPowerDownEnergy         22575420                       # Energy for active power-down per rank (pJ)
23311680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.prePowerDownEnergy          2515200                       # Energy for precharge power-down per rank (pJ)
23411680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.selfRefreshEnergy                 0                       # Energy for self refresh per rank (pJ)
23511680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.totalEnergy                35970525                       # Total energy per rank (pJ)
23611680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.averagePower             555.454282                       # Core power per rank (mW)
23711680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.totalIdleTime              55623250                       # Total Idle time Per DRAM Rank
23811680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.memoryStateTime::IDLE         77000                       # Time in different power states
23911680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.memoryStateTime::REF        2080000                       # Time in different power states
24011680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.memoryStateTime::SREF             0                       # Time in different power states
24111680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.memoryStateTime::PRE_PDN      6549500                       # Time in different power states
24211680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.memoryStateTime::ACT        6531250                       # Time in different power states
24311680SCurtis.Dunham@arm.comsystem.mem_ctrl_0.memoryStateTime::ACT_PDN     49520250                       # Time in different power states
24411680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.actEnergy                    464100                       # Energy for activate commands per rank (pJ)
24511680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.preEnergy                    235290                       # Energy for precharge commands per rank (pJ)
24611680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.readEnergy                  1642200                       # Energy for read commands per rank (pJ)
24711106Spower.jg@gmail.comsystem.mem_ctrl_1.writeEnergy                       0                       # Energy for write commands per rank (pJ)
24811680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.refreshEnergy          4917120.000000                       # Energy for refresh commands per rank (pJ)
24911680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.actBackEnergy               4174680                       # Energy for active background per rank (pJ)
25011680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.preBackEnergy                251520                       # Energy for precharge background per rank (pJ)
25111680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.actPowerDownEnergy         24338430                       # Energy for active power-down per rank (pJ)
25211680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.prePowerDownEnergy           604800                       # Energy for precharge power-down per rank (pJ)
25311680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.selfRefreshEnergy                 0                       # Energy for self refresh per rank (pJ)
25411680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.totalEnergy                36628140                       # Total energy per rank (pJ)
25511680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.averagePower             565.609126                       # Core power per rank (mW)
25611680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.totalIdleTime              54728750                       # Total Idle time Per DRAM Rank
25711680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.memoryStateTime::IDLE        283000                       # Time in different power states
25811680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.memoryStateTime::REF        2080000                       # Time in different power states
25911680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.memoryStateTime::SREF             0                       # Time in different power states
26011680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.memoryStateTime::PRE_PDN      1573250                       # Time in different power states
26111680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.memoryStateTime::ACT        7457000                       # Time in different power states
26211680SCurtis.Dunham@arm.comsystem.mem_ctrl_1.memoryStateTime::ACT_PDN     53364750                       # Time in different power states
26311680SCurtis.Dunham@arm.comsystem.pwrStateResidencyTicks::UNDEFINED     64758000                       # Cumulative time (in ticks) in various power states
26411106Spower.jg@gmail.comsystem.cpu.dtb.fetch_hits                           0                       # ITB hits
26511106Spower.jg@gmail.comsystem.cpu.dtb.fetch_misses                         0                       # ITB misses
26611106Spower.jg@gmail.comsystem.cpu.dtb.fetch_acv                            0                       # ITB acv
26711106Spower.jg@gmail.comsystem.cpu.dtb.fetch_accesses                       0                       # ITB accesses
26811390Ssteve.reinhardt@amd.comsystem.cpu.dtb.read_hits                         1190                       # DTB read hits
26911106Spower.jg@gmail.comsystem.cpu.dtb.read_misses                          7                       # DTB read misses
27011106Spower.jg@gmail.comsystem.cpu.dtb.read_acv                             0                       # DTB read access violations
27111390Ssteve.reinhardt@amd.comsystem.cpu.dtb.read_accesses                     1197                       # DTB read accesses
27211106Spower.jg@gmail.comsystem.cpu.dtb.write_hits                         865                       # DTB write hits
27311106Spower.jg@gmail.comsystem.cpu.dtb.write_misses                         3                       # DTB write misses
27411106Spower.jg@gmail.comsystem.cpu.dtb.write_acv                            0                       # DTB write access violations
27511106Spower.jg@gmail.comsystem.cpu.dtb.write_accesses                     868                       # DTB write accesses
27611390Ssteve.reinhardt@amd.comsystem.cpu.dtb.data_hits                         2055                       # DTB hits
27711106Spower.jg@gmail.comsystem.cpu.dtb.data_misses                         10                       # DTB misses
27811106Spower.jg@gmail.comsystem.cpu.dtb.data_acv                             0                       # DTB access violations
27911390Ssteve.reinhardt@amd.comsystem.cpu.dtb.data_accesses                     2065                       # DTB accesses
28011390Ssteve.reinhardt@amd.comsystem.cpu.itb.fetch_hits                        6464                       # ITB hits
28111106Spower.jg@gmail.comsystem.cpu.itb.fetch_misses                        17                       # ITB misses
28211106Spower.jg@gmail.comsystem.cpu.itb.fetch_acv                            0                       # ITB acv
28311390Ssteve.reinhardt@amd.comsystem.cpu.itb.fetch_accesses                    6481                       # ITB accesses
28411106Spower.jg@gmail.comsystem.cpu.itb.read_hits                            0                       # DTB read hits
28511106Spower.jg@gmail.comsystem.cpu.itb.read_misses                          0                       # DTB read misses
28611106Spower.jg@gmail.comsystem.cpu.itb.read_acv                             0                       # DTB read access violations
28711106Spower.jg@gmail.comsystem.cpu.itb.read_accesses                        0                       # DTB read accesses
28811106Spower.jg@gmail.comsystem.cpu.itb.write_hits                           0                       # DTB write hits
28911106Spower.jg@gmail.comsystem.cpu.itb.write_misses                         0                       # DTB write misses
29011106Spower.jg@gmail.comsystem.cpu.itb.write_acv                            0                       # DTB write access violations
29111106Spower.jg@gmail.comsystem.cpu.itb.write_accesses                       0                       # DTB write accesses
29211106Spower.jg@gmail.comsystem.cpu.itb.data_hits                            0                       # DTB hits
29311106Spower.jg@gmail.comsystem.cpu.itb.data_misses                          0                       # DTB misses
29411106Spower.jg@gmail.comsystem.cpu.itb.data_acv                             0                       # DTB access violations
29511106Spower.jg@gmail.comsystem.cpu.itb.data_accesses                        0                       # DTB accesses
29611955Sgabeblack@google.comsystem.cpu.workload.numSyscalls                    17                       # Number of system calls
29711680SCurtis.Dunham@arm.comsystem.cpu.pwrStateResidencyTicks::ON        64758000                       # Cumulative time (in ticks) in various power states
29811680SCurtis.Dunham@arm.comsystem.cpu.numCycles                            64758                       # number of cpu cycles simulated
29911106Spower.jg@gmail.comsystem.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
30011106Spower.jg@gmail.comsystem.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
30111390Ssteve.reinhardt@amd.comsystem.cpu.committedInsts                        6453                       # Number of instructions committed
30211390Ssteve.reinhardt@amd.comsystem.cpu.committedOps                          6453                       # Number of ops (including micro ops) committed
30311390Ssteve.reinhardt@amd.comsystem.cpu.num_int_alu_accesses                  6380                       # Number of integer alu accesses
30411106Spower.jg@gmail.comsystem.cpu.num_fp_alu_accesses                     10                       # Number of float alu accesses
30511106Spower.jg@gmail.comsystem.cpu.num_func_calls                         251                       # number of times a function call or return occured
30611390Ssteve.reinhardt@amd.comsystem.cpu.num_conditional_control_insts          759                       # number of instructions that are conditional controls
30711390Ssteve.reinhardt@amd.comsystem.cpu.num_int_insts                         6380                       # number of integer instructions
30811106Spower.jg@gmail.comsystem.cpu.num_fp_insts                            10                       # number of float instructions
30911390Ssteve.reinhardt@amd.comsystem.cpu.num_int_register_reads                8392                       # number of times the integer registers were read
31011390Ssteve.reinhardt@amd.comsystem.cpu.num_int_register_writes               4621                       # number of times the integer registers were written
31111106Spower.jg@gmail.comsystem.cpu.num_fp_register_reads                    8                       # number of times the floating registers were read
31211106Spower.jg@gmail.comsystem.cpu.num_fp_register_writes                   2                       # number of times the floating registers were written
31311390Ssteve.reinhardt@amd.comsystem.cpu.num_mem_refs                          2065                       # number of memory refs
31411390Ssteve.reinhardt@amd.comsystem.cpu.num_load_insts                        1197                       # Number of load instructions
31511106Spower.jg@gmail.comsystem.cpu.num_store_insts                        868                       # Number of store instructions
31611106Spower.jg@gmail.comsystem.cpu.num_idle_cycles                          0                       # Number of idle cycles
31711680SCurtis.Dunham@arm.comsystem.cpu.num_busy_cycles                      64758                       # Number of busy cycles
31811106Spower.jg@gmail.comsystem.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
31911106Spower.jg@gmail.comsystem.cpu.idle_fraction                            0                       # Percentage of idle cycles
32011390Ssteve.reinhardt@amd.comsystem.cpu.Branches                              1060                       # Number of branches fetched
32111106Spower.jg@gmail.comsystem.cpu.op_class::No_OpClass                    19      0.29%      0.29% # Class of executed instruction
32211390Ssteve.reinhardt@amd.comsystem.cpu.op_class::IntAlu                      4376     67.71%     68.00% # Class of executed instruction
32311390Ssteve.reinhardt@amd.comsystem.cpu.op_class::IntMult                        1      0.02%     68.02% # Class of executed instruction
32411390Ssteve.reinhardt@amd.comsystem.cpu.op_class::IntDiv                         0      0.00%     68.02% # Class of executed instruction
32511390Ssteve.reinhardt@amd.comsystem.cpu.op_class::FloatAdd                       2      0.03%     68.05% # Class of executed instruction
32611390Ssteve.reinhardt@amd.comsystem.cpu.op_class::FloatCmp                       0      0.00%     68.05% # Class of executed instruction
32711390Ssteve.reinhardt@amd.comsystem.cpu.op_class::FloatCvt                       0      0.00%     68.05% # Class of executed instruction
32811390Ssteve.reinhardt@amd.comsystem.cpu.op_class::FloatMult                      0      0.00%     68.05% # Class of executed instruction
32911687Sandreas.hansson@arm.comsystem.cpu.op_class::FloatMultAcc                   0      0.00%     68.05% # Class of executed instruction
33011390Ssteve.reinhardt@amd.comsystem.cpu.op_class::FloatDiv                       0      0.00%     68.05% # Class of executed instruction
33111687Sandreas.hansson@arm.comsystem.cpu.op_class::FloatMisc                      0      0.00%     68.05% # Class of executed instruction
33211390Ssteve.reinhardt@amd.comsystem.cpu.op_class::FloatSqrt                      0      0.00%     68.05% # Class of executed instruction
33311390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdAdd                        0      0.00%     68.05% # Class of executed instruction
33411390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdAddAcc                     0      0.00%     68.05% # Class of executed instruction
33511390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdAlu                        0      0.00%     68.05% # Class of executed instruction
33611390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdCmp                        0      0.00%     68.05% # Class of executed instruction
33711390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdCvt                        0      0.00%     68.05% # Class of executed instruction
33811390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdMisc                       0      0.00%     68.05% # Class of executed instruction
33911390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdMult                       0      0.00%     68.05% # Class of executed instruction
34011390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdMultAcc                    0      0.00%     68.05% # Class of executed instruction
34111390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdShift                      0      0.00%     68.05% # Class of executed instruction
34211390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdShiftAcc                   0      0.00%     68.05% # Class of executed instruction
34311390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdSqrt                       0      0.00%     68.05% # Class of executed instruction
34411390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdFloatAdd                   0      0.00%     68.05% # Class of executed instruction
34511390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdFloatAlu                   0      0.00%     68.05% # Class of executed instruction
34611390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdFloatCmp                   0      0.00%     68.05% # Class of executed instruction
34711390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdFloatCvt                   0      0.00%     68.05% # Class of executed instruction
34811390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdFloatDiv                   0      0.00%     68.05% # Class of executed instruction
34911390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdFloatMisc                  0      0.00%     68.05% # Class of executed instruction
35011390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdFloatMult                  0      0.00%     68.05% # Class of executed instruction
35111390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdFloatMultAcc               0      0.00%     68.05% # Class of executed instruction
35211390Ssteve.reinhardt@amd.comsystem.cpu.op_class::SimdFloatSqrt                  0      0.00%     68.05% # Class of executed instruction
35311687Sandreas.hansson@arm.comsystem.cpu.op_class::MemRead                     1196     18.51%     86.55% # Class of executed instruction
35411687Sandreas.hansson@arm.comsystem.cpu.op_class::MemWrite                     861     13.32%     99.88% # Class of executed instruction
35511687Sandreas.hansson@arm.comsystem.cpu.op_class::FloatMemRead                   1      0.02%     99.89% # Class of executed instruction
35611687Sandreas.hansson@arm.comsystem.cpu.op_class::FloatMemWrite                  7      0.11%    100.00% # Class of executed instruction
35711106Spower.jg@gmail.comsystem.cpu.op_class::IprAccess                      0      0.00%    100.00% # Class of executed instruction
35811106Spower.jg@gmail.comsystem.cpu.op_class::InstPrefetch                   0      0.00%    100.00% # Class of executed instruction
35911390Ssteve.reinhardt@amd.comsystem.cpu.op_class::total                       6463                       # Class of executed instruction
36011680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED     64758000                       # Cumulative time (in ticks) in various power states
36111106Spower.jg@gmail.comsystem.cpu.dcache.tags.replacements                 0                       # number of replacements
36211680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.tagsinuse           104.399751                       # Cycle average of tags in use
36311390Ssteve.reinhardt@amd.comsystem.cpu.dcache.tags.total_refs                1887                       # Total number of references to valid blocks.
36411106Spower.jg@gmail.comsystem.cpu.dcache.tags.sampled_refs               168                       # Sample count of references to valid blocks.
36511390Ssteve.reinhardt@amd.comsystem.cpu.dcache.tags.avg_refs             11.232143                       # Average number of references to valid blocks.
36611106Spower.jg@gmail.comsystem.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
36711680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.occ_blocks::cpu.data   104.399751                       # Average occupied blocks per requestor
36811680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.occ_percent::cpu.data     0.101953                       # Average percentage of cache occupancy
36911680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.occ_percent::total     0.101953                       # Average percentage of cache occupancy
37011106Spower.jg@gmail.comsystem.cpu.dcache.tags.occ_task_id_blocks::1024          168                       # Occupied blocks per task id
37111106Spower.jg@gmail.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::0           12                       # Occupied blocks per task id
37211106Spower.jg@gmail.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::1          156                       # Occupied blocks per task id
37311106Spower.jg@gmail.comsystem.cpu.dcache.tags.occ_task_id_percent::1024     0.164062                       # Percentage of cache occupancy per task id
37411390Ssteve.reinhardt@amd.comsystem.cpu.dcache.tags.tag_accesses              4278                       # Number of tag accesses
37511390Ssteve.reinhardt@amd.comsystem.cpu.dcache.tags.data_accesses             4278                       # Number of data accesses
37611680SCurtis.Dunham@arm.comsystem.cpu.dcache.pwrStateResidencyTicks::UNDEFINED     64758000                       # Cumulative time (in ticks) in various power states
37711390Ssteve.reinhardt@amd.comsystem.cpu.dcache.ReadReq_hits::cpu.data         1095                       # number of ReadReq hits
37811390Ssteve.reinhardt@amd.comsystem.cpu.dcache.ReadReq_hits::total            1095                       # number of ReadReq hits
37911106Spower.jg@gmail.comsystem.cpu.dcache.WriteReq_hits::cpu.data          792                       # number of WriteReq hits
38011106Spower.jg@gmail.comsystem.cpu.dcache.WriteReq_hits::total            792                       # number of WriteReq hits
38111390Ssteve.reinhardt@amd.comsystem.cpu.dcache.demand_hits::cpu.data          1887                       # number of demand (read+write) hits
38211390Ssteve.reinhardt@amd.comsystem.cpu.dcache.demand_hits::total             1887                       # number of demand (read+write) hits
38311390Ssteve.reinhardt@amd.comsystem.cpu.dcache.overall_hits::cpu.data         1887                       # number of overall hits
38411390Ssteve.reinhardt@amd.comsystem.cpu.dcache.overall_hits::total            1887                       # number of overall hits
38511106Spower.jg@gmail.comsystem.cpu.dcache.ReadReq_misses::cpu.data           95                       # number of ReadReq misses
38611106Spower.jg@gmail.comsystem.cpu.dcache.ReadReq_misses::total            95                       # number of ReadReq misses
38711106Spower.jg@gmail.comsystem.cpu.dcache.WriteReq_misses::cpu.data           73                       # number of WriteReq misses
38811106Spower.jg@gmail.comsystem.cpu.dcache.WriteReq_misses::total           73                       # number of WriteReq misses
38911106Spower.jg@gmail.comsystem.cpu.dcache.demand_misses::cpu.data          168                       # number of demand (read+write) misses
39011106Spower.jg@gmail.comsystem.cpu.dcache.demand_misses::total            168                       # number of demand (read+write) misses
39111106Spower.jg@gmail.comsystem.cpu.dcache.overall_misses::cpu.data          168                       # number of overall misses
39211106Spower.jg@gmail.comsystem.cpu.dcache.overall_misses::total           168                       # number of overall misses
39311680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_miss_latency::cpu.data     10261000                       # number of ReadReq miss cycles
39411680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_miss_latency::total     10261000                       # number of ReadReq miss cycles
39511680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_miss_latency::cpu.data      7802000                       # number of WriteReq miss cycles
39611680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_miss_latency::total      7802000                       # number of WriteReq miss cycles
39711680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_miss_latency::cpu.data     18063000                       # number of demand (read+write) miss cycles
39811680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_miss_latency::total     18063000                       # number of demand (read+write) miss cycles
39911680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_miss_latency::cpu.data     18063000                       # number of overall miss cycles
40011680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_miss_latency::total     18063000                       # number of overall miss cycles
40111390Ssteve.reinhardt@amd.comsystem.cpu.dcache.ReadReq_accesses::cpu.data         1190                       # number of ReadReq accesses(hits+misses)
40211390Ssteve.reinhardt@amd.comsystem.cpu.dcache.ReadReq_accesses::total         1190                       # number of ReadReq accesses(hits+misses)
40311106Spower.jg@gmail.comsystem.cpu.dcache.WriteReq_accesses::cpu.data          865                       # number of WriteReq accesses(hits+misses)
40411106Spower.jg@gmail.comsystem.cpu.dcache.WriteReq_accesses::total          865                       # number of WriteReq accesses(hits+misses)
40511390Ssteve.reinhardt@amd.comsystem.cpu.dcache.demand_accesses::cpu.data         2055                       # number of demand (read+write) accesses
40611390Ssteve.reinhardt@amd.comsystem.cpu.dcache.demand_accesses::total         2055                       # number of demand (read+write) accesses
40711390Ssteve.reinhardt@amd.comsystem.cpu.dcache.overall_accesses::cpu.data         2055                       # number of overall (read+write) accesses
40811390Ssteve.reinhardt@amd.comsystem.cpu.dcache.overall_accesses::total         2055                       # number of overall (read+write) accesses
40911390Ssteve.reinhardt@amd.comsystem.cpu.dcache.ReadReq_miss_rate::cpu.data     0.079832                       # miss rate for ReadReq accesses
41011390Ssteve.reinhardt@amd.comsystem.cpu.dcache.ReadReq_miss_rate::total     0.079832                       # miss rate for ReadReq accesses
41111106Spower.jg@gmail.comsystem.cpu.dcache.WriteReq_miss_rate::cpu.data     0.084393                       # miss rate for WriteReq accesses
41211106Spower.jg@gmail.comsystem.cpu.dcache.WriteReq_miss_rate::total     0.084393                       # miss rate for WriteReq accesses
41311390Ssteve.reinhardt@amd.comsystem.cpu.dcache.demand_miss_rate::cpu.data     0.081752                       # miss rate for demand accesses
41411390Ssteve.reinhardt@amd.comsystem.cpu.dcache.demand_miss_rate::total     0.081752                       # miss rate for demand accesses
41511390Ssteve.reinhardt@amd.comsystem.cpu.dcache.overall_miss_rate::cpu.data     0.081752                       # miss rate for overall accesses
41611390Ssteve.reinhardt@amd.comsystem.cpu.dcache.overall_miss_rate::total     0.081752                       # miss rate for overall accesses
41711680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 108010.526316                       # average ReadReq miss latency
41811680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::total 108010.526316                       # average ReadReq miss latency
41911680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 106876.712329                       # average WriteReq miss latency
42011680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::total 106876.712329                       # average WriteReq miss latency
42111680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_avg_miss_latency::cpu.data 107517.857143                       # average overall miss latency
42211680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_avg_miss_latency::total 107517.857143                       # average overall miss latency
42311680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_avg_miss_latency::cpu.data 107517.857143                       # average overall miss latency
42411680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_avg_miss_latency::total 107517.857143                       # average overall miss latency
42511106Spower.jg@gmail.comsystem.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
42611106Spower.jg@gmail.comsystem.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
42711106Spower.jg@gmail.comsystem.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
42811106Spower.jg@gmail.comsystem.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
42911106Spower.jg@gmail.comsystem.cpu.dcache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
43011106Spower.jg@gmail.comsystem.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
43111106Spower.jg@gmail.comsystem.cpu.dcache.ReadReq_mshr_misses::cpu.data           95                       # number of ReadReq MSHR misses
43211106Spower.jg@gmail.comsystem.cpu.dcache.ReadReq_mshr_misses::total           95                       # number of ReadReq MSHR misses
43311106Spower.jg@gmail.comsystem.cpu.dcache.WriteReq_mshr_misses::cpu.data           73                       # number of WriteReq MSHR misses
43411106Spower.jg@gmail.comsystem.cpu.dcache.WriteReq_mshr_misses::total           73                       # number of WriteReq MSHR misses
43511106Spower.jg@gmail.comsystem.cpu.dcache.demand_mshr_misses::cpu.data          168                       # number of demand (read+write) MSHR misses
43611106Spower.jg@gmail.comsystem.cpu.dcache.demand_mshr_misses::total          168                       # number of demand (read+write) MSHR misses
43711106Spower.jg@gmail.comsystem.cpu.dcache.overall_mshr_misses::cpu.data          168                       # number of overall MSHR misses
43811106Spower.jg@gmail.comsystem.cpu.dcache.overall_mshr_misses::total          168                       # number of overall MSHR misses
43911680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data     10071000                       # number of ReadReq MSHR miss cycles
44011680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::total     10071000                       # number of ReadReq MSHR miss cycles
44111680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      7656000                       # number of WriteReq MSHR miss cycles
44211680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::total      7656000                       # number of WriteReq MSHR miss cycles
44311680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::cpu.data     17727000                       # number of demand (read+write) MSHR miss cycles
44411680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::total     17727000                       # number of demand (read+write) MSHR miss cycles
44511680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::cpu.data     17727000                       # number of overall MSHR miss cycles
44611680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::total     17727000                       # number of overall MSHR miss cycles
44711390Ssteve.reinhardt@amd.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.079832                       # mshr miss rate for ReadReq accesses
44811390Ssteve.reinhardt@amd.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::total     0.079832                       # mshr miss rate for ReadReq accesses
44911106Spower.jg@gmail.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.084393                       # mshr miss rate for WriteReq accesses
45011106Spower.jg@gmail.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::total     0.084393                       # mshr miss rate for WriteReq accesses
45111390Ssteve.reinhardt@amd.comsystem.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.081752                       # mshr miss rate for demand accesses
45211390Ssteve.reinhardt@amd.comsystem.cpu.dcache.demand_mshr_miss_rate::total     0.081752                       # mshr miss rate for demand accesses
45311390Ssteve.reinhardt@amd.comsystem.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.081752                       # mshr miss rate for overall accesses
45411390Ssteve.reinhardt@amd.comsystem.cpu.dcache.overall_mshr_miss_rate::total     0.081752                       # mshr miss rate for overall accesses
45511680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 106010.526316                       # average ReadReq mshr miss latency
45611680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 106010.526316                       # average ReadReq mshr miss latency
45711680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 104876.712329                       # average WriteReq mshr miss latency
45811680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 104876.712329                       # average WriteReq mshr miss latency
45911680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 105517.857143                       # average overall mshr miss latency
46011680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::total 105517.857143                       # average overall mshr miss latency
46111680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 105517.857143                       # average overall mshr miss latency
46211680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::total 105517.857143                       # average overall mshr miss latency
46311680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED     64758000                       # Cumulative time (in ticks) in various power states
46411106Spower.jg@gmail.comsystem.cpu.icache.tags.replacements                62                       # number of replacements
46511680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.tagsinuse           113.445692                       # Cycle average of tags in use
46611390Ssteve.reinhardt@amd.comsystem.cpu.icache.tags.total_refs                6183                       # Total number of references to valid blocks.
46711106Spower.jg@gmail.comsystem.cpu.icache.tags.sampled_refs               281                       # Sample count of references to valid blocks.
46811390Ssteve.reinhardt@amd.comsystem.cpu.icache.tags.avg_refs             22.003559                       # Average number of references to valid blocks.
46911106Spower.jg@gmail.comsystem.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
47011680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.occ_blocks::cpu.inst   113.445692                       # Average occupied blocks per requestor
47111680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.occ_percent::cpu.inst     0.443147                       # Average percentage of cache occupancy
47211680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.occ_percent::total     0.443147                       # Average percentage of cache occupancy
47311106Spower.jg@gmail.comsystem.cpu.icache.tags.occ_task_id_blocks::1024          219                       # Occupied blocks per task id
47411106Spower.jg@gmail.comsystem.cpu.icache.tags.age_task_id_blocks_1024::0           52                       # Occupied blocks per task id
47511106Spower.jg@gmail.comsystem.cpu.icache.tags.age_task_id_blocks_1024::1          167                       # Occupied blocks per task id
47611106Spower.jg@gmail.comsystem.cpu.icache.tags.occ_task_id_percent::1024     0.855469                       # Percentage of cache occupancy per task id
47711390Ssteve.reinhardt@amd.comsystem.cpu.icache.tags.tag_accesses             13209                       # Number of tag accesses
47811390Ssteve.reinhardt@amd.comsystem.cpu.icache.tags.data_accesses            13209                       # Number of data accesses
47911680SCurtis.Dunham@arm.comsystem.cpu.icache.pwrStateResidencyTicks::UNDEFINED     64758000                       # Cumulative time (in ticks) in various power states
48011390Ssteve.reinhardt@amd.comsystem.cpu.icache.ReadReq_hits::cpu.inst         6183                       # number of ReadReq hits
48111390Ssteve.reinhardt@amd.comsystem.cpu.icache.ReadReq_hits::total            6183                       # number of ReadReq hits
48211390Ssteve.reinhardt@amd.comsystem.cpu.icache.demand_hits::cpu.inst          6183                       # number of demand (read+write) hits
48311390Ssteve.reinhardt@amd.comsystem.cpu.icache.demand_hits::total             6183                       # number of demand (read+write) hits
48411390Ssteve.reinhardt@amd.comsystem.cpu.icache.overall_hits::cpu.inst         6183                       # number of overall hits
48511390Ssteve.reinhardt@amd.comsystem.cpu.icache.overall_hits::total            6183                       # number of overall hits
48611106Spower.jg@gmail.comsystem.cpu.icache.ReadReq_misses::cpu.inst          281                       # number of ReadReq misses
48711106Spower.jg@gmail.comsystem.cpu.icache.ReadReq_misses::total           281                       # number of ReadReq misses
48811106Spower.jg@gmail.comsystem.cpu.icache.demand_misses::cpu.inst          281                       # number of demand (read+write) misses
48911106Spower.jg@gmail.comsystem.cpu.icache.demand_misses::total            281                       # number of demand (read+write) misses
49011106Spower.jg@gmail.comsystem.cpu.icache.overall_misses::cpu.inst          281                       # number of overall misses
49111106Spower.jg@gmail.comsystem.cpu.icache.overall_misses::total           281                       # number of overall misses
49211680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_miss_latency::cpu.inst     30557000                       # number of ReadReq miss cycles
49311680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_miss_latency::total     30557000                       # number of ReadReq miss cycles
49411680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_miss_latency::cpu.inst     30557000                       # number of demand (read+write) miss cycles
49511680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_miss_latency::total     30557000                       # number of demand (read+write) miss cycles
49611680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_miss_latency::cpu.inst     30557000                       # number of overall miss cycles
49711680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_miss_latency::total     30557000                       # number of overall miss cycles
49811390Ssteve.reinhardt@amd.comsystem.cpu.icache.ReadReq_accesses::cpu.inst         6464                       # number of ReadReq accesses(hits+misses)
49911390Ssteve.reinhardt@amd.comsystem.cpu.icache.ReadReq_accesses::total         6464                       # number of ReadReq accesses(hits+misses)
50011390Ssteve.reinhardt@amd.comsystem.cpu.icache.demand_accesses::cpu.inst         6464                       # number of demand (read+write) accesses
50111390Ssteve.reinhardt@amd.comsystem.cpu.icache.demand_accesses::total         6464                       # number of demand (read+write) accesses
50211390Ssteve.reinhardt@amd.comsystem.cpu.icache.overall_accesses::cpu.inst         6464                       # number of overall (read+write) accesses
50311390Ssteve.reinhardt@amd.comsystem.cpu.icache.overall_accesses::total         6464                       # number of overall (read+write) accesses
50411390Ssteve.reinhardt@amd.comsystem.cpu.icache.ReadReq_miss_rate::cpu.inst     0.043472                       # miss rate for ReadReq accesses
50511390Ssteve.reinhardt@amd.comsystem.cpu.icache.ReadReq_miss_rate::total     0.043472                       # miss rate for ReadReq accesses
50611390Ssteve.reinhardt@amd.comsystem.cpu.icache.demand_miss_rate::cpu.inst     0.043472                       # miss rate for demand accesses
50711390Ssteve.reinhardt@amd.comsystem.cpu.icache.demand_miss_rate::total     0.043472                       # miss rate for demand accesses
50811390Ssteve.reinhardt@amd.comsystem.cpu.icache.overall_miss_rate::cpu.inst     0.043472                       # miss rate for overall accesses
50911390Ssteve.reinhardt@amd.comsystem.cpu.icache.overall_miss_rate::total     0.043472                       # miss rate for overall accesses
51011680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 108743.772242                       # average ReadReq miss latency
51111680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::total 108743.772242                       # average ReadReq miss latency
51211680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_avg_miss_latency::cpu.inst 108743.772242                       # average overall miss latency
51311680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_avg_miss_latency::total 108743.772242                       # average overall miss latency
51411680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_avg_miss_latency::cpu.inst 108743.772242                       # average overall miss latency
51511680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_avg_miss_latency::total 108743.772242                       # average overall miss latency
51611106Spower.jg@gmail.comsystem.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
51711106Spower.jg@gmail.comsystem.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
51811106Spower.jg@gmail.comsystem.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
51911106Spower.jg@gmail.comsystem.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
52011106Spower.jg@gmail.comsystem.cpu.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
52111106Spower.jg@gmail.comsystem.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
52211106Spower.jg@gmail.comsystem.cpu.icache.ReadReq_mshr_misses::cpu.inst          281                       # number of ReadReq MSHR misses
52311106Spower.jg@gmail.comsystem.cpu.icache.ReadReq_mshr_misses::total          281                       # number of ReadReq MSHR misses
52411106Spower.jg@gmail.comsystem.cpu.icache.demand_mshr_misses::cpu.inst          281                       # number of demand (read+write) MSHR misses
52511106Spower.jg@gmail.comsystem.cpu.icache.demand_mshr_misses::total          281                       # number of demand (read+write) MSHR misses
52611106Spower.jg@gmail.comsystem.cpu.icache.overall_mshr_misses::cpu.inst          281                       # number of overall MSHR misses
52711106Spower.jg@gmail.comsystem.cpu.icache.overall_mshr_misses::total          281                       # number of overall MSHR misses
52811680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     29995000                       # number of ReadReq MSHR miss cycles
52911680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::total     29995000                       # number of ReadReq MSHR miss cycles
53011680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_miss_latency::cpu.inst     29995000                       # number of demand (read+write) MSHR miss cycles
53111680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_miss_latency::total     29995000                       # number of demand (read+write) MSHR miss cycles
53211680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_miss_latency::cpu.inst     29995000                       # number of overall MSHR miss cycles
53311680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_miss_latency::total     29995000                       # number of overall MSHR miss cycles
53411390Ssteve.reinhardt@amd.comsystem.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.043472                       # mshr miss rate for ReadReq accesses
53511390Ssteve.reinhardt@amd.comsystem.cpu.icache.ReadReq_mshr_miss_rate::total     0.043472                       # mshr miss rate for ReadReq accesses
53611390Ssteve.reinhardt@amd.comsystem.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.043472                       # mshr miss rate for demand accesses
53711390Ssteve.reinhardt@amd.comsystem.cpu.icache.demand_mshr_miss_rate::total     0.043472                       # mshr miss rate for demand accesses
53811390Ssteve.reinhardt@amd.comsystem.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.043472                       # mshr miss rate for overall accesses
53911390Ssteve.reinhardt@amd.comsystem.cpu.icache.overall_mshr_miss_rate::total     0.043472                       # mshr miss rate for overall accesses
54011680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 106743.772242                       # average ReadReq mshr miss latency
54111680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::total 106743.772242                       # average ReadReq mshr miss latency
54211680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 106743.772242                       # average overall mshr miss latency
54311680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::total 106743.772242                       # average overall mshr miss latency
54411680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 106743.772242                       # average overall mshr miss latency
54511680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::total 106743.772242                       # average overall mshr miss latency
54611138Sandreas.hansson@arm.comsystem.l2bus.snoop_filter.tot_requests            511                       # Total number of requests made to the snoop filter.
54711138Sandreas.hansson@arm.comsystem.l2bus.snoop_filter.hit_single_requests           63                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
54811138Sandreas.hansson@arm.comsystem.l2bus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
54911138Sandreas.hansson@arm.comsystem.l2bus.snoop_filter.tot_snoops                0                       # Total number of snoops made to the snoop filter.
55011138Sandreas.hansson@arm.comsystem.l2bus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
55111138Sandreas.hansson@arm.comsystem.l2bus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
55211680SCurtis.Dunham@arm.comsystem.l2bus.pwrStateResidencyTicks::UNDEFINED     64758000                       # Cumulative time (in ticks) in various power states
55311106Spower.jg@gmail.comsystem.l2bus.trans_dist::ReadResp                 376                       # Transaction distribution
55411106Spower.jg@gmail.comsystem.l2bus.trans_dist::CleanEvict                62                       # Transaction distribution
55511106Spower.jg@gmail.comsystem.l2bus.trans_dist::ReadExReq                 73                       # Transaction distribution
55611106Spower.jg@gmail.comsystem.l2bus.trans_dist::ReadExResp                73                       # Transaction distribution
55711106Spower.jg@gmail.comsystem.l2bus.trans_dist::ReadSharedReq            376                       # Transaction distribution
55811106Spower.jg@gmail.comsystem.l2bus.pkt_count_system.cpu.icache.mem_side::system.l2cache.cpu_side          624                       # Packet count per connected master and slave (bytes)
55911106Spower.jg@gmail.comsystem.l2bus.pkt_count_system.cpu.dcache.mem_side::system.l2cache.cpu_side          336                       # Packet count per connected master and slave (bytes)
56011106Spower.jg@gmail.comsystem.l2bus.pkt_count::total                     960                       # Packet count per connected master and slave (bytes)
56111106Spower.jg@gmail.comsystem.l2bus.pkt_size_system.cpu.icache.mem_side::system.l2cache.cpu_side        17984                       # Cumulative packet size per connected master and slave (bytes)
56211106Spower.jg@gmail.comsystem.l2bus.pkt_size_system.cpu.dcache.mem_side::system.l2cache.cpu_side        10752                       # Cumulative packet size per connected master and slave (bytes)
56311106Spower.jg@gmail.comsystem.l2bus.pkt_size::total                    28736                       # Cumulative packet size per connected master and slave (bytes)
56411106Spower.jg@gmail.comsystem.l2bus.snoops                                 0                       # Total snoops (count)
56511570SCurtis.Dunham@arm.comsystem.l2bus.snoopTraffic                           0                       # Total snoop traffic (bytes)
56611201Sandreas.hansson@arm.comsystem.l2bus.snoop_fanout::samples                449                       # Request fanout histogram
56711201Sandreas.hansson@arm.comsystem.l2bus.snoop_fanout::mean              0.002227                       # Request fanout histogram
56811201Sandreas.hansson@arm.comsystem.l2bus.snoop_fanout::stdev             0.047193                       # Request fanout histogram
56911106Spower.jg@gmail.comsystem.l2bus.snoop_fanout::underflows               0      0.00%      0.00% # Request fanout histogram
57011201Sandreas.hansson@arm.comsystem.l2bus.snoop_fanout::0                      448     99.78%     99.78% # Request fanout histogram
57111201Sandreas.hansson@arm.comsystem.l2bus.snoop_fanout::1                        1      0.22%    100.00% # Request fanout histogram
57211106Spower.jg@gmail.comsystem.l2bus.snoop_fanout::2                        0      0.00%    100.00% # Request fanout histogram
57311106Spower.jg@gmail.comsystem.l2bus.snoop_fanout::overflows                0      0.00%    100.00% # Request fanout histogram
57411138Sandreas.hansson@arm.comsystem.l2bus.snoop_fanout::min_value                0                       # Request fanout histogram
57511106Spower.jg@gmail.comsystem.l2bus.snoop_fanout::max_value                1                       # Request fanout histogram
57611201Sandreas.hansson@arm.comsystem.l2bus.snoop_fanout::total                  449                       # Request fanout histogram
57711106Spower.jg@gmail.comsystem.l2bus.reqLayer0.occupancy               511000                       # Layer occupancy (ticks)
57811106Spower.jg@gmail.comsystem.l2bus.reqLayer0.utilization                0.8                       # Layer utilization (%)
57911106Spower.jg@gmail.comsystem.l2bus.respLayer0.occupancy              843000                       # Layer occupancy (ticks)
58011680SCurtis.Dunham@arm.comsystem.l2bus.respLayer0.utilization               1.3                       # Layer utilization (%)
58111106Spower.jg@gmail.comsystem.l2bus.respLayer1.occupancy              504000                       # Layer occupancy (ticks)
58211106Spower.jg@gmail.comsystem.l2bus.respLayer1.utilization               0.8                       # Layer utilization (%)
58311680SCurtis.Dunham@arm.comsystem.l2cache.tags.pwrStateResidencyTicks::UNDEFINED     64758000                       # Cumulative time (in ticks) in various power states
58411106Spower.jg@gmail.comsystem.l2cache.tags.replacements                    0                       # number of replacements
58511680SCurtis.Dunham@arm.comsystem.l2cache.tags.tagsinuse              232.606847                       # Cycle average of tags in use
58611106Spower.jg@gmail.comsystem.l2cache.tags.total_refs                     65                       # Total number of references to valid blocks.
58711606Sandreas.sandberg@arm.comsystem.l2cache.tags.sampled_refs                  446                       # Sample count of references to valid blocks.
58811606Sandreas.sandberg@arm.comsystem.l2cache.tags.avg_refs                 0.145740                       # Average number of references to valid blocks.
58911106Spower.jg@gmail.comsystem.l2cache.tags.warmup_cycle                    0                       # Cycle when the warmup percentage was hit.
59011680SCurtis.Dunham@arm.comsystem.l2cache.tags.occ_blocks::cpu.inst   128.152617                       # Average occupied blocks per requestor
59111680SCurtis.Dunham@arm.comsystem.l2cache.tags.occ_blocks::cpu.data   104.454231                       # Average occupied blocks per requestor
59211680SCurtis.Dunham@arm.comsystem.l2cache.tags.occ_percent::cpu.inst     0.031287                       # Average percentage of cache occupancy
59311680SCurtis.Dunham@arm.comsystem.l2cache.tags.occ_percent::cpu.data     0.025502                       # Average percentage of cache occupancy
59411680SCurtis.Dunham@arm.comsystem.l2cache.tags.occ_percent::total       0.056789                       # Average percentage of cache occupancy
59511606Sandreas.sandberg@arm.comsystem.l2cache.tags.occ_task_id_blocks::1024          446                       # Occupied blocks per task id
59611106Spower.jg@gmail.comsystem.l2cache.tags.age_task_id_blocks_1024::0           62                       # Occupied blocks per task id
59711606Sandreas.sandberg@arm.comsystem.l2cache.tags.age_task_id_blocks_1024::1          384                       # Occupied blocks per task id
59811606Sandreas.sandberg@arm.comsystem.l2cache.tags.occ_task_id_percent::1024     0.108887                       # Percentage of cache occupancy per task id
59911106Spower.jg@gmail.comsystem.l2cache.tags.tag_accesses                 4534                       # Number of tag accesses
60011106Spower.jg@gmail.comsystem.l2cache.tags.data_accesses                4534                       # Number of data accesses
60111680SCurtis.Dunham@arm.comsystem.l2cache.pwrStateResidencyTicks::UNDEFINED     64758000                       # Cumulative time (in ticks) in various power states
60211106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_hits::cpu.inst            3                       # number of ReadSharedReq hits
60311106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_hits::total            3                       # number of ReadSharedReq hits
60411106Spower.jg@gmail.comsystem.l2cache.demand_hits::cpu.inst                3                       # number of demand (read+write) hits
60511106Spower.jg@gmail.comsystem.l2cache.demand_hits::total                   3                       # number of demand (read+write) hits
60611106Spower.jg@gmail.comsystem.l2cache.overall_hits::cpu.inst               3                       # number of overall hits
60711106Spower.jg@gmail.comsystem.l2cache.overall_hits::total                  3                       # number of overall hits
60811106Spower.jg@gmail.comsystem.l2cache.ReadExReq_misses::cpu.data           73                       # number of ReadExReq misses
60911106Spower.jg@gmail.comsystem.l2cache.ReadExReq_misses::total             73                       # number of ReadExReq misses
61011106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_misses::cpu.inst          278                       # number of ReadSharedReq misses
61111106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_misses::cpu.data           95                       # number of ReadSharedReq misses
61211106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_misses::total          373                       # number of ReadSharedReq misses
61311106Spower.jg@gmail.comsystem.l2cache.demand_misses::cpu.inst            278                       # number of demand (read+write) misses
61411106Spower.jg@gmail.comsystem.l2cache.demand_misses::cpu.data            168                       # number of demand (read+write) misses
61511106Spower.jg@gmail.comsystem.l2cache.demand_misses::total               446                       # number of demand (read+write) misses
61611106Spower.jg@gmail.comsystem.l2cache.overall_misses::cpu.inst           278                       # number of overall misses
61711106Spower.jg@gmail.comsystem.l2cache.overall_misses::cpu.data           168                       # number of overall misses
61811106Spower.jg@gmail.comsystem.l2cache.overall_misses::total              446                       # number of overall misses
61911680SCurtis.Dunham@arm.comsystem.l2cache.ReadExReq_miss_latency::cpu.data      7437000                       # number of ReadExReq miss cycles
62011680SCurtis.Dunham@arm.comsystem.l2cache.ReadExReq_miss_latency::total      7437000                       # number of ReadExReq miss cycles
62111680SCurtis.Dunham@arm.comsystem.l2cache.ReadSharedReq_miss_latency::cpu.inst     29087000                       # number of ReadSharedReq miss cycles
62211680SCurtis.Dunham@arm.comsystem.l2cache.ReadSharedReq_miss_latency::cpu.data      9786000                       # number of ReadSharedReq miss cycles
62311680SCurtis.Dunham@arm.comsystem.l2cache.ReadSharedReq_miss_latency::total     38873000                       # number of ReadSharedReq miss cycles
62411680SCurtis.Dunham@arm.comsystem.l2cache.demand_miss_latency::cpu.inst     29087000                       # number of demand (read+write) miss cycles
62511680SCurtis.Dunham@arm.comsystem.l2cache.demand_miss_latency::cpu.data     17223000                       # number of demand (read+write) miss cycles
62611680SCurtis.Dunham@arm.comsystem.l2cache.demand_miss_latency::total     46310000                       # number of demand (read+write) miss cycles
62711680SCurtis.Dunham@arm.comsystem.l2cache.overall_miss_latency::cpu.inst     29087000                       # number of overall miss cycles
62811680SCurtis.Dunham@arm.comsystem.l2cache.overall_miss_latency::cpu.data     17223000                       # number of overall miss cycles
62911680SCurtis.Dunham@arm.comsystem.l2cache.overall_miss_latency::total     46310000                       # number of overall miss cycles
63011106Spower.jg@gmail.comsystem.l2cache.ReadExReq_accesses::cpu.data           73                       # number of ReadExReq accesses(hits+misses)
63111106Spower.jg@gmail.comsystem.l2cache.ReadExReq_accesses::total           73                       # number of ReadExReq accesses(hits+misses)
63211106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_accesses::cpu.inst          281                       # number of ReadSharedReq accesses(hits+misses)
63311106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_accesses::cpu.data           95                       # number of ReadSharedReq accesses(hits+misses)
63411106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_accesses::total          376                       # number of ReadSharedReq accesses(hits+misses)
63511106Spower.jg@gmail.comsystem.l2cache.demand_accesses::cpu.inst          281                       # number of demand (read+write) accesses
63611106Spower.jg@gmail.comsystem.l2cache.demand_accesses::cpu.data          168                       # number of demand (read+write) accesses
63711106Spower.jg@gmail.comsystem.l2cache.demand_accesses::total             449                       # number of demand (read+write) accesses
63811106Spower.jg@gmail.comsystem.l2cache.overall_accesses::cpu.inst          281                       # number of overall (read+write) accesses
63911106Spower.jg@gmail.comsystem.l2cache.overall_accesses::cpu.data          168                       # number of overall (read+write) accesses
64011106Spower.jg@gmail.comsystem.l2cache.overall_accesses::total            449                       # number of overall (read+write) accesses
64111106Spower.jg@gmail.comsystem.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
64211106Spower.jg@gmail.comsystem.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
64311106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_miss_rate::cpu.inst     0.989324                       # miss rate for ReadSharedReq accesses
64411106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_miss_rate::cpu.data            1                       # miss rate for ReadSharedReq accesses
64511106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_miss_rate::total     0.992021                       # miss rate for ReadSharedReq accesses
64611106Spower.jg@gmail.comsystem.l2cache.demand_miss_rate::cpu.inst     0.989324                       # miss rate for demand accesses
64711106Spower.jg@gmail.comsystem.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
64811106Spower.jg@gmail.comsystem.l2cache.demand_miss_rate::total       0.993318                       # miss rate for demand accesses
64911106Spower.jg@gmail.comsystem.l2cache.overall_miss_rate::cpu.inst     0.989324                       # miss rate for overall accesses
65011106Spower.jg@gmail.comsystem.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
65111106Spower.jg@gmail.comsystem.l2cache.overall_miss_rate::total      0.993318                       # miss rate for overall accesses
65211680SCurtis.Dunham@arm.comsystem.l2cache.ReadExReq_avg_miss_latency::cpu.data 101876.712329                       # average ReadExReq miss latency
65311680SCurtis.Dunham@arm.comsystem.l2cache.ReadExReq_avg_miss_latency::total 101876.712329                       # average ReadExReq miss latency
65411680SCurtis.Dunham@arm.comsystem.l2cache.ReadSharedReq_avg_miss_latency::cpu.inst 104629.496403                       # average ReadSharedReq miss latency
65511680SCurtis.Dunham@arm.comsystem.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 103010.526316                       # average ReadSharedReq miss latency
65611680SCurtis.Dunham@arm.comsystem.l2cache.ReadSharedReq_avg_miss_latency::total 104217.158177                       # average ReadSharedReq miss latency
65711680SCurtis.Dunham@arm.comsystem.l2cache.demand_avg_miss_latency::cpu.inst 104629.496403                       # average overall miss latency
65811680SCurtis.Dunham@arm.comsystem.l2cache.demand_avg_miss_latency::cpu.data 102517.857143                       # average overall miss latency
65911680SCurtis.Dunham@arm.comsystem.l2cache.demand_avg_miss_latency::total 103834.080717                       # average overall miss latency
66011680SCurtis.Dunham@arm.comsystem.l2cache.overall_avg_miss_latency::cpu.inst 104629.496403                       # average overall miss latency
66111680SCurtis.Dunham@arm.comsystem.l2cache.overall_avg_miss_latency::cpu.data 102517.857143                       # average overall miss latency
66211680SCurtis.Dunham@arm.comsystem.l2cache.overall_avg_miss_latency::total 103834.080717                       # average overall miss latency
66311106Spower.jg@gmail.comsystem.l2cache.blocked_cycles::no_mshrs             0                       # number of cycles access was blocked
66411106Spower.jg@gmail.comsystem.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
66511106Spower.jg@gmail.comsystem.l2cache.blocked::no_mshrs                    0                       # number of cycles access was blocked
66611106Spower.jg@gmail.comsystem.l2cache.blocked::no_targets                  0                       # number of cycles access was blocked
66711106Spower.jg@gmail.comsystem.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
66811106Spower.jg@gmail.comsystem.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
66911106Spower.jg@gmail.comsystem.l2cache.ReadExReq_mshr_misses::cpu.data           73                       # number of ReadExReq MSHR misses
67011106Spower.jg@gmail.comsystem.l2cache.ReadExReq_mshr_misses::total           73                       # number of ReadExReq MSHR misses
67111106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_mshr_misses::cpu.inst          278                       # number of ReadSharedReq MSHR misses
67211106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_mshr_misses::cpu.data           95                       # number of ReadSharedReq MSHR misses
67311106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_mshr_misses::total          373                       # number of ReadSharedReq MSHR misses
67411106Spower.jg@gmail.comsystem.l2cache.demand_mshr_misses::cpu.inst          278                       # number of demand (read+write) MSHR misses
67511106Spower.jg@gmail.comsystem.l2cache.demand_mshr_misses::cpu.data          168                       # number of demand (read+write) MSHR misses
67611106Spower.jg@gmail.comsystem.l2cache.demand_mshr_misses::total          446                       # number of demand (read+write) MSHR misses
67711106Spower.jg@gmail.comsystem.l2cache.overall_mshr_misses::cpu.inst          278                       # number of overall MSHR misses
67811106Spower.jg@gmail.comsystem.l2cache.overall_mshr_misses::cpu.data          168                       # number of overall MSHR misses
67911106Spower.jg@gmail.comsystem.l2cache.overall_mshr_misses::total          446                       # number of overall MSHR misses
68011680SCurtis.Dunham@arm.comsystem.l2cache.ReadExReq_mshr_miss_latency::cpu.data      5977000                       # number of ReadExReq MSHR miss cycles
68111680SCurtis.Dunham@arm.comsystem.l2cache.ReadExReq_mshr_miss_latency::total      5977000                       # number of ReadExReq MSHR miss cycles
68211680SCurtis.Dunham@arm.comsystem.l2cache.ReadSharedReq_mshr_miss_latency::cpu.inst     23527000                       # number of ReadSharedReq MSHR miss cycles
68311680SCurtis.Dunham@arm.comsystem.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data      7886000                       # number of ReadSharedReq MSHR miss cycles
68411680SCurtis.Dunham@arm.comsystem.l2cache.ReadSharedReq_mshr_miss_latency::total     31413000                       # number of ReadSharedReq MSHR miss cycles
68511680SCurtis.Dunham@arm.comsystem.l2cache.demand_mshr_miss_latency::cpu.inst     23527000                       # number of demand (read+write) MSHR miss cycles
68611680SCurtis.Dunham@arm.comsystem.l2cache.demand_mshr_miss_latency::cpu.data     13863000                       # number of demand (read+write) MSHR miss cycles
68711680SCurtis.Dunham@arm.comsystem.l2cache.demand_mshr_miss_latency::total     37390000                       # number of demand (read+write) MSHR miss cycles
68811680SCurtis.Dunham@arm.comsystem.l2cache.overall_mshr_miss_latency::cpu.inst     23527000                       # number of overall MSHR miss cycles
68911680SCurtis.Dunham@arm.comsystem.l2cache.overall_mshr_miss_latency::cpu.data     13863000                       # number of overall MSHR miss cycles
69011680SCurtis.Dunham@arm.comsystem.l2cache.overall_mshr_miss_latency::total     37390000                       # number of overall MSHR miss cycles
69111106Spower.jg@gmail.comsystem.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
69211106Spower.jg@gmail.comsystem.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
69311106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_mshr_miss_rate::cpu.inst     0.989324                       # mshr miss rate for ReadSharedReq accesses
69411106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadSharedReq accesses
69511106Spower.jg@gmail.comsystem.l2cache.ReadSharedReq_mshr_miss_rate::total     0.992021                       # mshr miss rate for ReadSharedReq accesses
69611106Spower.jg@gmail.comsystem.l2cache.demand_mshr_miss_rate::cpu.inst     0.989324                       # mshr miss rate for demand accesses
69711106Spower.jg@gmail.comsystem.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
69811106Spower.jg@gmail.comsystem.l2cache.demand_mshr_miss_rate::total     0.993318                       # mshr miss rate for demand accesses
69911106Spower.jg@gmail.comsystem.l2cache.overall_mshr_miss_rate::cpu.inst     0.989324                       # mshr miss rate for overall accesses
70011106Spower.jg@gmail.comsystem.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
70111106Spower.jg@gmail.comsystem.l2cache.overall_mshr_miss_rate::total     0.993318                       # mshr miss rate for overall accesses
70211680SCurtis.Dunham@arm.comsystem.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 81876.712329                       # average ReadExReq mshr miss latency
70311680SCurtis.Dunham@arm.comsystem.l2cache.ReadExReq_avg_mshr_miss_latency::total 81876.712329                       # average ReadExReq mshr miss latency
70411680SCurtis.Dunham@arm.comsystem.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.inst 84629.496403                       # average ReadSharedReq mshr miss latency
70511680SCurtis.Dunham@arm.comsystem.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 83010.526316                       # average ReadSharedReq mshr miss latency
70611680SCurtis.Dunham@arm.comsystem.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 84217.158177                       # average ReadSharedReq mshr miss latency
70711680SCurtis.Dunham@arm.comsystem.l2cache.demand_avg_mshr_miss_latency::cpu.inst 84629.496403                       # average overall mshr miss latency
70811680SCurtis.Dunham@arm.comsystem.l2cache.demand_avg_mshr_miss_latency::cpu.data 82517.857143                       # average overall mshr miss latency
70911680SCurtis.Dunham@arm.comsystem.l2cache.demand_avg_mshr_miss_latency::total 83834.080717                       # average overall mshr miss latency
71011680SCurtis.Dunham@arm.comsystem.l2cache.overall_avg_mshr_miss_latency::cpu.inst 84629.496403                       # average overall mshr miss latency
71111680SCurtis.Dunham@arm.comsystem.l2cache.overall_avg_mshr_miss_latency::cpu.data 82517.857143                       # average overall mshr miss latency
71211680SCurtis.Dunham@arm.comsystem.l2cache.overall_avg_mshr_miss_latency::total 83834.080717                       # average overall mshr miss latency
71311606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.tot_requests           446                       # Total number of requests made to the snoop filter.
71411606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.hit_single_requests            0                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
71511606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
71611606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.tot_snoops               0                       # Total number of snoops made to the snoop filter.
71711606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
71811606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
71911680SCurtis.Dunham@arm.comsystem.membus.pwrStateResidencyTicks::UNDEFINED     64758000                       # Cumulative time (in ticks) in various power states
72011106Spower.jg@gmail.comsystem.membus.trans_dist::ReadResp                373                       # Transaction distribution
72111106Spower.jg@gmail.comsystem.membus.trans_dist::ReadExReq                73                       # Transaction distribution
72211106Spower.jg@gmail.comsystem.membus.trans_dist::ReadExResp               73                       # Transaction distribution
72311106Spower.jg@gmail.comsystem.membus.trans_dist::ReadSharedReq           373                       # Transaction distribution
72411106Spower.jg@gmail.comsystem.membus.pkt_count_system.l2cache.mem_side::system.mem_ctrl.port          892                       # Packet count per connected master and slave (bytes)
72511106Spower.jg@gmail.comsystem.membus.pkt_count::total                    892                       # Packet count per connected master and slave (bytes)
72611106Spower.jg@gmail.comsystem.membus.pkt_size_system.l2cache.mem_side::system.mem_ctrl.port        28544                       # Cumulative packet size per connected master and slave (bytes)
72711106Spower.jg@gmail.comsystem.membus.pkt_size::total                   28544                       # Cumulative packet size per connected master and slave (bytes)
72811106Spower.jg@gmail.comsystem.membus.snoops                                0                       # Total snoops (count)
72911570SCurtis.Dunham@arm.comsystem.membus.snoopTraffic                          0                       # Total snoop traffic (bytes)
73011106Spower.jg@gmail.comsystem.membus.snoop_fanout::samples               446                       # Request fanout histogram
73111106Spower.jg@gmail.comsystem.membus.snoop_fanout::mean                    0                       # Request fanout histogram
73211106Spower.jg@gmail.comsystem.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
73311106Spower.jg@gmail.comsystem.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
73411106Spower.jg@gmail.comsystem.membus.snoop_fanout::0                     446    100.00%    100.00% # Request fanout histogram
73511106Spower.jg@gmail.comsystem.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
73611106Spower.jg@gmail.comsystem.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
73711106Spower.jg@gmail.comsystem.membus.snoop_fanout::min_value               0                       # Request fanout histogram
73811106Spower.jg@gmail.comsystem.membus.snoop_fanout::max_value               0                       # Request fanout histogram
73911106Spower.jg@gmail.comsystem.membus.snoop_fanout::total                 446                       # Request fanout histogram
74011106Spower.jg@gmail.comsystem.membus.reqLayer0.occupancy              446000                       # Layer occupancy (ticks)
74111106Spower.jg@gmail.comsystem.membus.reqLayer0.utilization               0.7                       # Layer utilization (%)
74211680SCurtis.Dunham@arm.comsystem.membus.respLayer0.occupancy            2377500                       # Layer occupancy (ticks)
74311680SCurtis.Dunham@arm.comsystem.membus.respLayer0.utilization              3.7                       # Layer utilization (%)
74411106Spower.jg@gmail.com
74511106Spower.jg@gmail.com---------- End Simulation Statistics   ----------
746