stats.txt revision 9729
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000024 # Number of seconds simulated 4sim_ticks 23841000 # Number of ticks simulated 5final_tick 23841000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 85306 # Simulator instruction rate (inst/s) 8host_op_rate 85298 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 159545701 # Simulator tick rate (ticks/s) 10host_mem_usage 228064 # Number of bytes of host memory used 11host_seconds 0.15 # Real time elapsed on the host 12sim_insts 12745 # Number of instructions simulated 13sim_ops 12745 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu.inst 40000 # Number of bytes read from this memory 15system.physmem.bytes_read::cpu.data 22400 # Number of bytes read from this memory 16system.physmem.bytes_read::total 62400 # Number of bytes read from this memory 17system.physmem.bytes_inst_read::cpu.inst 40000 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 40000 # Number of instructions bytes read from this memory 19system.physmem.num_reads::cpu.inst 625 # Number of read requests responded to by this memory 20system.physmem.num_reads::cpu.data 350 # Number of read requests responded to by this memory 21system.physmem.num_reads::total 975 # Number of read requests responded to by this memory 22system.physmem.bw_read::cpu.inst 1677781972 # Total read bandwidth from this memory (bytes/s) 23system.physmem.bw_read::cpu.data 939557904 # Total read bandwidth from this memory (bytes/s) 24system.physmem.bw_read::total 2617339877 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_inst_read::cpu.inst 1677781972 # Instruction read bandwidth from this memory (bytes/s) 26system.physmem.bw_inst_read::total 1677781972 # Instruction read bandwidth from this memory (bytes/s) 27system.physmem.bw_total::cpu.inst 1677781972 # Total bandwidth to/from this memory (bytes/s) 28system.physmem.bw_total::cpu.data 939557904 # Total bandwidth to/from this memory (bytes/s) 29system.physmem.bw_total::total 2617339877 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.readReqs 975 # Total number of read requests seen 31system.physmem.writeReqs 0 # Total number of write requests seen 32system.physmem.cpureqs 975 # Reqs generatd by CPU via cache - shady 33system.physmem.bytesRead 62400 # Total number of bytes read from memory 34system.physmem.bytesWritten 0 # Total number of bytes written to memory 35system.physmem.bytesConsumedRd 62400 # bytesRead derated as per pkt->getSize() 36system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize() 37system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q 38system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed 39system.physmem.perBankRdReqs::0 83 # Track reads on a per bank basis 40system.physmem.perBankRdReqs::1 154 # Track reads on a per bank basis 41system.physmem.perBankRdReqs::2 77 # Track reads on a per bank basis 42system.physmem.perBankRdReqs::3 59 # Track reads on a per bank basis 43system.physmem.perBankRdReqs::4 86 # Track reads on a per bank basis 44system.physmem.perBankRdReqs::5 49 # Track reads on a per bank basis 45system.physmem.perBankRdReqs::6 33 # Track reads on a per bank basis 46system.physmem.perBankRdReqs::7 49 # Track reads on a per bank basis 47system.physmem.perBankRdReqs::8 41 # Track reads on a per bank basis 48system.physmem.perBankRdReqs::9 39 # Track reads on a per bank basis 49system.physmem.perBankRdReqs::10 30 # Track reads on a per bank basis 50system.physmem.perBankRdReqs::11 33 # Track reads on a per bank basis 51system.physmem.perBankRdReqs::12 15 # Track reads on a per bank basis 52system.physmem.perBankRdReqs::13 121 # Track reads on a per bank basis 53system.physmem.perBankRdReqs::14 70 # Track reads on a per bank basis 54system.physmem.perBankRdReqs::15 36 # Track reads on a per bank basis 55system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis 56system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis 57system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis 58system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis 59system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis 60system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis 61system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis 62system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis 63system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis 64system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis 65system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis 66system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis 67system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis 68system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis 69system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis 70system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis 71system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry 72system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry 73system.physmem.totGap 23399000 # Total gap between requests 74system.physmem.readPktSize::0 0 # Categorize read packet sizes 75system.physmem.readPktSize::1 0 # Categorize read packet sizes 76system.physmem.readPktSize::2 0 # Categorize read packet sizes 77system.physmem.readPktSize::3 0 # Categorize read packet sizes 78system.physmem.readPktSize::4 0 # Categorize read packet sizes 79system.physmem.readPktSize::5 0 # Categorize read packet sizes 80system.physmem.readPktSize::6 975 # Categorize read packet sizes 81system.physmem.writePktSize::0 0 # Categorize write packet sizes 82system.physmem.writePktSize::1 0 # Categorize write packet sizes 83system.physmem.writePktSize::2 0 # Categorize write packet sizes 84system.physmem.writePktSize::3 0 # Categorize write packet sizes 85system.physmem.writePktSize::4 0 # Categorize write packet sizes 86system.physmem.writePktSize::5 0 # Categorize write packet sizes 87system.physmem.writePktSize::6 0 # Categorize write packet sizes 88system.physmem.rdQLenPdf::0 347 # What read queue length does an incoming req see 89system.physmem.rdQLenPdf::1 345 # What read queue length does an incoming req see 90system.physmem.rdQLenPdf::2 183 # What read queue length does an incoming req see 91system.physmem.rdQLenPdf::3 78 # What read queue length does an incoming req see 92system.physmem.rdQLenPdf::4 14 # What read queue length does an incoming req see 93system.physmem.rdQLenPdf::5 6 # What read queue length does an incoming req see 94system.physmem.rdQLenPdf::6 2 # What read queue length does an incoming req see 95system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 98system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 120system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 121system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 122system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 123system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 124system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 125system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 126system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 127system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 128system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 129system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 130system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 131system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 132system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 152system.physmem.bytesPerActivate::samples 181 # Bytes accessed per row activation 153system.physmem.bytesPerActivate::mean 309.392265 # Bytes accessed per row activation 154system.physmem.bytesPerActivate::gmean 160.897114 # Bytes accessed per row activation 155system.physmem.bytesPerActivate::stdev 490.133684 # Bytes accessed per row activation 156system.physmem.bytesPerActivate::64 75 41.44% 41.44% # Bytes accessed per row activation 157system.physmem.bytesPerActivate::128 28 15.47% 56.91% # Bytes accessed per row activation 158system.physmem.bytesPerActivate::192 19 10.50% 67.40% # Bytes accessed per row activation 159system.physmem.bytesPerActivate::256 20 11.05% 78.45% # Bytes accessed per row activation 160system.physmem.bytesPerActivate::320 2 1.10% 79.56% # Bytes accessed per row activation 161system.physmem.bytesPerActivate::384 4 2.21% 81.77% # Bytes accessed per row activation 162system.physmem.bytesPerActivate::448 4 2.21% 83.98% # Bytes accessed per row activation 163system.physmem.bytesPerActivate::512 3 1.66% 85.64% # Bytes accessed per row activation 164system.physmem.bytesPerActivate::576 2 1.10% 86.74% # Bytes accessed per row activation 165system.physmem.bytesPerActivate::640 4 2.21% 88.95% # Bytes accessed per row activation 166system.physmem.bytesPerActivate::704 2 1.10% 90.06% # Bytes accessed per row activation 167system.physmem.bytesPerActivate::768 1 0.55% 90.61% # Bytes accessed per row activation 168system.physmem.bytesPerActivate::896 1 0.55% 91.16% # Bytes accessed per row activation 169system.physmem.bytesPerActivate::960 2 1.10% 92.27% # Bytes accessed per row activation 170system.physmem.bytesPerActivate::1024 2 1.10% 93.37% # Bytes accessed per row activation 171system.physmem.bytesPerActivate::1088 2 1.10% 94.48% # Bytes accessed per row activation 172system.physmem.bytesPerActivate::1216 1 0.55% 95.03% # Bytes accessed per row activation 173system.physmem.bytesPerActivate::1472 1 0.55% 95.58% # Bytes accessed per row activation 174system.physmem.bytesPerActivate::1728 1 0.55% 96.13% # Bytes accessed per row activation 175system.physmem.bytesPerActivate::1856 1 0.55% 96.69% # Bytes accessed per row activation 176system.physmem.bytesPerActivate::1920 2 1.10% 97.79% # Bytes accessed per row activation 177system.physmem.bytesPerActivate::2112 1 0.55% 98.34% # Bytes accessed per row activation 178system.physmem.bytesPerActivate::2432 1 0.55% 98.90% # Bytes accessed per row activation 179system.physmem.bytesPerActivate::2880 2 1.10% 100.00% # Bytes accessed per row activation 180system.physmem.bytesPerActivate::total 181 # Bytes accessed per row activation 181system.physmem.totQLat 6851500 # Total cycles spent in queuing delays 182system.physmem.totMemAccLat 28281500 # Sum of mem lat for all requests 183system.physmem.totBusLat 4875000 # Total cycles spent in databus access 184system.physmem.totBankLat 16555000 # Total cycles spent in bank access 185system.physmem.avgQLat 7027.18 # Average queueing delay per request 186system.physmem.avgBankLat 16979.49 # Average bank access latency per request 187system.physmem.avgBusLat 5000.00 # Average bus latency per request 188system.physmem.avgMemAccLat 29006.67 # Average memory access latency 189system.physmem.avgRdBW 2617.34 # Average achieved read bandwidth in MB/s 190system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s 191system.physmem.avgConsumedRdBW 2617.34 # Average consumed read bandwidth in MB/s 192system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s 193system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s 194system.physmem.busUtil 20.45 # Data bus utilization in percentage 195system.physmem.avgRdQLen 1.19 # Average read queue length over time 196system.physmem.avgWrQLen 0.00 # Average write queue length over time 197system.physmem.readRowHits 794 # Number of row buffer hits during reads 198system.physmem.writeRowHits 0 # Number of row buffer hits during writes 199system.physmem.readRowHitRate 81.44 # Row buffer hit rate for reads 200system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 201system.physmem.avgGap 23998.97 # Average gap between requests 202system.membus.throughput 2617339877 # Throughput (bytes/s) 203system.membus.trans_dist::ReadReq 829 # Transaction distribution 204system.membus.trans_dist::ReadResp 829 # Transaction distribution 205system.membus.trans_dist::ReadExReq 146 # Transaction distribution 206system.membus.trans_dist::ReadExResp 146 # Transaction distribution 207system.membus.pkt_count_system.cpu.l2cache.mem_side 1950 # Packet count per connected master and slave (bytes) 208system.membus.pkt_count 1950 # Packet count per connected master and slave (bytes) 209system.membus.tot_pkt_size_system.cpu.l2cache.mem_side 62400 # Cumulative packet size per connected master and slave (bytes) 210system.membus.tot_pkt_size 62400 # Cumulative packet size per connected master and slave (bytes) 211system.membus.data_through_bus 62400 # Total data (bytes) 212system.membus.snoop_data_through_bus 0 # Total snoop data (bytes) 213system.membus.reqLayer0.occupancy 1213500 # Layer occupancy (ticks) 214system.membus.reqLayer0.utilization 5.1 # Layer utilization (%) 215system.membus.respLayer1.occupancy 9055000 # Layer occupancy (ticks) 216system.membus.respLayer1.utilization 38.0 # Layer utilization (%) 217system.cpu.branchPred.lookups 6923 # Number of BP lookups 218system.cpu.branchPred.condPredicted 3910 # Number of conditional branches predicted 219system.cpu.branchPred.condIncorrect 1532 # Number of conditional branches incorrect 220system.cpu.branchPred.BTBLookups 5090 # Number of BTB lookups 221system.cpu.branchPred.BTBHits 950 # Number of BTB hits 222system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 223system.cpu.branchPred.BTBHitPct 18.664047 # BTB Hit Percentage 224system.cpu.branchPred.usedRAS 864 # Number of times the RAS was used to get a target. 225system.cpu.branchPred.RASInCorrect 198 # Number of incorrect RAS predictions. 226system.cpu.dtb.fetch_hits 0 # ITB hits 227system.cpu.dtb.fetch_misses 0 # ITB misses 228system.cpu.dtb.fetch_acv 0 # ITB acv 229system.cpu.dtb.fetch_accesses 0 # ITB accesses 230system.cpu.dtb.read_hits 4694 # DTB read hits 231system.cpu.dtb.read_misses 109 # DTB read misses 232system.cpu.dtb.read_acv 0 # DTB read access violations 233system.cpu.dtb.read_accesses 4803 # DTB read accesses 234system.cpu.dtb.write_hits 2055 # DTB write hits 235system.cpu.dtb.write_misses 93 # DTB write misses 236system.cpu.dtb.write_acv 0 # DTB write access violations 237system.cpu.dtb.write_accesses 2148 # DTB write accesses 238system.cpu.dtb.data_hits 6749 # DTB hits 239system.cpu.dtb.data_misses 202 # DTB misses 240system.cpu.dtb.data_acv 0 # DTB access violations 241system.cpu.dtb.data_accesses 6951 # DTB accesses 242system.cpu.itb.fetch_hits 5431 # ITB hits 243system.cpu.itb.fetch_misses 58 # ITB misses 244system.cpu.itb.fetch_acv 0 # ITB acv 245system.cpu.itb.fetch_accesses 5489 # ITB accesses 246system.cpu.itb.read_hits 0 # DTB read hits 247system.cpu.itb.read_misses 0 # DTB read misses 248system.cpu.itb.read_acv 0 # DTB read access violations 249system.cpu.itb.read_accesses 0 # DTB read accesses 250system.cpu.itb.write_hits 0 # DTB write hits 251system.cpu.itb.write_misses 0 # DTB write misses 252system.cpu.itb.write_acv 0 # DTB write access violations 253system.cpu.itb.write_accesses 0 # DTB write accesses 254system.cpu.itb.data_hits 0 # DTB hits 255system.cpu.itb.data_misses 0 # DTB misses 256system.cpu.itb.data_acv 0 # DTB access violations 257system.cpu.itb.data_accesses 0 # DTB accesses 258system.cpu.workload0.num_syscalls 17 # Number of system calls 259system.cpu.workload1.num_syscalls 17 # Number of system calls 260system.cpu.numCycles 47683 # number of cpu cycles simulated 261system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 262system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 263system.cpu.fetch.icacheStallCycles 1647 # Number of cycles fetch is stalled on an Icache miss 264system.cpu.fetch.Insts 37826 # Number of instructions fetch has processed 265system.cpu.fetch.Branches 6923 # Number of branches that fetch encountered 266system.cpu.fetch.predictedBranches 1814 # Number of branches that fetch has predicted taken 267system.cpu.fetch.Cycles 6352 # Number of cycles fetch has run and was not squashing or blocked 268system.cpu.fetch.SquashCycles 1907 # Number of cycles fetch has spent squashing 269system.cpu.fetch.MiscStallCycles 435 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 270system.cpu.fetch.CacheLines 5431 # Number of cache lines fetched 271system.cpu.fetch.IcacheSquashes 913 # Number of outstanding Icache misses that were squashed 272system.cpu.fetch.rateDist::samples 28904 # Number of instructions fetched each cycle (Total) 273system.cpu.fetch.rateDist::mean 1.308677 # Number of instructions fetched each cycle (Total) 274system.cpu.fetch.rateDist::stdev 2.731944 # Number of instructions fetched each cycle (Total) 275system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 276system.cpu.fetch.rateDist::0 22552 78.02% 78.02% # Number of instructions fetched each cycle (Total) 277system.cpu.fetch.rateDist::1 590 2.04% 80.07% # Number of instructions fetched each cycle (Total) 278system.cpu.fetch.rateDist::2 356 1.23% 81.30% # Number of instructions fetched each cycle (Total) 279system.cpu.fetch.rateDist::3 460 1.59% 82.89% # Number of instructions fetched each cycle (Total) 280system.cpu.fetch.rateDist::4 445 1.54% 84.43% # Number of instructions fetched each cycle (Total) 281system.cpu.fetch.rateDist::5 430 1.49% 85.92% # Number of instructions fetched each cycle (Total) 282system.cpu.fetch.rateDist::6 481 1.66% 87.58% # Number of instructions fetched each cycle (Total) 283system.cpu.fetch.rateDist::7 392 1.36% 88.94% # Number of instructions fetched each cycle (Total) 284system.cpu.fetch.rateDist::8 3198 11.06% 100.00% # Number of instructions fetched each cycle (Total) 285system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 286system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 287system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 288system.cpu.fetch.rateDist::total 28904 # Number of instructions fetched each cycle (Total) 289system.cpu.fetch.branchRate 0.145188 # Number of branch fetches per cycle 290system.cpu.fetch.rate 0.793281 # Number of inst fetches per cycle 291system.cpu.decode.IdleCycles 39785 # Number of cycles decode is idle 292system.cpu.decode.BlockedCycles 9139 # Number of cycles decode is blocked 293system.cpu.decode.RunCycles 5505 # Number of cycles decode is running 294system.cpu.decode.UnblockCycles 442 # Number of cycles decode is unblocking 295system.cpu.decode.SquashCycles 2806 # Number of cycles decode is squashing 296system.cpu.decode.BranchResolved 644 # Number of times decode resolved a branch 297system.cpu.decode.BranchMispred 419 # Number of times decode detected a branch misprediction 298system.cpu.decode.DecodedInsts 33037 # Number of instructions handled by decode 299system.cpu.decode.SquashedInsts 796 # Number of squashed instructions handled by decode 300system.cpu.rename.SquashCycles 2806 # Number of cycles rename is squashing 301system.cpu.rename.IdleCycles 40500 # Number of cycles rename is idle 302system.cpu.rename.BlockCycles 6036 # Number of cycles rename is blocking 303system.cpu.rename.serializeStallCycles 969 # count of cycles rename stalled for serializing inst 304system.cpu.rename.RunCycles 5106 # Number of cycles rename is running 305system.cpu.rename.UnblockCycles 2260 # Number of cycles rename is unblocking 306system.cpu.rename.RenamedInsts 30593 # Number of instructions processed by rename 307system.cpu.rename.ROBFullEvents 58 # Number of times rename has blocked due to ROB full 308system.cpu.rename.LSQFullEvents 2227 # Number of times rename has blocked due to LSQ full 309system.cpu.rename.RenamedOperands 22886 # Number of destination operands rename has renamed 310system.cpu.rename.RenameLookups 37694 # Number of register rename lookups that rename has made 311system.cpu.rename.int_rename_lookups 37660 # Number of integer rename lookups 312system.cpu.rename.fp_rename_lookups 34 # Number of floating rename lookups 313system.cpu.rename.CommittedMaps 9140 # Number of HB maps that are committed 314system.cpu.rename.UndoneMaps 13746 # Number of HB maps that are undone due to squashing 315system.cpu.rename.serializingInsts 54 # count of serializing insts renamed 316system.cpu.rename.tempSerializingInsts 42 # count of temporary serializing insts renamed 317system.cpu.rename.skidInsts 5822 # count of insts added to the skid buffer 318system.cpu.memDep0.insertedLoads 3090 # Number of loads inserted to the mem dependence unit. 319system.cpu.memDep0.insertedStores 1408 # Number of stores inserted to the mem dependence unit. 320system.cpu.memDep0.conflictingLoads 13 # Number of conflicting loads. 321system.cpu.memDep0.conflictingStores 0 # Number of conflicting stores. 322system.cpu.memDep1.insertedLoads 3019 # Number of loads inserted to the mem dependence unit. 323system.cpu.memDep1.insertedStores 1424 # Number of stores inserted to the mem dependence unit. 324system.cpu.memDep1.conflictingLoads 3 # Number of conflicting loads. 325system.cpu.memDep1.conflictingStores 0 # Number of conflicting stores. 326system.cpu.iq.iqInstsAdded 26797 # Number of instructions added to the IQ (excludes non-spec) 327system.cpu.iq.iqNonSpecInstsAdded 83 # Number of non-speculative instructions added to the IQ 328system.cpu.iq.iqInstsIssued 22164 # Number of instructions issued 329system.cpu.iq.iqSquashedInstsIssued 124 # Number of squashed instructions issued 330system.cpu.iq.iqSquashedInstsExamined 13006 # Number of squashed instructions iterated over during squash; mainly for profiling 331system.cpu.iq.iqSquashedOperandsExamined 8107 # Number of squashed operands that are examined and possibly removed from graph 332system.cpu.iq.iqSquashedNonSpecRemoved 49 # Number of squashed non-spec instructions that were removed 333system.cpu.iq.issued_per_cycle::samples 28904 # Number of insts issued each cycle 334system.cpu.iq.issued_per_cycle::mean 0.766814 # Number of insts issued each cycle 335system.cpu.iq.issued_per_cycle::stdev 1.345310 # Number of insts issued each cycle 336system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 337system.cpu.iq.issued_per_cycle::0 19221 66.50% 66.50% # Number of insts issued each cycle 338system.cpu.iq.issued_per_cycle::1 3610 12.49% 78.99% # Number of insts issued each cycle 339system.cpu.iq.issued_per_cycle::2 2656 9.19% 88.18% # Number of insts issued each cycle 340system.cpu.iq.issued_per_cycle::3 1611 5.57% 93.75% # Number of insts issued each cycle 341system.cpu.iq.issued_per_cycle::4 1014 3.51% 97.26% # Number of insts issued each cycle 342system.cpu.iq.issued_per_cycle::5 491 1.70% 98.96% # Number of insts issued each cycle 343system.cpu.iq.issued_per_cycle::6 230 0.80% 99.75% # Number of insts issued each cycle 344system.cpu.iq.issued_per_cycle::7 50 0.17% 99.93% # Number of insts issued each cycle 345system.cpu.iq.issued_per_cycle::8 21 0.07% 100.00% # Number of insts issued each cycle 346system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 347system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 348system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 349system.cpu.iq.issued_per_cycle::total 28904 # Number of insts issued each cycle 350system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 351system.cpu.iq.fu_full::IntAlu 5 2.84% 2.84% # attempts to use FU when none available 352system.cpu.iq.fu_full::IntMult 0 0.00% 2.84% # attempts to use FU when none available 353system.cpu.iq.fu_full::IntDiv 0 0.00% 2.84% # attempts to use FU when none available 354system.cpu.iq.fu_full::FloatAdd 0 0.00% 2.84% # attempts to use FU when none available 355system.cpu.iq.fu_full::FloatCmp 0 0.00% 2.84% # attempts to use FU when none available 356system.cpu.iq.fu_full::FloatCvt 0 0.00% 2.84% # attempts to use FU when none available 357system.cpu.iq.fu_full::FloatMult 0 0.00% 2.84% # attempts to use FU when none available 358system.cpu.iq.fu_full::FloatDiv 0 0.00% 2.84% # attempts to use FU when none available 359system.cpu.iq.fu_full::FloatSqrt 0 0.00% 2.84% # attempts to use FU when none available 360system.cpu.iq.fu_full::SimdAdd 0 0.00% 2.84% # attempts to use FU when none available 361system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 2.84% # attempts to use FU when none available 362system.cpu.iq.fu_full::SimdAlu 0 0.00% 2.84% # attempts to use FU when none available 363system.cpu.iq.fu_full::SimdCmp 0 0.00% 2.84% # attempts to use FU when none available 364system.cpu.iq.fu_full::SimdCvt 0 0.00% 2.84% # attempts to use FU when none available 365system.cpu.iq.fu_full::SimdMisc 0 0.00% 2.84% # attempts to use FU when none available 366system.cpu.iq.fu_full::SimdMult 0 0.00% 2.84% # attempts to use FU when none available 367system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 2.84% # attempts to use FU when none available 368system.cpu.iq.fu_full::SimdShift 0 0.00% 2.84% # attempts to use FU when none available 369system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 2.84% # attempts to use FU when none available 370system.cpu.iq.fu_full::SimdSqrt 0 0.00% 2.84% # attempts to use FU when none available 371system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 2.84% # attempts to use FU when none available 372system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 2.84% # attempts to use FU when none available 373system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 2.84% # attempts to use FU when none available 374system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 2.84% # attempts to use FU when none available 375system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 2.84% # attempts to use FU when none available 376system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 2.84% # attempts to use FU when none available 377system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 2.84% # attempts to use FU when none available 378system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 2.84% # attempts to use FU when none available 379system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 2.84% # attempts to use FU when none available 380system.cpu.iq.fu_full::MemRead 106 60.23% 63.07% # attempts to use FU when none available 381system.cpu.iq.fu_full::MemWrite 65 36.93% 100.00% # attempts to use FU when none available 382system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 383system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 384system.cpu.iq.FU_type_0::No_OpClass 2 0.02% 0.02% # Type of FU issued 385system.cpu.iq.FU_type_0::IntAlu 7310 65.49% 65.51% # Type of FU issued 386system.cpu.iq.FU_type_0::IntMult 1 0.01% 65.52% # Type of FU issued 387system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.52% # Type of FU issued 388system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 65.53% # Type of FU issued 389system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 65.53% # Type of FU issued 390system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 65.53% # Type of FU issued 391system.cpu.iq.FU_type_0::FloatMult 0 0.00% 65.53% # Type of FU issued 392system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 65.53% # Type of FU issued 393system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 65.53% # Type of FU issued 394system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 65.53% # Type of FU issued 395system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 65.53% # Type of FU issued 396system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 65.53% # Type of FU issued 397system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 65.53% # Type of FU issued 398system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 65.53% # Type of FU issued 399system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 65.53% # Type of FU issued 400system.cpu.iq.FU_type_0::SimdMult 0 0.00% 65.53% # Type of FU issued 401system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 65.53% # Type of FU issued 402system.cpu.iq.FU_type_0::SimdShift 0 0.00% 65.53% # Type of FU issued 403system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 65.53% # Type of FU issued 404system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 65.53% # Type of FU issued 405system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 65.53% # Type of FU issued 406system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 65.53% # Type of FU issued 407system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 65.53% # Type of FU issued 408system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 65.53% # Type of FU issued 409system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 65.53% # Type of FU issued 410system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 65.53% # Type of FU issued 411system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 65.53% # Type of FU issued 412system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 65.53% # Type of FU issued 413system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 65.53% # Type of FU issued 414system.cpu.iq.FU_type_0::MemRead 2686 24.06% 89.60% # Type of FU issued 415system.cpu.iq.FU_type_0::MemWrite 1161 10.40% 100.00% # Type of FU issued 416system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 417system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 418system.cpu.iq.FU_type_0::total 11162 # Type of FU issued 419system.cpu.iq.FU_type_1::No_OpClass 2 0.02% 0.02% # Type of FU issued 420system.cpu.iq.FU_type_1::IntAlu 7255 65.94% 65.96% # Type of FU issued 421system.cpu.iq.FU_type_1::IntMult 1 0.01% 65.97% # Type of FU issued 422system.cpu.iq.FU_type_1::IntDiv 0 0.00% 65.97% # Type of FU issued 423system.cpu.iq.FU_type_1::FloatAdd 2 0.02% 65.99% # Type of FU issued 424system.cpu.iq.FU_type_1::FloatCmp 0 0.00% 65.99% # Type of FU issued 425system.cpu.iq.FU_type_1::FloatCvt 0 0.00% 65.99% # Type of FU issued 426system.cpu.iq.FU_type_1::FloatMult 0 0.00% 65.99% # Type of FU issued 427system.cpu.iq.FU_type_1::FloatDiv 0 0.00% 65.99% # Type of FU issued 428system.cpu.iq.FU_type_1::FloatSqrt 0 0.00% 65.99% # Type of FU issued 429system.cpu.iq.FU_type_1::SimdAdd 0 0.00% 65.99% # Type of FU issued 430system.cpu.iq.FU_type_1::SimdAddAcc 0 0.00% 65.99% # Type of FU issued 431system.cpu.iq.FU_type_1::SimdAlu 0 0.00% 65.99% # Type of FU issued 432system.cpu.iq.FU_type_1::SimdCmp 0 0.00% 65.99% # Type of FU issued 433system.cpu.iq.FU_type_1::SimdCvt 0 0.00% 65.99% # Type of FU issued 434system.cpu.iq.FU_type_1::SimdMisc 0 0.00% 65.99% # Type of FU issued 435system.cpu.iq.FU_type_1::SimdMult 0 0.00% 65.99% # Type of FU issued 436system.cpu.iq.FU_type_1::SimdMultAcc 0 0.00% 65.99% # Type of FU issued 437system.cpu.iq.FU_type_1::SimdShift 0 0.00% 65.99% # Type of FU issued 438system.cpu.iq.FU_type_1::SimdShiftAcc 0 0.00% 65.99% # Type of FU issued 439system.cpu.iq.FU_type_1::SimdSqrt 0 0.00% 65.99% # Type of FU issued 440system.cpu.iq.FU_type_1::SimdFloatAdd 0 0.00% 65.99% # Type of FU issued 441system.cpu.iq.FU_type_1::SimdFloatAlu 0 0.00% 65.99% # Type of FU issued 442system.cpu.iq.FU_type_1::SimdFloatCmp 0 0.00% 65.99% # Type of FU issued 443system.cpu.iq.FU_type_1::SimdFloatCvt 0 0.00% 65.99% # Type of FU issued 444system.cpu.iq.FU_type_1::SimdFloatDiv 0 0.00% 65.99% # Type of FU issued 445system.cpu.iq.FU_type_1::SimdFloatMisc 0 0.00% 65.99% # Type of FU issued 446system.cpu.iq.FU_type_1::SimdFloatMult 0 0.00% 65.99% # Type of FU issued 447system.cpu.iq.FU_type_1::SimdFloatMultAcc 0 0.00% 65.99% # Type of FU issued 448system.cpu.iq.FU_type_1::SimdFloatSqrt 0 0.00% 65.99% # Type of FU issued 449system.cpu.iq.FU_type_1::MemRead 2595 23.59% 89.57% # Type of FU issued 450system.cpu.iq.FU_type_1::MemWrite 1147 10.43% 100.00% # Type of FU issued 451system.cpu.iq.FU_type_1::IprAccess 0 0.00% 100.00% # Type of FU issued 452system.cpu.iq.FU_type_1::InstPrefetch 0 0.00% 100.00% # Type of FU issued 453system.cpu.iq.FU_type_1::total 11002 # Type of FU issued 454system.cpu.iq.FU_type::No_OpClass 4 0.02% 0.02% # Type of FU issued 455system.cpu.iq.FU_type::IntAlu 14565 65.71% 65.73% # Type of FU issued 456system.cpu.iq.FU_type::IntMult 2 0.01% 65.74% # Type of FU issued 457system.cpu.iq.FU_type::IntDiv 0 0.00% 65.74% # Type of FU issued 458system.cpu.iq.FU_type::FloatAdd 4 0.02% 65.76% # Type of FU issued 459system.cpu.iq.FU_type::FloatCmp 0 0.00% 65.76% # Type of FU issued 460system.cpu.iq.FU_type::FloatCvt 0 0.00% 65.76% # Type of FU issued 461system.cpu.iq.FU_type::FloatMult 0 0.00% 65.76% # Type of FU issued 462system.cpu.iq.FU_type::FloatDiv 0 0.00% 65.76% # Type of FU issued 463system.cpu.iq.FU_type::FloatSqrt 0 0.00% 65.76% # Type of FU issued 464system.cpu.iq.FU_type::SimdAdd 0 0.00% 65.76% # Type of FU issued 465system.cpu.iq.FU_type::SimdAddAcc 0 0.00% 65.76% # Type of FU issued 466system.cpu.iq.FU_type::SimdAlu 0 0.00% 65.76% # Type of FU issued 467system.cpu.iq.FU_type::SimdCmp 0 0.00% 65.76% # Type of FU issued 468system.cpu.iq.FU_type::SimdCvt 0 0.00% 65.76% # Type of FU issued 469system.cpu.iq.FU_type::SimdMisc 0 0.00% 65.76% # Type of FU issued 470system.cpu.iq.FU_type::SimdMult 0 0.00% 65.76% # Type of FU issued 471system.cpu.iq.FU_type::SimdMultAcc 0 0.00% 65.76% # Type of FU issued 472system.cpu.iq.FU_type::SimdShift 0 0.00% 65.76% # Type of FU issued 473system.cpu.iq.FU_type::SimdShiftAcc 0 0.00% 65.76% # Type of FU issued 474system.cpu.iq.FU_type::SimdSqrt 0 0.00% 65.76% # Type of FU issued 475system.cpu.iq.FU_type::SimdFloatAdd 0 0.00% 65.76% # Type of FU issued 476system.cpu.iq.FU_type::SimdFloatAlu 0 0.00% 65.76% # Type of FU issued 477system.cpu.iq.FU_type::SimdFloatCmp 0 0.00% 65.76% # Type of FU issued 478system.cpu.iq.FU_type::SimdFloatCvt 0 0.00% 65.76% # Type of FU issued 479system.cpu.iq.FU_type::SimdFloatDiv 0 0.00% 65.76% # Type of FU issued 480system.cpu.iq.FU_type::SimdFloatMisc 0 0.00% 65.76% # Type of FU issued 481system.cpu.iq.FU_type::SimdFloatMult 0 0.00% 65.76% # Type of FU issued 482system.cpu.iq.FU_type::SimdFloatMultAcc 0 0.00% 65.76% # Type of FU issued 483system.cpu.iq.FU_type::SimdFloatSqrt 0 0.00% 65.76% # Type of FU issued 484system.cpu.iq.FU_type::MemRead 5281 23.83% 89.59% # Type of FU issued 485system.cpu.iq.FU_type::MemWrite 2308 10.41% 100.00% # Type of FU issued 486system.cpu.iq.FU_type::IprAccess 0 0.00% 100.00% # Type of FU issued 487system.cpu.iq.FU_type::InstPrefetch 0 0.00% 100.00% # Type of FU issued 488system.cpu.iq.FU_type::total 22164 # Type of FU issued 489system.cpu.iq.rate 0.464820 # Inst issue rate 490system.cpu.iq.fu_busy_cnt::0 86 # FU busy when requested 491system.cpu.iq.fu_busy_cnt::1 90 # FU busy when requested 492system.cpu.iq.fu_busy_cnt::total 176 # FU busy when requested 493system.cpu.iq.fu_busy_rate::0 0.003880 # FU busy rate (busy events/executed inst) 494system.cpu.iq.fu_busy_rate::1 0.004061 # FU busy rate (busy events/executed inst) 495system.cpu.iq.fu_busy_rate::total 0.007941 # FU busy rate (busy events/executed inst) 496system.cpu.iq.int_inst_queue_reads 73490 # Number of integer instruction queue reads 497system.cpu.iq.int_inst_queue_writes 39895 # Number of integer instruction queue writes 498system.cpu.iq.int_inst_queue_wakeup_accesses 19126 # Number of integer instruction queue wakeup accesses 499system.cpu.iq.fp_inst_queue_reads 42 # Number of floating instruction queue reads 500system.cpu.iq.fp_inst_queue_writes 20 # Number of floating instruction queue writes 501system.cpu.iq.fp_inst_queue_wakeup_accesses 20 # Number of floating instruction queue wakeup accesses 502system.cpu.iq.int_alu_accesses 22314 # Number of integer alu accesses 503system.cpu.iq.fp_alu_accesses 22 # Number of floating point alu accesses 504system.cpu.iew.lsq.thread0.forwLoads 66 # Number of loads that had data forwarded from stores 505system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 506system.cpu.iew.lsq.thread0.squashedLoads 1907 # Number of loads squashed 507system.cpu.iew.lsq.thread0.ignoredResponses 2 # Number of memory responses ignored because the instruction is squashed 508system.cpu.iew.lsq.thread0.memOrderViolation 15 # Number of memory ordering violations 509system.cpu.iew.lsq.thread0.squashedStores 543 # Number of stores squashed 510system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 511system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 512system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled 513system.cpu.iew.lsq.thread0.cacheBlocked 358 # Number of times an access to memory failed due to the cache being blocked 514system.cpu.iew.lsq.thread1.forwLoads 56 # Number of loads that had data forwarded from stores 515system.cpu.iew.lsq.thread1.invAddrLoads 0 # Number of loads ignored due to an invalid address 516system.cpu.iew.lsq.thread1.squashedLoads 1836 # Number of loads squashed 517system.cpu.iew.lsq.thread1.ignoredResponses 3 # Number of memory responses ignored because the instruction is squashed 518system.cpu.iew.lsq.thread1.memOrderViolation 16 # Number of memory ordering violations 519system.cpu.iew.lsq.thread1.squashedStores 559 # Number of stores squashed 520system.cpu.iew.lsq.thread1.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 521system.cpu.iew.lsq.thread1.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 522system.cpu.iew.lsq.thread1.rescheduledLoads 1 # Number of loads that were rescheduled 523system.cpu.iew.lsq.thread1.cacheBlocked 384 # Number of times an access to memory failed due to the cache being blocked 524system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 525system.cpu.iew.iewSquashCycles 2806 # Number of cycles IEW is squashing 526system.cpu.iew.iewBlockCycles 2710 # Number of cycles IEW is blocking 527system.cpu.iew.iewUnblockCycles 46 # Number of cycles IEW is unblocking 528system.cpu.iew.iewDispatchedInsts 27087 # Number of instructions dispatched to IQ 529system.cpu.iew.iewDispSquashedInsts 546 # Number of squashed instructions skipped by dispatch 530system.cpu.iew.iewDispLoadInsts 6109 # Number of dispatched load instructions 531system.cpu.iew.iewDispStoreInsts 2832 # Number of dispatched store instructions 532system.cpu.iew.iewDispNonSpecInsts 83 # Number of dispatched non-speculative instructions 533system.cpu.iew.iewIQFullEvents 23 # Number of times the IQ has become full, causing a stall 534system.cpu.iew.iewLSQFullEvents 2 # Number of times the LSQ has become full, causing a stall 535system.cpu.iew.memOrderViolationEvents 31 # Number of memory order violations 536system.cpu.iew.predictedTakenIncorrect 255 # Number of branches that were predicted taken incorrectly 537system.cpu.iew.predictedNotTakenIncorrect 1078 # Number of branches that were predicted not taken incorrectly 538system.cpu.iew.branchMispredicts 1333 # Number of branch mispredicts detected at execute 539system.cpu.iew.iewExecutedInsts 20623 # Number of executed instructions 540system.cpu.iew.iewExecLoadInsts::0 2441 # Number of load instructions executed 541system.cpu.iew.iewExecLoadInsts::1 2376 # Number of load instructions executed 542system.cpu.iew.iewExecLoadInsts::total 4817 # Number of load instructions executed 543system.cpu.iew.iewExecSquashedInsts 1541 # Number of squashed instructions skipped in execute 544system.cpu.iew.exec_swp::0 0 # number of swp insts executed 545system.cpu.iew.exec_swp::1 0 # number of swp insts executed 546system.cpu.iew.exec_swp::total 0 # number of swp insts executed 547system.cpu.iew.exec_nop::0 115 # number of nop insts executed 548system.cpu.iew.exec_nop::1 92 # number of nop insts executed 549system.cpu.iew.exec_nop::total 207 # number of nop insts executed 550system.cpu.iew.exec_refs::0 3520 # number of memory reference insts executed 551system.cpu.iew.exec_refs::1 3467 # number of memory reference insts executed 552system.cpu.iew.exec_refs::total 6987 # number of memory reference insts executed 553system.cpu.iew.exec_branches::0 1642 # Number of branches executed 554system.cpu.iew.exec_branches::1 1654 # Number of branches executed 555system.cpu.iew.exec_branches::total 3296 # Number of branches executed 556system.cpu.iew.exec_stores::0 1079 # Number of stores executed 557system.cpu.iew.exec_stores::1 1091 # Number of stores executed 558system.cpu.iew.exec_stores::total 2170 # Number of stores executed 559system.cpu.iew.exec_rate 0.432502 # Inst execution rate 560system.cpu.iew.wb_sent::0 9753 # cumulative count of insts sent to commit 561system.cpu.iew.wb_sent::1 9719 # cumulative count of insts sent to commit 562system.cpu.iew.wb_sent::total 19472 # cumulative count of insts sent to commit 563system.cpu.iew.wb_count::0 9565 # cumulative count of insts written-back 564system.cpu.iew.wb_count::1 9581 # cumulative count of insts written-back 565system.cpu.iew.wb_count::total 19146 # cumulative count of insts written-back 566system.cpu.iew.wb_producers::0 4912 # num instructions producing a value 567system.cpu.iew.wb_producers::1 4854 # num instructions producing a value 568system.cpu.iew.wb_producers::total 9766 # num instructions producing a value 569system.cpu.iew.wb_consumers::0 6410 # num instructions consuming a value 570system.cpu.iew.wb_consumers::1 6363 # num instructions consuming a value 571system.cpu.iew.wb_consumers::total 12773 # num instructions consuming a value 572system.cpu.iew.wb_penalized::0 0 # number of instrctions required to write to 'other' IQ 573system.cpu.iew.wb_penalized::1 0 # number of instrctions required to write to 'other' IQ 574system.cpu.iew.wb_penalized::total 0 # number of instrctions required to write to 'other' IQ 575system.cpu.iew.wb_rate::0 0.200596 # insts written-back per cycle 576system.cpu.iew.wb_rate::1 0.200931 # insts written-back per cycle 577system.cpu.iew.wb_rate::total 0.401527 # insts written-back per cycle 578system.cpu.iew.wb_fanout::0 0.766303 # average fanout of values written-back 579system.cpu.iew.wb_fanout::1 0.762848 # average fanout of values written-back 580system.cpu.iew.wb_fanout::total 0.764582 # average fanout of values written-back 581system.cpu.iew.wb_penalized_rate::0 0 # fraction of instructions written-back that wrote to 'other' IQ 582system.cpu.iew.wb_penalized_rate::1 0 # fraction of instructions written-back that wrote to 'other' IQ 583system.cpu.iew.wb_penalized_rate::total 0 # fraction of instructions written-back that wrote to 'other' IQ 584system.cpu.commit.commitSquashedInsts 14336 # The number of squashed insts skipped by commit 585system.cpu.commit.commitNonSpecStalls 34 # The number of times commit has been forced to stall to communicate backwards 586system.cpu.commit.branchMispredicts 1138 # The number of times a branch was mispredicted 587system.cpu.commit.committed_per_cycle::samples 28841 # Number of insts commited each cycle 588system.cpu.commit.committed_per_cycle::mean 0.443084 # Number of insts commited each cycle 589system.cpu.commit.committed_per_cycle::stdev 1.197327 # Number of insts commited each cycle 590system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 591system.cpu.commit.committed_per_cycle::0 22992 79.72% 79.72% # Number of insts commited each cycle 592system.cpu.commit.committed_per_cycle::1 3164 10.97% 90.69% # Number of insts commited each cycle 593system.cpu.commit.committed_per_cycle::2 1129 3.91% 94.60% # Number of insts commited each cycle 594system.cpu.commit.committed_per_cycle::3 501 1.74% 96.34% # Number of insts commited each cycle 595system.cpu.commit.committed_per_cycle::4 358 1.24% 97.58% # Number of insts commited each cycle 596system.cpu.commit.committed_per_cycle::5 236 0.82% 98.40% # Number of insts commited each cycle 597system.cpu.commit.committed_per_cycle::6 188 0.65% 99.05% # Number of insts commited each cycle 598system.cpu.commit.committed_per_cycle::7 70 0.24% 99.30% # Number of insts commited each cycle 599system.cpu.commit.committed_per_cycle::8 203 0.70% 100.00% # Number of insts commited each cycle 600system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 601system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 602system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 603system.cpu.commit.committed_per_cycle::total 28841 # Number of insts commited each cycle 604system.cpu.commit.committedInsts::0 6390 # Number of instructions committed 605system.cpu.commit.committedInsts::1 6389 # Number of instructions committed 606system.cpu.commit.committedInsts::total 12779 # Number of instructions committed 607system.cpu.commit.committedOps::0 6390 # Number of ops (including micro ops) committed 608system.cpu.commit.committedOps::1 6389 # Number of ops (including micro ops) committed 609system.cpu.commit.committedOps::total 12779 # Number of ops (including micro ops) committed 610system.cpu.commit.swp_count::0 0 # Number of s/w prefetches committed 611system.cpu.commit.swp_count::1 0 # Number of s/w prefetches committed 612system.cpu.commit.swp_count::total 0 # Number of s/w prefetches committed 613system.cpu.commit.refs::0 2048 # Number of memory references committed 614system.cpu.commit.refs::1 2048 # Number of memory references committed 615system.cpu.commit.refs::total 4096 # Number of memory references committed 616system.cpu.commit.loads::0 1183 # Number of loads committed 617system.cpu.commit.loads::1 1183 # Number of loads committed 618system.cpu.commit.loads::total 2366 # Number of loads committed 619system.cpu.commit.membars::0 0 # Number of memory barriers committed 620system.cpu.commit.membars::1 0 # Number of memory barriers committed 621system.cpu.commit.membars::total 0 # Number of memory barriers committed 622system.cpu.commit.branches::0 1050 # Number of branches committed 623system.cpu.commit.branches::1 1050 # Number of branches committed 624system.cpu.commit.branches::total 2100 # Number of branches committed 625system.cpu.commit.fp_insts::0 10 # Number of committed floating point instructions. 626system.cpu.commit.fp_insts::1 10 # Number of committed floating point instructions. 627system.cpu.commit.fp_insts::total 20 # Number of committed floating point instructions. 628system.cpu.commit.int_insts::0 6307 # Number of committed integer instructions. 629system.cpu.commit.int_insts::1 6307 # Number of committed integer instructions. 630system.cpu.commit.int_insts::total 12614 # Number of committed integer instructions. 631system.cpu.commit.function_calls::0 127 # Number of function calls committed. 632system.cpu.commit.function_calls::1 127 # Number of function calls committed. 633system.cpu.commit.function_calls::total 254 # Number of function calls committed. 634system.cpu.commit.bw_lim_events 203 # number cycles where commit BW limit reached 635system.cpu.commit.bw_limited::0 0 # number of insts not committed due to BW limits 636system.cpu.commit.bw_limited::1 0 # number of insts not committed due to BW limits 637system.cpu.commit.bw_limited::total 0 # number of insts not committed due to BW limits 638system.cpu.rob.rob_reads 132883 # The number of ROB reads 639system.cpu.rob.rob_writes 57054 # The number of ROB writes 640system.cpu.timesIdled 370 # Number of times that the entire CPU went into an idle state and unscheduled itself 641system.cpu.idleCycles 18779 # Total number of cycles that the CPU has spent unscheduled due to idling 642system.cpu.committedInsts::0 6373 # Number of Instructions Simulated 643system.cpu.committedInsts::1 6372 # Number of Instructions Simulated 644system.cpu.committedOps::0 6373 # Number of Ops (including micro ops) Simulated 645system.cpu.committedOps::1 6372 # Number of Ops (including micro ops) Simulated 646system.cpu.committedInsts_total 12745 # Number of Instructions Simulated 647system.cpu.cpi::0 7.482034 # CPI: Cycles Per Instruction 648system.cpu.cpi::1 7.483208 # CPI: Cycles Per Instruction 649system.cpu.cpi_total 3.741310 # CPI: Total CPI of All Threads 650system.cpu.ipc::0 0.133654 # IPC: Instructions Per Cycle 651system.cpu.ipc::1 0.133633 # IPC: Instructions Per Cycle 652system.cpu.ipc_total 0.267286 # IPC: Total IPC of All Threads 653system.cpu.int_regfile_reads 25857 # number of integer regfile reads 654system.cpu.int_regfile_writes 14461 # number of integer regfile writes 655system.cpu.fp_regfile_reads 16 # number of floating regfile reads 656system.cpu.fp_regfile_writes 4 # number of floating regfile writes 657system.cpu.misc_regfile_reads 2 # number of misc regfile reads 658system.cpu.misc_regfile_writes 2 # number of misc regfile writes 659system.cpu.toL2Bus.throughput 2622708779 # Throughput (bytes/s) 660system.cpu.toL2Bus.trans_dist::ReadReq 831 # Transaction distribution 661system.cpu.toL2Bus.trans_dist::ReadResp 831 # Transaction distribution 662system.cpu.toL2Bus.trans_dist::ReadExReq 146 # Transaction distribution 663system.cpu.toL2Bus.trans_dist::ReadExResp 146 # Transaction distribution 664system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side 1254 # Packet count per connected master and slave (bytes) 665system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side 700 # Packet count per connected master and slave (bytes) 666system.cpu.toL2Bus.pkt_count 1954 # Packet count per connected master and slave (bytes) 667system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side 40128 # Cumulative packet size per connected master and slave (bytes) 668system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side 22400 # Cumulative packet size per connected master and slave (bytes) 669system.cpu.toL2Bus.tot_pkt_size 62528 # Cumulative packet size per connected master and slave (bytes) 670system.cpu.toL2Bus.data_through_bus 62528 # Total data (bytes) 671system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes) 672system.cpu.toL2Bus.reqLayer0.occupancy 488500 # Layer occupancy (ticks) 673system.cpu.toL2Bus.reqLayer0.utilization 2.0 # Layer utilization (%) 674system.cpu.toL2Bus.respLayer0.occupancy 940500 # Layer occupancy (ticks) 675system.cpu.toL2Bus.respLayer0.utilization 3.9 # Layer utilization (%) 676system.cpu.toL2Bus.respLayer1.occupancy 525000 # Layer occupancy (ticks) 677system.cpu.toL2Bus.respLayer1.utilization 2.2 # Layer utilization (%) 678system.cpu.icache.replacements::0 6 # number of replacements 679system.cpu.icache.replacements::1 0 # number of replacements 680system.cpu.icache.replacements::total 6 # number of replacements 681system.cpu.icache.tagsinuse 313.799979 # Cycle average of tags in use 682system.cpu.icache.total_refs 4370 # Total number of references to valid blocks. 683system.cpu.icache.sampled_refs 627 # Sample count of references to valid blocks. 684system.cpu.icache.avg_refs 6.969697 # Average number of references to valid blocks. 685system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 686system.cpu.icache.occ_blocks::cpu.inst 313.799979 # Average occupied blocks per requestor 687system.cpu.icache.occ_percent::cpu.inst 0.153223 # Average percentage of cache occupancy 688system.cpu.icache.occ_percent::total 0.153223 # Average percentage of cache occupancy 689system.cpu.icache.ReadReq_hits::cpu.inst 4370 # number of ReadReq hits 690system.cpu.icache.ReadReq_hits::total 4370 # number of ReadReq hits 691system.cpu.icache.demand_hits::cpu.inst 4370 # number of demand (read+write) hits 692system.cpu.icache.demand_hits::total 4370 # number of demand (read+write) hits 693system.cpu.icache.overall_hits::cpu.inst 4370 # number of overall hits 694system.cpu.icache.overall_hits::total 4370 # number of overall hits 695system.cpu.icache.ReadReq_misses::cpu.inst 1055 # number of ReadReq misses 696system.cpu.icache.ReadReq_misses::total 1055 # number of ReadReq misses 697system.cpu.icache.demand_misses::cpu.inst 1055 # number of demand (read+write) misses 698system.cpu.icache.demand_misses::total 1055 # number of demand (read+write) misses 699system.cpu.icache.overall_misses::cpu.inst 1055 # number of overall misses 700system.cpu.icache.overall_misses::total 1055 # number of overall misses 701system.cpu.icache.ReadReq_miss_latency::cpu.inst 67889996 # number of ReadReq miss cycles 702system.cpu.icache.ReadReq_miss_latency::total 67889996 # number of ReadReq miss cycles 703system.cpu.icache.demand_miss_latency::cpu.inst 67889996 # number of demand (read+write) miss cycles 704system.cpu.icache.demand_miss_latency::total 67889996 # number of demand (read+write) miss cycles 705system.cpu.icache.overall_miss_latency::cpu.inst 67889996 # number of overall miss cycles 706system.cpu.icache.overall_miss_latency::total 67889996 # number of overall miss cycles 707system.cpu.icache.ReadReq_accesses::cpu.inst 5425 # number of ReadReq accesses(hits+misses) 708system.cpu.icache.ReadReq_accesses::total 5425 # number of ReadReq accesses(hits+misses) 709system.cpu.icache.demand_accesses::cpu.inst 5425 # number of demand (read+write) accesses 710system.cpu.icache.demand_accesses::total 5425 # number of demand (read+write) accesses 711system.cpu.icache.overall_accesses::cpu.inst 5425 # number of overall (read+write) accesses 712system.cpu.icache.overall_accesses::total 5425 # number of overall (read+write) accesses 713system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.194470 # miss rate for ReadReq accesses 714system.cpu.icache.ReadReq_miss_rate::total 0.194470 # miss rate for ReadReq accesses 715system.cpu.icache.demand_miss_rate::cpu.inst 0.194470 # miss rate for demand accesses 716system.cpu.icache.demand_miss_rate::total 0.194470 # miss rate for demand accesses 717system.cpu.icache.overall_miss_rate::cpu.inst 0.194470 # miss rate for overall accesses 718system.cpu.icache.overall_miss_rate::total 0.194470 # miss rate for overall accesses 719system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 64350.707109 # average ReadReq miss latency 720system.cpu.icache.ReadReq_avg_miss_latency::total 64350.707109 # average ReadReq miss latency 721system.cpu.icache.demand_avg_miss_latency::cpu.inst 64350.707109 # average overall miss latency 722system.cpu.icache.demand_avg_miss_latency::total 64350.707109 # average overall miss latency 723system.cpu.icache.overall_avg_miss_latency::cpu.inst 64350.707109 # average overall miss latency 724system.cpu.icache.overall_avg_miss_latency::total 64350.707109 # average overall miss latency 725system.cpu.icache.blocked_cycles::no_mshrs 2740 # number of cycles access was blocked 726system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 727system.cpu.icache.blocked::no_mshrs 65 # number of cycles access was blocked 728system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 729system.cpu.icache.avg_blocked_cycles::no_mshrs 42.153846 # average number of cycles each access was blocked 730system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 731system.cpu.icache.fast_writes 0 # number of fast writes performed 732system.cpu.icache.cache_copies 0 # number of cache copies performed 733system.cpu.icache.ReadReq_mshr_hits::cpu.inst 428 # number of ReadReq MSHR hits 734system.cpu.icache.ReadReq_mshr_hits::total 428 # number of ReadReq MSHR hits 735system.cpu.icache.demand_mshr_hits::cpu.inst 428 # number of demand (read+write) MSHR hits 736system.cpu.icache.demand_mshr_hits::total 428 # number of demand (read+write) MSHR hits 737system.cpu.icache.overall_mshr_hits::cpu.inst 428 # number of overall MSHR hits 738system.cpu.icache.overall_mshr_hits::total 428 # number of overall MSHR hits 739system.cpu.icache.ReadReq_mshr_misses::cpu.inst 627 # number of ReadReq MSHR misses 740system.cpu.icache.ReadReq_mshr_misses::total 627 # number of ReadReq MSHR misses 741system.cpu.icache.demand_mshr_misses::cpu.inst 627 # number of demand (read+write) MSHR misses 742system.cpu.icache.demand_mshr_misses::total 627 # number of demand (read+write) MSHR misses 743system.cpu.icache.overall_mshr_misses::cpu.inst 627 # number of overall MSHR misses 744system.cpu.icache.overall_mshr_misses::total 627 # number of overall MSHR misses 745system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 45895996 # number of ReadReq MSHR miss cycles 746system.cpu.icache.ReadReq_mshr_miss_latency::total 45895996 # number of ReadReq MSHR miss cycles 747system.cpu.icache.demand_mshr_miss_latency::cpu.inst 45895996 # number of demand (read+write) MSHR miss cycles 748system.cpu.icache.demand_mshr_miss_latency::total 45895996 # number of demand (read+write) MSHR miss cycles 749system.cpu.icache.overall_mshr_miss_latency::cpu.inst 45895996 # number of overall MSHR miss cycles 750system.cpu.icache.overall_mshr_miss_latency::total 45895996 # number of overall MSHR miss cycles 751system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.115576 # mshr miss rate for ReadReq accesses 752system.cpu.icache.ReadReq_mshr_miss_rate::total 0.115576 # mshr miss rate for ReadReq accesses 753system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.115576 # mshr miss rate for demand accesses 754system.cpu.icache.demand_mshr_miss_rate::total 0.115576 # mshr miss rate for demand accesses 755system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.115576 # mshr miss rate for overall accesses 756system.cpu.icache.overall_mshr_miss_rate::total 0.115576 # mshr miss rate for overall accesses 757system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 73199.355662 # average ReadReq mshr miss latency 758system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 73199.355662 # average ReadReq mshr miss latency 759system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 73199.355662 # average overall mshr miss latency 760system.cpu.icache.demand_avg_mshr_miss_latency::total 73199.355662 # average overall mshr miss latency 761system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 73199.355662 # average overall mshr miss latency 762system.cpu.icache.overall_avg_mshr_miss_latency::total 73199.355662 # average overall mshr miss latency 763system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 764system.cpu.l2cache.replacements::0 0 # number of replacements 765system.cpu.l2cache.replacements::1 0 # number of replacements 766system.cpu.l2cache.replacements::total 0 # number of replacements 767system.cpu.l2cache.tagsinuse 433.839977 # Cycle average of tags in use 768system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks. 769system.cpu.l2cache.sampled_refs 829 # Sample count of references to valid blocks. 770system.cpu.l2cache.avg_refs 0.002413 # Average number of references to valid blocks. 771system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 772system.cpu.l2cache.occ_blocks::cpu.inst 314.320815 # Average occupied blocks per requestor 773system.cpu.l2cache.occ_blocks::cpu.data 119.519162 # Average occupied blocks per requestor 774system.cpu.l2cache.occ_percent::cpu.inst 0.009592 # Average percentage of cache occupancy 775system.cpu.l2cache.occ_percent::cpu.data 0.003647 # Average percentage of cache occupancy 776system.cpu.l2cache.occ_percent::total 0.013240 # Average percentage of cache occupancy 777system.cpu.l2cache.ReadReq_hits::cpu.inst 2 # number of ReadReq hits 778system.cpu.l2cache.ReadReq_hits::total 2 # number of ReadReq hits 779system.cpu.l2cache.demand_hits::cpu.inst 2 # number of demand (read+write) hits 780system.cpu.l2cache.demand_hits::total 2 # number of demand (read+write) hits 781system.cpu.l2cache.overall_hits::cpu.inst 2 # number of overall hits 782system.cpu.l2cache.overall_hits::total 2 # number of overall hits 783system.cpu.l2cache.ReadReq_misses::cpu.inst 625 # number of ReadReq misses 784system.cpu.l2cache.ReadReq_misses::cpu.data 204 # number of ReadReq misses 785system.cpu.l2cache.ReadReq_misses::total 829 # number of ReadReq misses 786system.cpu.l2cache.ReadExReq_misses::cpu.data 146 # number of ReadExReq misses 787system.cpu.l2cache.ReadExReq_misses::total 146 # number of ReadExReq misses 788system.cpu.l2cache.demand_misses::cpu.inst 625 # number of demand (read+write) misses 789system.cpu.l2cache.demand_misses::cpu.data 350 # number of demand (read+write) misses 790system.cpu.l2cache.demand_misses::total 975 # number of demand (read+write) misses 791system.cpu.l2cache.overall_misses::cpu.inst 625 # number of overall misses 792system.cpu.l2cache.overall_misses::cpu.data 350 # number of overall misses 793system.cpu.l2cache.overall_misses::total 975 # number of overall misses 794system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 45246000 # number of ReadReq miss cycles 795system.cpu.l2cache.ReadReq_miss_latency::cpu.data 16414000 # number of ReadReq miss cycles 796system.cpu.l2cache.ReadReq_miss_latency::total 61660000 # number of ReadReq miss cycles 797system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 10461000 # number of ReadExReq miss cycles 798system.cpu.l2cache.ReadExReq_miss_latency::total 10461000 # number of ReadExReq miss cycles 799system.cpu.l2cache.demand_miss_latency::cpu.inst 45246000 # number of demand (read+write) miss cycles 800system.cpu.l2cache.demand_miss_latency::cpu.data 26875000 # number of demand (read+write) miss cycles 801system.cpu.l2cache.demand_miss_latency::total 72121000 # number of demand (read+write) miss cycles 802system.cpu.l2cache.overall_miss_latency::cpu.inst 45246000 # number of overall miss cycles 803system.cpu.l2cache.overall_miss_latency::cpu.data 26875000 # number of overall miss cycles 804system.cpu.l2cache.overall_miss_latency::total 72121000 # number of overall miss cycles 805system.cpu.l2cache.ReadReq_accesses::cpu.inst 627 # number of ReadReq accesses(hits+misses) 806system.cpu.l2cache.ReadReq_accesses::cpu.data 204 # number of ReadReq accesses(hits+misses) 807system.cpu.l2cache.ReadReq_accesses::total 831 # number of ReadReq accesses(hits+misses) 808system.cpu.l2cache.ReadExReq_accesses::cpu.data 146 # number of ReadExReq accesses(hits+misses) 809system.cpu.l2cache.ReadExReq_accesses::total 146 # number of ReadExReq accesses(hits+misses) 810system.cpu.l2cache.demand_accesses::cpu.inst 627 # number of demand (read+write) accesses 811system.cpu.l2cache.demand_accesses::cpu.data 350 # number of demand (read+write) accesses 812system.cpu.l2cache.demand_accesses::total 977 # number of demand (read+write) accesses 813system.cpu.l2cache.overall_accesses::cpu.inst 627 # number of overall (read+write) accesses 814system.cpu.l2cache.overall_accesses::cpu.data 350 # number of overall (read+write) accesses 815system.cpu.l2cache.overall_accesses::total 977 # number of overall (read+write) accesses 816system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.996810 # miss rate for ReadReq accesses 817system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses 818system.cpu.l2cache.ReadReq_miss_rate::total 0.997593 # miss rate for ReadReq accesses 819system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 820system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 821system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996810 # miss rate for demand accesses 822system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses 823system.cpu.l2cache.demand_miss_rate::total 0.997953 # miss rate for demand accesses 824system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996810 # miss rate for overall accesses 825system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses 826system.cpu.l2cache.overall_miss_rate::total 0.997953 # miss rate for overall accesses 827system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 72393.600000 # average ReadReq miss latency 828system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 80460.784314 # average ReadReq miss latency 829system.cpu.l2cache.ReadReq_avg_miss_latency::total 74378.769602 # average ReadReq miss latency 830system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 71650.684932 # average ReadExReq miss latency 831system.cpu.l2cache.ReadExReq_avg_miss_latency::total 71650.684932 # average ReadExReq miss latency 832system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72393.600000 # average overall miss latency 833system.cpu.l2cache.demand_avg_miss_latency::cpu.data 76785.714286 # average overall miss latency 834system.cpu.l2cache.demand_avg_miss_latency::total 73970.256410 # average overall miss latency 835system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72393.600000 # average overall miss latency 836system.cpu.l2cache.overall_avg_miss_latency::cpu.data 76785.714286 # average overall miss latency 837system.cpu.l2cache.overall_avg_miss_latency::total 73970.256410 # average overall miss latency 838system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 839system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 840system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 841system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 842system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 843system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 844system.cpu.l2cache.fast_writes 0 # number of fast writes performed 845system.cpu.l2cache.cache_copies 0 # number of cache copies performed 846system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 625 # number of ReadReq MSHR misses 847system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 204 # number of ReadReq MSHR misses 848system.cpu.l2cache.ReadReq_mshr_misses::total 829 # number of ReadReq MSHR misses 849system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 146 # number of ReadExReq MSHR misses 850system.cpu.l2cache.ReadExReq_mshr_misses::total 146 # number of ReadExReq MSHR misses 851system.cpu.l2cache.demand_mshr_misses::cpu.inst 625 # number of demand (read+write) MSHR misses 852system.cpu.l2cache.demand_mshr_misses::cpu.data 350 # number of demand (read+write) MSHR misses 853system.cpu.l2cache.demand_mshr_misses::total 975 # number of demand (read+write) MSHR misses 854system.cpu.l2cache.overall_mshr_misses::cpu.inst 625 # number of overall MSHR misses 855system.cpu.l2cache.overall_mshr_misses::cpu.data 350 # number of overall MSHR misses 856system.cpu.l2cache.overall_mshr_misses::total 975 # number of overall MSHR misses 857system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 37550750 # number of ReadReq MSHR miss cycles 858system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 13923750 # number of ReadReq MSHR miss cycles 859system.cpu.l2cache.ReadReq_mshr_miss_latency::total 51474500 # number of ReadReq MSHR miss cycles 860system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 8666500 # number of ReadExReq MSHR miss cycles 861system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 8666500 # number of ReadExReq MSHR miss cycles 862system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 37550750 # number of demand (read+write) MSHR miss cycles 863system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 22590250 # number of demand (read+write) MSHR miss cycles 864system.cpu.l2cache.demand_mshr_miss_latency::total 60141000 # number of demand (read+write) MSHR miss cycles 865system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 37550750 # number of overall MSHR miss cycles 866system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 22590250 # number of overall MSHR miss cycles 867system.cpu.l2cache.overall_mshr_miss_latency::total 60141000 # number of overall MSHR miss cycles 868system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.996810 # mshr miss rate for ReadReq accesses 869system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses 870system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.997593 # mshr miss rate for ReadReq accesses 871system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 872system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 873system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996810 # mshr miss rate for demand accesses 874system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses 875system.cpu.l2cache.demand_mshr_miss_rate::total 0.997953 # mshr miss rate for demand accesses 876system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996810 # mshr miss rate for overall accesses 877system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses 878system.cpu.l2cache.overall_mshr_miss_rate::total 0.997953 # mshr miss rate for overall accesses 879system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 60081.200000 # average ReadReq mshr miss latency 880system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 68253.676471 # average ReadReq mshr miss latency 881system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 62092.279855 # average ReadReq mshr miss latency 882system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 59359.589041 # average ReadExReq mshr miss latency 883system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 59359.589041 # average ReadExReq mshr miss latency 884system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 60081.200000 # average overall mshr miss latency 885system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 64543.571429 # average overall mshr miss latency 886system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61683.076923 # average overall mshr miss latency 887system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 60081.200000 # average overall mshr miss latency 888system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 64543.571429 # average overall mshr miss latency 889system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61683.076923 # average overall mshr miss latency 890system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 891system.cpu.dcache.replacements::0 0 # number of replacements 892system.cpu.dcache.replacements::1 0 # number of replacements 893system.cpu.dcache.replacements::total 0 # number of replacements 894system.cpu.dcache.tagsinuse 213.416851 # Cycle average of tags in use 895system.cpu.dcache.total_refs 4586 # Total number of references to valid blocks. 896system.cpu.dcache.sampled_refs 350 # Sample count of references to valid blocks. 897system.cpu.dcache.avg_refs 13.102857 # Average number of references to valid blocks. 898system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 899system.cpu.dcache.occ_blocks::cpu.data 213.416851 # Average occupied blocks per requestor 900system.cpu.dcache.occ_percent::cpu.data 0.052104 # Average percentage of cache occupancy 901system.cpu.dcache.occ_percent::total 0.052104 # Average percentage of cache occupancy 902system.cpu.dcache.ReadReq_hits::cpu.data 3569 # number of ReadReq hits 903system.cpu.dcache.ReadReq_hits::total 3569 # number of ReadReq hits 904system.cpu.dcache.WriteReq_hits::cpu.data 1017 # number of WriteReq hits 905system.cpu.dcache.WriteReq_hits::total 1017 # number of WriteReq hits 906system.cpu.dcache.demand_hits::cpu.data 4586 # number of demand (read+write) hits 907system.cpu.dcache.demand_hits::total 4586 # number of demand (read+write) hits 908system.cpu.dcache.overall_hits::cpu.data 4586 # number of overall hits 909system.cpu.dcache.overall_hits::total 4586 # number of overall hits 910system.cpu.dcache.ReadReq_misses::cpu.data 326 # number of ReadReq misses 911system.cpu.dcache.ReadReq_misses::total 326 # number of ReadReq misses 912system.cpu.dcache.WriteReq_misses::cpu.data 713 # number of WriteReq misses 913system.cpu.dcache.WriteReq_misses::total 713 # number of WriteReq misses 914system.cpu.dcache.demand_misses::cpu.data 1039 # number of demand (read+write) misses 915system.cpu.dcache.demand_misses::total 1039 # number of demand (read+write) misses 916system.cpu.dcache.overall_misses::cpu.data 1039 # number of overall misses 917system.cpu.dcache.overall_misses::total 1039 # number of overall misses 918system.cpu.dcache.ReadReq_miss_latency::cpu.data 23287500 # number of ReadReq miss cycles 919system.cpu.dcache.ReadReq_miss_latency::total 23287500 # number of ReadReq miss cycles 920system.cpu.dcache.WriteReq_miss_latency::cpu.data 43025436 # number of WriteReq miss cycles 921system.cpu.dcache.WriteReq_miss_latency::total 43025436 # number of WriteReq miss cycles 922system.cpu.dcache.demand_miss_latency::cpu.data 66312936 # number of demand (read+write) miss cycles 923system.cpu.dcache.demand_miss_latency::total 66312936 # number of demand (read+write) miss cycles 924system.cpu.dcache.overall_miss_latency::cpu.data 66312936 # number of overall miss cycles 925system.cpu.dcache.overall_miss_latency::total 66312936 # number of overall miss cycles 926system.cpu.dcache.ReadReq_accesses::cpu.data 3895 # number of ReadReq accesses(hits+misses) 927system.cpu.dcache.ReadReq_accesses::total 3895 # number of ReadReq accesses(hits+misses) 928system.cpu.dcache.WriteReq_accesses::cpu.data 1730 # number of WriteReq accesses(hits+misses) 929system.cpu.dcache.WriteReq_accesses::total 1730 # number of WriteReq accesses(hits+misses) 930system.cpu.dcache.demand_accesses::cpu.data 5625 # number of demand (read+write) accesses 931system.cpu.dcache.demand_accesses::total 5625 # number of demand (read+write) accesses 932system.cpu.dcache.overall_accesses::cpu.data 5625 # number of overall (read+write) accesses 933system.cpu.dcache.overall_accesses::total 5625 # number of overall (read+write) accesses 934system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.083697 # miss rate for ReadReq accesses 935system.cpu.dcache.ReadReq_miss_rate::total 0.083697 # miss rate for ReadReq accesses 936system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.412139 # miss rate for WriteReq accesses 937system.cpu.dcache.WriteReq_miss_rate::total 0.412139 # miss rate for WriteReq accesses 938system.cpu.dcache.demand_miss_rate::cpu.data 0.184711 # miss rate for demand accesses 939system.cpu.dcache.demand_miss_rate::total 0.184711 # miss rate for demand accesses 940system.cpu.dcache.overall_miss_rate::cpu.data 0.184711 # miss rate for overall accesses 941system.cpu.dcache.overall_miss_rate::total 0.184711 # miss rate for overall accesses 942system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 71434.049080 # average ReadReq miss latency 943system.cpu.dcache.ReadReq_avg_miss_latency::total 71434.049080 # average ReadReq miss latency 944system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 60344.230014 # average WriteReq miss latency 945system.cpu.dcache.WriteReq_avg_miss_latency::total 60344.230014 # average WriteReq miss latency 946system.cpu.dcache.demand_avg_miss_latency::cpu.data 63823.807507 # average overall miss latency 947system.cpu.dcache.demand_avg_miss_latency::total 63823.807507 # average overall miss latency 948system.cpu.dcache.overall_avg_miss_latency::cpu.data 63823.807507 # average overall miss latency 949system.cpu.dcache.overall_avg_miss_latency::total 63823.807507 # average overall miss latency 950system.cpu.dcache.blocked_cycles::no_mshrs 4266 # number of cycles access was blocked 951system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 952system.cpu.dcache.blocked::no_mshrs 128 # number of cycles access was blocked 953system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 954system.cpu.dcache.avg_blocked_cycles::no_mshrs 33.328125 # average number of cycles each access was blocked 955system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 956system.cpu.dcache.fast_writes 0 # number of fast writes performed 957system.cpu.dcache.cache_copies 0 # number of cache copies performed 958system.cpu.dcache.ReadReq_mshr_hits::cpu.data 122 # number of ReadReq MSHR hits 959system.cpu.dcache.ReadReq_mshr_hits::total 122 # number of ReadReq MSHR hits 960system.cpu.dcache.WriteReq_mshr_hits::cpu.data 567 # number of WriteReq MSHR hits 961system.cpu.dcache.WriteReq_mshr_hits::total 567 # number of WriteReq MSHR hits 962system.cpu.dcache.demand_mshr_hits::cpu.data 689 # number of demand (read+write) MSHR hits 963system.cpu.dcache.demand_mshr_hits::total 689 # number of demand (read+write) MSHR hits 964system.cpu.dcache.overall_mshr_hits::cpu.data 689 # number of overall MSHR hits 965system.cpu.dcache.overall_mshr_hits::total 689 # number of overall MSHR hits 966system.cpu.dcache.ReadReq_mshr_misses::cpu.data 204 # number of ReadReq MSHR misses 967system.cpu.dcache.ReadReq_mshr_misses::total 204 # number of ReadReq MSHR misses 968system.cpu.dcache.WriteReq_mshr_misses::cpu.data 146 # number of WriteReq MSHR misses 969system.cpu.dcache.WriteReq_mshr_misses::total 146 # number of WriteReq MSHR misses 970system.cpu.dcache.demand_mshr_misses::cpu.data 350 # number of demand (read+write) MSHR misses 971system.cpu.dcache.demand_mshr_misses::total 350 # number of demand (read+write) MSHR misses 972system.cpu.dcache.overall_mshr_misses::cpu.data 350 # number of overall MSHR misses 973system.cpu.dcache.overall_mshr_misses::total 350 # number of overall MSHR misses 974system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 16628000 # number of ReadReq MSHR miss cycles 975system.cpu.dcache.ReadReq_mshr_miss_latency::total 16628000 # number of ReadReq MSHR miss cycles 976system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 10609995 # number of WriteReq MSHR miss cycles 977system.cpu.dcache.WriteReq_mshr_miss_latency::total 10609995 # number of WriteReq MSHR miss cycles 978system.cpu.dcache.demand_mshr_miss_latency::cpu.data 27237995 # number of demand (read+write) MSHR miss cycles 979system.cpu.dcache.demand_mshr_miss_latency::total 27237995 # number of demand (read+write) MSHR miss cycles 980system.cpu.dcache.overall_mshr_miss_latency::cpu.data 27237995 # number of overall MSHR miss cycles 981system.cpu.dcache.overall_mshr_miss_latency::total 27237995 # number of overall MSHR miss cycles 982system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.052375 # mshr miss rate for ReadReq accesses 983system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.052375 # mshr miss rate for ReadReq accesses 984system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.084393 # mshr miss rate for WriteReq accesses 985system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.084393 # mshr miss rate for WriteReq accesses 986system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.062222 # mshr miss rate for demand accesses 987system.cpu.dcache.demand_mshr_miss_rate::total 0.062222 # mshr miss rate for demand accesses 988system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.062222 # mshr miss rate for overall accesses 989system.cpu.dcache.overall_mshr_miss_rate::total 0.062222 # mshr miss rate for overall accesses 990system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 81509.803922 # average ReadReq mshr miss latency 991system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 81509.803922 # average ReadReq mshr miss latency 992system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 72671.198630 # average WriteReq mshr miss latency 993system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 72671.198630 # average WriteReq mshr miss latency 994system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 77822.842857 # average overall mshr miss latency 995system.cpu.dcache.demand_avg_mshr_miss_latency::total 77822.842857 # average overall mshr miss latency 996system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 77822.842857 # average overall mshr miss latency 997system.cpu.dcache.overall_avg_mshr_miss_latency::total 77822.842857 # average overall mshr miss latency 998system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 999 1000---------- End Simulation Statistics ---------- 1001