stats.txt revision 10220
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.000025                       # Number of seconds simulated
4sim_ticks                                    24520500                       # Number of ticks simulated
5final_tick                                   24520500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                  60032                       # Simulator instruction rate (inst/s)
8host_op_rate                                    60027                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                              115480799                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 266308                       # Number of bytes of host memory used
11host_seconds                                     0.21                       # Real time elapsed on the host
12sim_insts                                       12745                       # Number of instructions simulated
13sim_ops                                         12745                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.bytes_read::cpu.inst             40128                       # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data             22656                       # Number of bytes read from this memory
18system.physmem.bytes_read::total                62784                       # Number of bytes read from this memory
19system.physmem.bytes_inst_read::cpu.inst        40128                       # Number of instructions bytes read from this memory
20system.physmem.bytes_inst_read::total           40128                       # Number of instructions bytes read from this memory
21system.physmem.num_reads::cpu.inst                627                       # Number of read requests responded to by this memory
22system.physmem.num_reads::cpu.data                354                       # Number of read requests responded to by this memory
23system.physmem.num_reads::total                   981                       # Number of read requests responded to by this memory
24system.physmem.bw_read::cpu.inst           1636508228                       # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_read::cpu.data            923961583                       # Total read bandwidth from this memory (bytes/s)
26system.physmem.bw_read::total              2560469811                       # Total read bandwidth from this memory (bytes/s)
27system.physmem.bw_inst_read::cpu.inst      1636508228                       # Instruction read bandwidth from this memory (bytes/s)
28system.physmem.bw_inst_read::total         1636508228                       # Instruction read bandwidth from this memory (bytes/s)
29system.physmem.bw_total::cpu.inst          1636508228                       # Total bandwidth to/from this memory (bytes/s)
30system.physmem.bw_total::cpu.data           923961583                       # Total bandwidth to/from this memory (bytes/s)
31system.physmem.bw_total::total             2560469811                       # Total bandwidth to/from this memory (bytes/s)
32system.physmem.readReqs                           981                       # Number of read requests accepted
33system.physmem.writeReqs                            0                       # Number of write requests accepted
34system.physmem.readBursts                         981                       # Number of DRAM read bursts, including those serviced by the write queue
35system.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
36system.physmem.bytesReadDRAM                    62784                       # Total number of bytes read from DRAM
37system.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
38system.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
39system.physmem.bytesReadSys                     62784                       # Total read bytes from the system interface side
40system.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
41system.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
42system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
43system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
44system.physmem.perBankRdBursts::0                  83                       # Per bank write bursts
45system.physmem.perBankRdBursts::1                 156                       # Per bank write bursts
46system.physmem.perBankRdBursts::2                  77                       # Per bank write bursts
47system.physmem.perBankRdBursts::3                  59                       # Per bank write bursts
48system.physmem.perBankRdBursts::4                  87                       # Per bank write bursts
49system.physmem.perBankRdBursts::5                  49                       # Per bank write bursts
50system.physmem.perBankRdBursts::6                  32                       # Per bank write bursts
51system.physmem.perBankRdBursts::7                  51                       # Per bank write bursts
52system.physmem.perBankRdBursts::8                  42                       # Per bank write bursts
53system.physmem.perBankRdBursts::9                  38                       # Per bank write bursts
54system.physmem.perBankRdBursts::10                 31                       # Per bank write bursts
55system.physmem.perBankRdBursts::11                 33                       # Per bank write bursts
56system.physmem.perBankRdBursts::12                 15                       # Per bank write bursts
57system.physmem.perBankRdBursts::13                123                       # Per bank write bursts
58system.physmem.perBankRdBursts::14                 69                       # Per bank write bursts
59system.physmem.perBankRdBursts::15                 36                       # Per bank write bursts
60system.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
61system.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
62system.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
63system.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
64system.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
65system.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
66system.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
67system.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
68system.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
69system.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
70system.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
71system.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
72system.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
73system.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
74system.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
75system.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
76system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
77system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
78system.physmem.totGap                        24372500                       # Total gap between requests
79system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
80system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
81system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
82system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
83system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
84system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
85system.physmem.readPktSize::6                     981                       # Read request sizes (log2)
86system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
87system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
88system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
89system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
90system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
91system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
92system.physmem.writePktSize::6                      0                       # Write request sizes (log2)
93system.physmem.rdQLenPdf::0                       352                       # What read queue length does an incoming req see
94system.physmem.rdQLenPdf::1                       345                       # What read queue length does an incoming req see
95system.physmem.rdQLenPdf::2                       195                       # What read queue length does an incoming req see
96system.physmem.rdQLenPdf::3                        65                       # What read queue length does an incoming req see
97system.physmem.rdQLenPdf::4                        18                       # What read queue length does an incoming req see
98system.physmem.rdQLenPdf::5                         6                       # What read queue length does an incoming req see
99system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
100system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
125system.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
126system.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
127system.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
128system.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
129system.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
130system.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
131system.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
132system.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
133system.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
134system.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
189system.physmem.bytesPerActivate::samples          218                       # Bytes accessed per row activation
190system.physmem.bytesPerActivate::mean      281.541284                       # Bytes accessed per row activation
191system.physmem.bytesPerActivate::gmean     177.445911                       # Bytes accessed per row activation
192system.physmem.bytesPerActivate::stdev     284.903946                       # Bytes accessed per row activation
193system.physmem.bytesPerActivate::0-127             77     35.32%     35.32% # Bytes accessed per row activation
194system.physmem.bytesPerActivate::128-255           55     25.23%     60.55% # Bytes accessed per row activation
195system.physmem.bytesPerActivate::256-383           27     12.39%     72.94% # Bytes accessed per row activation
196system.physmem.bytesPerActivate::384-511           16      7.34%     80.28% # Bytes accessed per row activation
197system.physmem.bytesPerActivate::512-639            7      3.21%     83.49% # Bytes accessed per row activation
198system.physmem.bytesPerActivate::640-767           13      5.96%     89.45% # Bytes accessed per row activation
199system.physmem.bytesPerActivate::768-895            7      3.21%     92.66% # Bytes accessed per row activation
200system.physmem.bytesPerActivate::896-1023            4      1.83%     94.50% # Bytes accessed per row activation
201system.physmem.bytesPerActivate::1024-1151           12      5.50%    100.00% # Bytes accessed per row activation
202system.physmem.bytesPerActivate::total            218                       # Bytes accessed per row activation
203system.physmem.totQLat                       12385000                       # Total ticks spent queuing
204system.physmem.totMemAccLat                  30778750                       # Total ticks spent from burst creation until serviced by the DRAM
205system.physmem.totBusLat                      4905000                       # Total ticks spent in databus transfers
206system.physmem.avgQLat                       12624.87                       # Average queueing delay per DRAM burst
207system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
208system.physmem.avgMemAccLat                  31374.87                       # Average memory access latency per DRAM burst
209system.physmem.avgRdBW                        2560.47                       # Average DRAM read bandwidth in MiByte/s
210system.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
211system.physmem.avgRdBWSys                     2560.47                       # Average system read bandwidth in MiByte/s
212system.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
213system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
214system.physmem.busUtil                          20.00                       # Data bus utilization in percentage
215system.physmem.busUtilRead                      20.00                       # Data bus utilization in percentage for reads
216system.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
217system.physmem.avgRdQLen                         2.35                       # Average read queue length when enqueuing
218system.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
219system.physmem.readRowHits                        755                       # Number of row buffer hits during reads
220system.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
221system.physmem.readRowHitRate                   76.96                       # Row buffer hit rate for reads
222system.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
223system.physmem.avgGap                        24844.55                       # Average gap between requests
224system.physmem.pageHitRate                      76.96                       # Row buffer hit rate, read and write combined
225system.physmem.memoryStateTime::IDLE            22000                       # Time in different power states
226system.physmem.memoryStateTime::REF            780000                       # Time in different power states
227system.physmem.memoryStateTime::PRE_PDN             0                       # Time in different power states
228system.physmem.memoryStateTime::ACT          22830500                       # Time in different power states
229system.physmem.memoryStateTime::ACT_PDN             0                       # Time in different power states
230system.membus.throughput                   2560469811                       # Throughput (bytes/s)
231system.membus.trans_dist::ReadReq                 835                       # Transaction distribution
232system.membus.trans_dist::ReadResp                835                       # Transaction distribution
233system.membus.trans_dist::ReadExReq               146                       # Transaction distribution
234system.membus.trans_dist::ReadExResp              146                       # Transaction distribution
235system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port         1962                       # Packet count per connected master and slave (bytes)
236system.membus.pkt_count::total                   1962                       # Packet count per connected master and slave (bytes)
237system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        62784                       # Cumulative packet size per connected master and slave (bytes)
238system.membus.tot_pkt_size::total               62784                       # Cumulative packet size per connected master and slave (bytes)
239system.membus.data_through_bus                  62784                       # Total data (bytes)
240system.membus.snoop_data_through_bus                0                       # Total snoop data (bytes)
241system.membus.reqLayer0.occupancy             1242500                       # Layer occupancy (ticks)
242system.membus.reqLayer0.utilization               5.1                       # Layer utilization (%)
243system.membus.respLayer1.occupancy            9118000                       # Layer occupancy (ticks)
244system.membus.respLayer1.utilization             37.2                       # Layer utilization (%)
245system.cpu_clk_domain.clock                       500                       # Clock period in ticks
246system.cpu.branchPred.lookups                    6989                       # Number of BP lookups
247system.cpu.branchPred.condPredicted              3925                       # Number of conditional branches predicted
248system.cpu.branchPred.condIncorrect              1533                       # Number of conditional branches incorrect
249system.cpu.branchPred.BTBLookups                 5035                       # Number of BTB lookups
250system.cpu.branchPred.BTBHits                     984                       # Number of BTB hits
251system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
252system.cpu.branchPred.BTBHitPct             19.543198                       # BTB Hit Percentage
253system.cpu.branchPred.usedRAS                     915                       # Number of times the RAS was used to get a target.
254system.cpu.branchPred.RASInCorrect                192                       # Number of incorrect RAS predictions.
255system.cpu.dtb.fetch_hits                           0                       # ITB hits
256system.cpu.dtb.fetch_misses                         0                       # ITB misses
257system.cpu.dtb.fetch_acv                            0                       # ITB acv
258system.cpu.dtb.fetch_accesses                       0                       # ITB accesses
259system.cpu.dtb.read_hits                         4762                       # DTB read hits
260system.cpu.dtb.read_misses                        100                       # DTB read misses
261system.cpu.dtb.read_acv                             0                       # DTB read access violations
262system.cpu.dtb.read_accesses                     4862                       # DTB read accesses
263system.cpu.dtb.write_hits                        2071                       # DTB write hits
264system.cpu.dtb.write_misses                        87                       # DTB write misses
265system.cpu.dtb.write_acv                            0                       # DTB write access violations
266system.cpu.dtb.write_accesses                    2158                       # DTB write accesses
267system.cpu.dtb.data_hits                         6833                       # DTB hits
268system.cpu.dtb.data_misses                        187                       # DTB misses
269system.cpu.dtb.data_acv                             0                       # DTB access violations
270system.cpu.dtb.data_accesses                     7020                       # DTB accesses
271system.cpu.itb.fetch_hits                        5544                       # ITB hits
272system.cpu.itb.fetch_misses                        61                       # ITB misses
273system.cpu.itb.fetch_acv                            0                       # ITB acv
274system.cpu.itb.fetch_accesses                    5605                       # ITB accesses
275system.cpu.itb.read_hits                            0                       # DTB read hits
276system.cpu.itb.read_misses                          0                       # DTB read misses
277system.cpu.itb.read_acv                             0                       # DTB read access violations
278system.cpu.itb.read_accesses                        0                       # DTB read accesses
279system.cpu.itb.write_hits                           0                       # DTB write hits
280system.cpu.itb.write_misses                         0                       # DTB write misses
281system.cpu.itb.write_acv                            0                       # DTB write access violations
282system.cpu.itb.write_accesses                       0                       # DTB write accesses
283system.cpu.itb.data_hits                            0                       # DTB hits
284system.cpu.itb.data_misses                          0                       # DTB misses
285system.cpu.itb.data_acv                             0                       # DTB access violations
286system.cpu.itb.data_accesses                        0                       # DTB accesses
287system.cpu.workload0.num_syscalls                  17                       # Number of system calls
288system.cpu.workload1.num_syscalls                  17                       # Number of system calls
289system.cpu.numCycles                            49042                       # number of cpu cycles simulated
290system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
291system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
292system.cpu.fetch.icacheStallCycles               1654                       # Number of cycles fetch is stalled on an Icache miss
293system.cpu.fetch.Insts                          38433                       # Number of instructions fetch has processed
294system.cpu.fetch.Branches                        6989                       # Number of branches that fetch encountered
295system.cpu.fetch.predictedBranches               1899                       # Number of branches that fetch has predicted taken
296system.cpu.fetch.Cycles                          6450                       # Number of cycles fetch has run and was not squashing or blocked
297system.cpu.fetch.SquashCycles                    1925                       # Number of cycles fetch has spent squashing
298system.cpu.fetch.MiscStallCycles                  460                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
299system.cpu.fetch.CacheLines                      5544                       # Number of cache lines fetched
300system.cpu.fetch.IcacheSquashes                   915                       # Number of outstanding Icache misses that were squashed
301system.cpu.fetch.rateDist::samples              29475                       # Number of instructions fetched each cycle (Total)
302system.cpu.fetch.rateDist::mean              1.303919                       # Number of instructions fetched each cycle (Total)
303system.cpu.fetch.rateDist::stdev             2.725203                       # Number of instructions fetched each cycle (Total)
304system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
305system.cpu.fetch.rateDist::0                    23025     78.12%     78.12% # Number of instructions fetched each cycle (Total)
306system.cpu.fetch.rateDist::1                      583      1.98%     80.09% # Number of instructions fetched each cycle (Total)
307system.cpu.fetch.rateDist::2                      359      1.22%     81.31% # Number of instructions fetched each cycle (Total)
308system.cpu.fetch.rateDist::3                      471      1.60%     82.91% # Number of instructions fetched each cycle (Total)
309system.cpu.fetch.rateDist::4                      462      1.57%     84.48% # Number of instructions fetched each cycle (Total)
310system.cpu.fetch.rateDist::5                      415      1.41%     85.89% # Number of instructions fetched each cycle (Total)
311system.cpu.fetch.rateDist::6                      502      1.70%     87.59% # Number of instructions fetched each cycle (Total)
312system.cpu.fetch.rateDist::7                      480      1.63%     89.22% # Number of instructions fetched each cycle (Total)
313system.cpu.fetch.rateDist::8                     3178     10.78%    100.00% # Number of instructions fetched each cycle (Total)
314system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
315system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
316system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
317system.cpu.fetch.rateDist::total                29475                       # Number of instructions fetched each cycle (Total)
318system.cpu.fetch.branchRate                  0.142511                       # Number of branch fetches per cycle
319system.cpu.fetch.rate                        0.783675                       # Number of inst fetches per cycle
320system.cpu.decode.IdleCycles                    40916                       # Number of cycles decode is idle
321system.cpu.decode.BlockedCycles                  9080                       # Number of cycles decode is blocked
322system.cpu.decode.RunCycles                      5548                       # Number of cycles decode is running
323system.cpu.decode.UnblockCycles                   476                       # Number of cycles decode is unblocking
324system.cpu.decode.SquashCycles                   2800                       # Number of cycles decode is squashing
325system.cpu.decode.BranchResolved                  645                       # Number of times decode resolved a branch
326system.cpu.decode.BranchMispred                   409                       # Number of times decode detected a branch misprediction
327system.cpu.decode.DecodedInsts                  33474                       # Number of instructions handled by decode
328system.cpu.decode.SquashedInsts                   772                       # Number of squashed instructions handled by decode
329system.cpu.rename.SquashCycles                   2800                       # Number of cycles rename is squashing
330system.cpu.rename.IdleCycles                    41622                       # Number of cycles rename is idle
331system.cpu.rename.BlockCycles                    5416                       # Number of cycles rename is blocking
332system.cpu.rename.serializeStallCycles           1578                       # count of cycles rename stalled for serializing inst
333system.cpu.rename.RunCycles                      5169                       # Number of cycles rename is running
334system.cpu.rename.UnblockCycles                  2235                       # Number of cycles rename is unblocking
335system.cpu.rename.RenamedInsts                  30891                       # Number of instructions processed by rename
336system.cpu.rename.ROBFullEvents                    39                       # Number of times rename has blocked due to ROB full
337system.cpu.rename.IQFullEvents                     88                       # Number of times rename has blocked due to IQ full
338system.cpu.rename.LSQFullEvents                  2140                       # Number of times rename has blocked due to LSQ full
339system.cpu.rename.RenamedOperands               23128                       # Number of destination operands rename has renamed
340system.cpu.rename.RenameLookups                 38063                       # Number of register rename lookups that rename has made
341system.cpu.rename.int_rename_lookups            38045                       # Number of integer rename lookups
342system.cpu.rename.fp_rename_lookups                16                       # Number of floating rename lookups
343system.cpu.rename.CommittedMaps                  9140                       # Number of HB maps that are committed
344system.cpu.rename.UndoneMaps                    13988                       # Number of HB maps that are undone due to squashing
345system.cpu.rename.serializingInsts                 50                       # count of serializing insts renamed
346system.cpu.rename.tempSerializingInsts             38                       # count of temporary serializing insts renamed
347system.cpu.rename.skidInsts                      5886                       # count of insts added to the skid buffer
348system.cpu.memDep0.insertedLoads                 3185                       # Number of loads inserted to the mem dependence unit.
349system.cpu.memDep0.insertedStores                1450                       # Number of stores inserted to the mem dependence unit.
350system.cpu.memDep0.conflictingLoads                 1                       # Number of conflicting loads.
351system.cpu.memDep0.conflictingStores                0                       # Number of conflicting stores.
352system.cpu.memDep1.insertedLoads                 2945                       # Number of loads inserted to the mem dependence unit.
353system.cpu.memDep1.insertedStores                1353                       # Number of stores inserted to the mem dependence unit.
354system.cpu.memDep1.conflictingLoads                17                       # Number of conflicting loads.
355system.cpu.memDep1.conflictingStores                0                       # Number of conflicting stores.
356system.cpu.iq.iqInstsAdded                      26844                       # Number of instructions added to the IQ (excludes non-spec)
357system.cpu.iq.iqNonSpecInstsAdded                  79                       # Number of non-speculative instructions added to the IQ
358system.cpu.iq.iqInstsIssued                     22133                       # Number of instructions issued
359system.cpu.iq.iqSquashedInstsIssued               124                       # Number of squashed instructions issued
360system.cpu.iq.iqSquashedInstsExamined           13088                       # Number of squashed instructions iterated over during squash; mainly for profiling
361system.cpu.iq.iqSquashedOperandsExamined         8205                       # Number of squashed operands that are examined and possibly removed from graph
362system.cpu.iq.iqSquashedNonSpecRemoved             45                       # Number of squashed non-spec instructions that were removed
363system.cpu.iq.issued_per_cycle::samples         29475                       # Number of insts issued each cycle
364system.cpu.iq.issued_per_cycle::mean         0.750908                       # Number of insts issued each cycle
365system.cpu.iq.issued_per_cycle::stdev        1.340856                       # Number of insts issued each cycle
366system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
367system.cpu.iq.issued_per_cycle::0               19871     67.42%     67.42% # Number of insts issued each cycle
368system.cpu.iq.issued_per_cycle::1                3550     12.04%     79.46% # Number of insts issued each cycle
369system.cpu.iq.issued_per_cycle::2                2637      8.95%     88.41% # Number of insts issued each cycle
370system.cpu.iq.issued_per_cycle::3                1555      5.28%     93.68% # Number of insts issued each cycle
371system.cpu.iq.issued_per_cycle::4                1051      3.57%     97.25% # Number of insts issued each cycle
372system.cpu.iq.issued_per_cycle::5                 510      1.73%     98.98% # Number of insts issued each cycle
373system.cpu.iq.issued_per_cycle::6                 229      0.78%     99.76% # Number of insts issued each cycle
374system.cpu.iq.issued_per_cycle::7                  60      0.20%     99.96% # Number of insts issued each cycle
375system.cpu.iq.issued_per_cycle::8                  12      0.04%    100.00% # Number of insts issued each cycle
376system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
377system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
378system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
379system.cpu.iq.issued_per_cycle::total           29475                       # Number of insts issued each cycle
380system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
381system.cpu.iq.fu_full::IntAlu                       7      3.80%      3.80% # attempts to use FU when none available
382system.cpu.iq.fu_full::IntMult                      0      0.00%      3.80% # attempts to use FU when none available
383system.cpu.iq.fu_full::IntDiv                       0      0.00%      3.80% # attempts to use FU when none available
384system.cpu.iq.fu_full::FloatAdd                     0      0.00%      3.80% # attempts to use FU when none available
385system.cpu.iq.fu_full::FloatCmp                     0      0.00%      3.80% # attempts to use FU when none available
386system.cpu.iq.fu_full::FloatCvt                     0      0.00%      3.80% # attempts to use FU when none available
387system.cpu.iq.fu_full::FloatMult                    0      0.00%      3.80% # attempts to use FU when none available
388system.cpu.iq.fu_full::FloatDiv                     0      0.00%      3.80% # attempts to use FU when none available
389system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      3.80% # attempts to use FU when none available
390system.cpu.iq.fu_full::SimdAdd                      0      0.00%      3.80% # attempts to use FU when none available
391system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      3.80% # attempts to use FU when none available
392system.cpu.iq.fu_full::SimdAlu                      0      0.00%      3.80% # attempts to use FU when none available
393system.cpu.iq.fu_full::SimdCmp                      0      0.00%      3.80% # attempts to use FU when none available
394system.cpu.iq.fu_full::SimdCvt                      0      0.00%      3.80% # attempts to use FU when none available
395system.cpu.iq.fu_full::SimdMisc                     0      0.00%      3.80% # attempts to use FU when none available
396system.cpu.iq.fu_full::SimdMult                     0      0.00%      3.80% # attempts to use FU when none available
397system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      3.80% # attempts to use FU when none available
398system.cpu.iq.fu_full::SimdShift                    0      0.00%      3.80% # attempts to use FU when none available
399system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      3.80% # attempts to use FU when none available
400system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      3.80% # attempts to use FU when none available
401system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      3.80% # attempts to use FU when none available
402system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      3.80% # attempts to use FU when none available
403system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      3.80% # attempts to use FU when none available
404system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      3.80% # attempts to use FU when none available
405system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      3.80% # attempts to use FU when none available
406system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      3.80% # attempts to use FU when none available
407system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      3.80% # attempts to use FU when none available
408system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      3.80% # attempts to use FU when none available
409system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      3.80% # attempts to use FU when none available
410system.cpu.iq.fu_full::MemRead                    112     60.87%     64.67% # attempts to use FU when none available
411system.cpu.iq.fu_full::MemWrite                    65     35.33%    100.00% # attempts to use FU when none available
412system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
413system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
414system.cpu.iq.FU_type_0::No_OpClass                 2      0.02%      0.02% # Type of FU issued
415system.cpu.iq.FU_type_0::IntAlu                  7355     65.30%     65.32% # Type of FU issued
416system.cpu.iq.FU_type_0::IntMult                    1      0.01%     65.33% # Type of FU issued
417system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     65.33% # Type of FU issued
418system.cpu.iq.FU_type_0::FloatAdd                   2      0.02%     65.35% # Type of FU issued
419system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     65.35% # Type of FU issued
420system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     65.35% # Type of FU issued
421system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     65.35% # Type of FU issued
422system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     65.35% # Type of FU issued
423system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     65.35% # Type of FU issued
424system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     65.35% # Type of FU issued
425system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     65.35% # Type of FU issued
426system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     65.35% # Type of FU issued
427system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     65.35% # Type of FU issued
428system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     65.35% # Type of FU issued
429system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     65.35% # Type of FU issued
430system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     65.35% # Type of FU issued
431system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     65.35% # Type of FU issued
432system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     65.35% # Type of FU issued
433system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     65.35% # Type of FU issued
434system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     65.35% # Type of FU issued
435system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     65.35% # Type of FU issued
436system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     65.35% # Type of FU issued
437system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     65.35% # Type of FU issued
438system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     65.35% # Type of FU issued
439system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     65.35% # Type of FU issued
440system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     65.35% # Type of FU issued
441system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     65.35% # Type of FU issued
442system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     65.35% # Type of FU issued
443system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     65.35% # Type of FU issued
444system.cpu.iq.FU_type_0::MemRead                 2746     24.38%     89.73% # Type of FU issued
445system.cpu.iq.FU_type_0::MemWrite                1157     10.27%    100.00% # Type of FU issued
446system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
447system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
448system.cpu.iq.FU_type_0::total                  11263                       # Type of FU issued
449system.cpu.iq.FU_type_1::No_OpClass                 2      0.02%      0.02% # Type of FU issued
450system.cpu.iq.FU_type_1::IntAlu                  7126     65.56%     65.57% # Type of FU issued
451system.cpu.iq.FU_type_1::IntMult                    1      0.01%     65.58% # Type of FU issued
452system.cpu.iq.FU_type_1::IntDiv                     0      0.00%     65.58% # Type of FU issued
453system.cpu.iq.FU_type_1::FloatAdd                   2      0.02%     65.60% # Type of FU issued
454system.cpu.iq.FU_type_1::FloatCmp                   0      0.00%     65.60% # Type of FU issued
455system.cpu.iq.FU_type_1::FloatCvt                   0      0.00%     65.60% # Type of FU issued
456system.cpu.iq.FU_type_1::FloatMult                  0      0.00%     65.60% # Type of FU issued
457system.cpu.iq.FU_type_1::FloatDiv                   0      0.00%     65.60% # Type of FU issued
458system.cpu.iq.FU_type_1::FloatSqrt                  0      0.00%     65.60% # Type of FU issued
459system.cpu.iq.FU_type_1::SimdAdd                    0      0.00%     65.60% # Type of FU issued
460system.cpu.iq.FU_type_1::SimdAddAcc                 0      0.00%     65.60% # Type of FU issued
461system.cpu.iq.FU_type_1::SimdAlu                    0      0.00%     65.60% # Type of FU issued
462system.cpu.iq.FU_type_1::SimdCmp                    0      0.00%     65.60% # Type of FU issued
463system.cpu.iq.FU_type_1::SimdCvt                    0      0.00%     65.60% # Type of FU issued
464system.cpu.iq.FU_type_1::SimdMisc                   0      0.00%     65.60% # Type of FU issued
465system.cpu.iq.FU_type_1::SimdMult                   0      0.00%     65.60% # Type of FU issued
466system.cpu.iq.FU_type_1::SimdMultAcc                0      0.00%     65.60% # Type of FU issued
467system.cpu.iq.FU_type_1::SimdShift                  0      0.00%     65.60% # Type of FU issued
468system.cpu.iq.FU_type_1::SimdShiftAcc               0      0.00%     65.60% # Type of FU issued
469system.cpu.iq.FU_type_1::SimdSqrt                   0      0.00%     65.60% # Type of FU issued
470system.cpu.iq.FU_type_1::SimdFloatAdd               0      0.00%     65.60% # Type of FU issued
471system.cpu.iq.FU_type_1::SimdFloatAlu               0      0.00%     65.60% # Type of FU issued
472system.cpu.iq.FU_type_1::SimdFloatCmp               0      0.00%     65.60% # Type of FU issued
473system.cpu.iq.FU_type_1::SimdFloatCvt               0      0.00%     65.60% # Type of FU issued
474system.cpu.iq.FU_type_1::SimdFloatDiv               0      0.00%     65.60% # Type of FU issued
475system.cpu.iq.FU_type_1::SimdFloatMisc              0      0.00%     65.60% # Type of FU issued
476system.cpu.iq.FU_type_1::SimdFloatMult              0      0.00%     65.60% # Type of FU issued
477system.cpu.iq.FU_type_1::SimdFloatMultAcc            0      0.00%     65.60% # Type of FU issued
478system.cpu.iq.FU_type_1::SimdFloatSqrt              0      0.00%     65.60% # Type of FU issued
479system.cpu.iq.FU_type_1::MemRead                 2577     23.71%     89.31% # Type of FU issued
480system.cpu.iq.FU_type_1::MemWrite                1162     10.69%    100.00% # Type of FU issued
481system.cpu.iq.FU_type_1::IprAccess                  0      0.00%    100.00% # Type of FU issued
482system.cpu.iq.FU_type_1::InstPrefetch               0      0.00%    100.00% # Type of FU issued
483system.cpu.iq.FU_type_1::total                  10870                       # Type of FU issued
484system.cpu.iq.FU_type::total                    22133      0.00%      0.00% # Type of FU issued
485system.cpu.iq.rate                           0.451307                       # Inst issue rate
486system.cpu.iq.fu_busy_cnt::0                       83                       # FU busy when requested
487system.cpu.iq.fu_busy_cnt::1                      101                       # FU busy when requested
488system.cpu.iq.fu_busy_cnt::total                  184                       # FU busy when requested
489system.cpu.iq.fu_busy_rate::0                0.003750                       # FU busy rate (busy events/executed inst)
490system.cpu.iq.fu_busy_rate::1                0.004563                       # FU busy rate (busy events/executed inst)
491system.cpu.iq.fu_busy_rate::total            0.008313                       # FU busy rate (busy events/executed inst)
492system.cpu.iq.int_inst_queue_reads              74007                       # Number of integer instruction queue reads
493system.cpu.iq.int_inst_queue_writes             40020                       # Number of integer instruction queue writes
494system.cpu.iq.int_inst_queue_wakeup_accesses        19098                       # Number of integer instruction queue wakeup accesses
495system.cpu.iq.fp_inst_queue_reads                  42                       # Number of floating instruction queue reads
496system.cpu.iq.fp_inst_queue_writes                 20                       # Number of floating instruction queue writes
497system.cpu.iq.fp_inst_queue_wakeup_accesses           20                       # Number of floating instruction queue wakeup accesses
498system.cpu.iq.int_alu_accesses                  22291                       # Number of integer alu accesses
499system.cpu.iq.fp_alu_accesses                      22                       # Number of floating point alu accesses
500system.cpu.iew.lsq.thread0.forwLoads               89                       # Number of loads that had data forwarded from stores
501system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
502system.cpu.iew.lsq.thread0.squashedLoads         2002                       # Number of loads squashed
503system.cpu.iew.lsq.thread0.ignoredResponses            3                       # Number of memory responses ignored because the instruction is squashed
504system.cpu.iew.lsq.thread0.memOrderViolation           14                       # Number of memory ordering violations
505system.cpu.iew.lsq.thread0.squashedStores          585                       # Number of stores squashed
506system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
507system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
508system.cpu.iew.lsq.thread0.rescheduledLoads            1                       # Number of loads that were rescheduled
509system.cpu.iew.lsq.thread0.cacheBlocked           438                       # Number of times an access to memory failed due to the cache being blocked
510system.cpu.iew.lsq.thread1.forwLoads               66                       # Number of loads that had data forwarded from stores
511system.cpu.iew.lsq.thread1.invAddrLoads             0                       # Number of loads ignored due to an invalid address
512system.cpu.iew.lsq.thread1.squashedLoads         1762                       # Number of loads squashed
513system.cpu.iew.lsq.thread1.ignoredResponses            1                       # Number of memory responses ignored because the instruction is squashed
514system.cpu.iew.lsq.thread1.memOrderViolation           17                       # Number of memory ordering violations
515system.cpu.iew.lsq.thread1.squashedStores          488                       # Number of stores squashed
516system.cpu.iew.lsq.thread1.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
517system.cpu.iew.lsq.thread1.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
518system.cpu.iew.lsq.thread1.rescheduledLoads            1                       # Number of loads that were rescheduled
519system.cpu.iew.lsq.thread1.cacheBlocked           324                       # Number of times an access to memory failed due to the cache being blocked
520system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
521system.cpu.iew.iewSquashCycles                   2800                       # Number of cycles IEW is squashing
522system.cpu.iew.iewBlockCycles                    2321                       # Number of cycles IEW is blocking
523system.cpu.iew.iewUnblockCycles                    38                       # Number of cycles IEW is unblocking
524system.cpu.iew.iewDispatchedInsts               27123                       # Number of instructions dispatched to IQ
525system.cpu.iew.iewDispSquashedInsts               657                       # Number of squashed instructions skipped by dispatch
526system.cpu.iew.iewDispLoadInsts                  6130                       # Number of dispatched load instructions
527system.cpu.iew.iewDispStoreInsts                 2803                       # Number of dispatched store instructions
528system.cpu.iew.iewDispNonSpecInsts                 79                       # Number of dispatched non-speculative instructions
529system.cpu.iew.iewIQFullEvents                      8                       # Number of times the IQ has become full, causing a stall
530system.cpu.iew.iewLSQFullEvents                     1                       # Number of times the LSQ has become full, causing a stall
531system.cpu.iew.memOrderViolationEvents             31                       # Number of memory order violations
532system.cpu.iew.predictedTakenIncorrect            244                       # Number of branches that were predicted taken incorrectly
533system.cpu.iew.predictedNotTakenIncorrect         1106                       # Number of branches that were predicted not taken incorrectly
534system.cpu.iew.branchMispredicts                 1350                       # Number of branch mispredicts detected at execute
535system.cpu.iew.iewExecutedInsts                 20610                       # Number of executed instructions
536system.cpu.iew.iewExecLoadInsts::0               2500                       # Number of load instructions executed
537system.cpu.iew.iewExecLoadInsts::1               2378                       # Number of load instructions executed
538system.cpu.iew.iewExecLoadInsts::total           4878                       # Number of load instructions executed
539system.cpu.iew.iewExecSquashedInsts              1523                       # Number of squashed instructions skipped in execute
540system.cpu.iew.exec_swp::0                          0                       # number of swp insts executed
541system.cpu.iew.exec_swp::1                          0                       # number of swp insts executed
542system.cpu.iew.exec_swp::total                      0                       # number of swp insts executed
543system.cpu.iew.exec_nop::0                        111                       # number of nop insts executed
544system.cpu.iew.exec_nop::1                         89                       # number of nop insts executed
545system.cpu.iew.exec_nop::total                    200                       # number of nop insts executed
546system.cpu.iew.exec_refs::0                      3609                       # number of memory reference insts executed
547system.cpu.iew.exec_refs::1                      3448                       # number of memory reference insts executed
548system.cpu.iew.exec_refs::total                  7057                       # number of memory reference insts executed
549system.cpu.iew.exec_branches::0                  1643                       # Number of branches executed
550system.cpu.iew.exec_branches::1                  1628                       # Number of branches executed
551system.cpu.iew.exec_branches::total              3271                       # Number of branches executed
552system.cpu.iew.exec_stores::0                    1109                       # Number of stores executed
553system.cpu.iew.exec_stores::1                    1070                       # Number of stores executed
554system.cpu.iew.exec_stores::total                2179                       # Number of stores executed
555system.cpu.iew.exec_rate                     0.420252                       # Inst execution rate
556system.cpu.iew.wb_sent::0                        9814                       # cumulative count of insts sent to commit
557system.cpu.iew.wb_sent::1                        9602                       # cumulative count of insts sent to commit
558system.cpu.iew.wb_sent::total                   19416                       # cumulative count of insts sent to commit
559system.cpu.iew.wb_count::0                       9666                       # cumulative count of insts written-back
560system.cpu.iew.wb_count::1                       9452                       # cumulative count of insts written-back
561system.cpu.iew.wb_count::total                  19118                       # cumulative count of insts written-back
562system.cpu.iew.wb_producers::0                   4886                       # num instructions producing a value
563system.cpu.iew.wb_producers::1                   4825                       # num instructions producing a value
564system.cpu.iew.wb_producers::total               9711                       # num instructions producing a value
565system.cpu.iew.wb_consumers::0                   6421                       # num instructions consuming a value
566system.cpu.iew.wb_consumers::1                   6315                       # num instructions consuming a value
567system.cpu.iew.wb_consumers::total              12736                       # num instructions consuming a value
568system.cpu.iew.wb_penalized::0                      0                       # number of instrctions required to write to 'other' IQ
569system.cpu.iew.wb_penalized::1                      0                       # number of instrctions required to write to 'other' IQ
570system.cpu.iew.wb_penalized::total                  0                       # number of instrctions required to write to 'other' IQ
571system.cpu.iew.wb_rate::0                    0.197096                       # insts written-back per cycle
572system.cpu.iew.wb_rate::1                    0.192733                       # insts written-back per cycle
573system.cpu.iew.wb_rate::total                0.389829                       # insts written-back per cycle
574system.cpu.iew.wb_fanout::0                  0.760941                       # average fanout of values written-back
575system.cpu.iew.wb_fanout::1                  0.764054                       # average fanout of values written-back
576system.cpu.iew.wb_fanout::total              0.762484                       # average fanout of values written-back
577system.cpu.iew.wb_penalized_rate::0                 0                       # fraction of instructions written-back that wrote to 'other' IQ
578system.cpu.iew.wb_penalized_rate::1                 0                       # fraction of instructions written-back that wrote to 'other' IQ
579system.cpu.iew.wb_penalized_rate::total             0                       # fraction of instructions written-back that wrote to 'other' IQ
580system.cpu.commit.commitSquashedInsts           14324                       # The number of squashed insts skipped by commit
581system.cpu.commit.commitNonSpecStalls              34                       # The number of times commit has been forced to stall to communicate backwards
582system.cpu.commit.branchMispredicts              1153                       # The number of times a branch was mispredicted
583system.cpu.commit.committed_per_cycle::samples        29419                       # Number of insts commited each cycle
584system.cpu.commit.committed_per_cycle::mean     0.434379                       # Number of insts commited each cycle
585system.cpu.commit.committed_per_cycle::stdev     1.208273                       # Number of insts commited each cycle
586system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
587system.cpu.commit.committed_per_cycle::0        23668     80.45%     80.45% # Number of insts commited each cycle
588system.cpu.commit.committed_per_cycle::1         3132     10.65%     91.10% # Number of insts commited each cycle
589system.cpu.commit.committed_per_cycle::2         1070      3.64%     94.73% # Number of insts commited each cycle
590system.cpu.commit.committed_per_cycle::3          465      1.58%     96.32% # Number of insts commited each cycle
591system.cpu.commit.committed_per_cycle::4          341      1.16%     97.47% # Number of insts commited each cycle
592system.cpu.commit.committed_per_cycle::5          243      0.83%     98.30% # Number of insts commited each cycle
593system.cpu.commit.committed_per_cycle::6          188      0.64%     98.94% # Number of insts commited each cycle
594system.cpu.commit.committed_per_cycle::7           91      0.31%     99.25% # Number of insts commited each cycle
595system.cpu.commit.committed_per_cycle::8          221      0.75%    100.00% # Number of insts commited each cycle
596system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
597system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
598system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
599system.cpu.commit.committed_per_cycle::total        29419                       # Number of insts commited each cycle
600system.cpu.commit.committedInsts::0              6389                       # Number of instructions committed
601system.cpu.commit.committedInsts::1              6390                       # Number of instructions committed
602system.cpu.commit.committedInsts::total         12779                       # Number of instructions committed
603system.cpu.commit.committedOps::0                6389                       # Number of ops (including micro ops) committed
604system.cpu.commit.committedOps::1                6390                       # Number of ops (including micro ops) committed
605system.cpu.commit.committedOps::total           12779                       # Number of ops (including micro ops) committed
606system.cpu.commit.swp_count::0                      0                       # Number of s/w prefetches committed
607system.cpu.commit.swp_count::1                      0                       # Number of s/w prefetches committed
608system.cpu.commit.swp_count::total                  0                       # Number of s/w prefetches committed
609system.cpu.commit.refs::0                        2048                       # Number of memory references committed
610system.cpu.commit.refs::1                        2048                       # Number of memory references committed
611system.cpu.commit.refs::total                    4096                       # Number of memory references committed
612system.cpu.commit.loads::0                       1183                       # Number of loads committed
613system.cpu.commit.loads::1                       1183                       # Number of loads committed
614system.cpu.commit.loads::total                   2366                       # Number of loads committed
615system.cpu.commit.membars::0                        0                       # Number of memory barriers committed
616system.cpu.commit.membars::1                        0                       # Number of memory barriers committed
617system.cpu.commit.membars::total                    0                       # Number of memory barriers committed
618system.cpu.commit.branches::0                    1050                       # Number of branches committed
619system.cpu.commit.branches::1                    1050                       # Number of branches committed
620system.cpu.commit.branches::total                2100                       # Number of branches committed
621system.cpu.commit.fp_insts::0                      10                       # Number of committed floating point instructions.
622system.cpu.commit.fp_insts::1                      10                       # Number of committed floating point instructions.
623system.cpu.commit.fp_insts::total                  20                       # Number of committed floating point instructions.
624system.cpu.commit.int_insts::0                   6307                       # Number of committed integer instructions.
625system.cpu.commit.int_insts::1                   6307                       # Number of committed integer instructions.
626system.cpu.commit.int_insts::total              12614                       # Number of committed integer instructions.
627system.cpu.commit.function_calls::0               127                       # Number of function calls committed.
628system.cpu.commit.function_calls::1               127                       # Number of function calls committed.
629system.cpu.commit.function_calls::total           254                       # Number of function calls committed.
630system.cpu.commit.op_class_0::No_OpClass           19      0.30%      0.30% # Class of committed instruction
631system.cpu.commit.op_class_0::IntAlu             4319     67.60%     67.90% # Class of committed instruction
632system.cpu.commit.op_class_0::IntMult               1      0.02%     67.91% # Class of committed instruction
633system.cpu.commit.op_class_0::IntDiv                0      0.00%     67.91% # Class of committed instruction
634system.cpu.commit.op_class_0::FloatAdd              2      0.03%     67.94% # Class of committed instruction
635system.cpu.commit.op_class_0::FloatCmp              0      0.00%     67.94% # Class of committed instruction
636system.cpu.commit.op_class_0::FloatCvt              0      0.00%     67.94% # Class of committed instruction
637system.cpu.commit.op_class_0::FloatMult             0      0.00%     67.94% # Class of committed instruction
638system.cpu.commit.op_class_0::FloatDiv              0      0.00%     67.94% # Class of committed instruction
639system.cpu.commit.op_class_0::FloatSqrt             0      0.00%     67.94% # Class of committed instruction
640system.cpu.commit.op_class_0::SimdAdd               0      0.00%     67.94% # Class of committed instruction
641system.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     67.94% # Class of committed instruction
642system.cpu.commit.op_class_0::SimdAlu               0      0.00%     67.94% # Class of committed instruction
643system.cpu.commit.op_class_0::SimdCmp               0      0.00%     67.94% # Class of committed instruction
644system.cpu.commit.op_class_0::SimdCvt               0      0.00%     67.94% # Class of committed instruction
645system.cpu.commit.op_class_0::SimdMisc              0      0.00%     67.94% # Class of committed instruction
646system.cpu.commit.op_class_0::SimdMult              0      0.00%     67.94% # Class of committed instruction
647system.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     67.94% # Class of committed instruction
648system.cpu.commit.op_class_0::SimdShift             0      0.00%     67.94% # Class of committed instruction
649system.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     67.94% # Class of committed instruction
650system.cpu.commit.op_class_0::SimdSqrt              0      0.00%     67.94% # Class of committed instruction
651system.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     67.94% # Class of committed instruction
652system.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     67.94% # Class of committed instruction
653system.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     67.94% # Class of committed instruction
654system.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     67.94% # Class of committed instruction
655system.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     67.94% # Class of committed instruction
656system.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     67.94% # Class of committed instruction
657system.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     67.94% # Class of committed instruction
658system.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     67.94% # Class of committed instruction
659system.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     67.94% # Class of committed instruction
660system.cpu.commit.op_class_0::MemRead            1183     18.52%     86.46% # Class of committed instruction
661system.cpu.commit.op_class_0::MemWrite            865     13.54%    100.00% # Class of committed instruction
662system.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
663system.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
664system.cpu.commit.op_class_0::total              6389                       # Class of committed instruction
665system.cpu.commit.op_class_1::No_OpClass           19      0.30%      0.30% # Class of committed instruction
666system.cpu.commit.op_class_1::IntAlu             4320     67.61%     67.90% # Class of committed instruction
667system.cpu.commit.op_class_1::IntMult               1      0.02%     67.92% # Class of committed instruction
668system.cpu.commit.op_class_1::IntDiv                0      0.00%     67.92% # Class of committed instruction
669system.cpu.commit.op_class_1::FloatAdd              2      0.03%     67.95% # Class of committed instruction
670system.cpu.commit.op_class_1::FloatCmp              0      0.00%     67.95% # Class of committed instruction
671system.cpu.commit.op_class_1::FloatCvt              0      0.00%     67.95% # Class of committed instruction
672system.cpu.commit.op_class_1::FloatMult             0      0.00%     67.95% # Class of committed instruction
673system.cpu.commit.op_class_1::FloatDiv              0      0.00%     67.95% # Class of committed instruction
674system.cpu.commit.op_class_1::FloatSqrt             0      0.00%     67.95% # Class of committed instruction
675system.cpu.commit.op_class_1::SimdAdd               0      0.00%     67.95% # Class of committed instruction
676system.cpu.commit.op_class_1::SimdAddAcc            0      0.00%     67.95% # Class of committed instruction
677system.cpu.commit.op_class_1::SimdAlu               0      0.00%     67.95% # Class of committed instruction
678system.cpu.commit.op_class_1::SimdCmp               0      0.00%     67.95% # Class of committed instruction
679system.cpu.commit.op_class_1::SimdCvt               0      0.00%     67.95% # Class of committed instruction
680system.cpu.commit.op_class_1::SimdMisc              0      0.00%     67.95% # Class of committed instruction
681system.cpu.commit.op_class_1::SimdMult              0      0.00%     67.95% # Class of committed instruction
682system.cpu.commit.op_class_1::SimdMultAcc            0      0.00%     67.95% # Class of committed instruction
683system.cpu.commit.op_class_1::SimdShift             0      0.00%     67.95% # Class of committed instruction
684system.cpu.commit.op_class_1::SimdShiftAcc            0      0.00%     67.95% # Class of committed instruction
685system.cpu.commit.op_class_1::SimdSqrt              0      0.00%     67.95% # Class of committed instruction
686system.cpu.commit.op_class_1::SimdFloatAdd            0      0.00%     67.95% # Class of committed instruction
687system.cpu.commit.op_class_1::SimdFloatAlu            0      0.00%     67.95% # Class of committed instruction
688system.cpu.commit.op_class_1::SimdFloatCmp            0      0.00%     67.95% # Class of committed instruction
689system.cpu.commit.op_class_1::SimdFloatCvt            0      0.00%     67.95% # Class of committed instruction
690system.cpu.commit.op_class_1::SimdFloatDiv            0      0.00%     67.95% # Class of committed instruction
691system.cpu.commit.op_class_1::SimdFloatMisc            0      0.00%     67.95% # Class of committed instruction
692system.cpu.commit.op_class_1::SimdFloatMult            0      0.00%     67.95% # Class of committed instruction
693system.cpu.commit.op_class_1::SimdFloatMultAcc            0      0.00%     67.95% # Class of committed instruction
694system.cpu.commit.op_class_1::SimdFloatSqrt            0      0.00%     67.95% # Class of committed instruction
695system.cpu.commit.op_class_1::MemRead            1183     18.51%     86.46% # Class of committed instruction
696system.cpu.commit.op_class_1::MemWrite            865     13.54%    100.00% # Class of committed instruction
697system.cpu.commit.op_class_1::IprAccess             0      0.00%    100.00% # Class of committed instruction
698system.cpu.commit.op_class_1::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
699system.cpu.commit.op_class_1::total              6390                       # Class of committed instruction
700system.cpu.commit.op_class::total               12779      0.00%      0.00% # Class of committed instruction
701system.cpu.commit.bw_lim_events                   221                       # number cycles where commit BW limit reached
702system.cpu.commit.bw_limited::0                     0                       # number of insts not committed due to BW limits
703system.cpu.commit.bw_limited::1                     0                       # number of insts not committed due to BW limits
704system.cpu.commit.bw_limited::total                 0                       # number of insts not committed due to BW limits
705system.cpu.rob.rob_reads                       133441                       # The number of ROB reads
706system.cpu.rob.rob_writes                       57026                       # The number of ROB writes
707system.cpu.timesIdled                             384                       # Number of times that the entire CPU went into an idle state and unscheduled itself
708system.cpu.idleCycles                           19567                       # Total number of cycles that the CPU has spent unscheduled due to idling
709system.cpu.committedInsts::0                     6372                       # Number of Instructions Simulated
710system.cpu.committedInsts::1                     6373                       # Number of Instructions Simulated
711system.cpu.committedOps::0                       6372                       # Number of Ops (including micro ops) Simulated
712system.cpu.committedOps::1                       6373                       # Number of Ops (including micro ops) Simulated
713system.cpu.committedInsts_total                 12745                       # Number of Instructions Simulated
714system.cpu.cpi::0                            7.696485                       # CPI: Cycles Per Instruction
715system.cpu.cpi::1                            7.695277                       # CPI: Cycles Per Instruction
716system.cpu.cpi_total                         3.847940                       # CPI: Total CPI of All Threads
717system.cpu.ipc::0                            0.129929                       # IPC: Instructions Per Cycle
718system.cpu.ipc::1                            0.129950                       # IPC: Instructions Per Cycle
719system.cpu.ipc_total                         0.259879                       # IPC: Total IPC of All Threads
720system.cpu.int_regfile_reads                    25834                       # number of integer regfile reads
721system.cpu.int_regfile_writes                   14427                       # number of integer regfile writes
722system.cpu.fp_regfile_reads                        16                       # number of floating regfile reads
723system.cpu.fp_regfile_writes                        4                       # number of floating regfile writes
724system.cpu.misc_regfile_reads                       2                       # number of misc regfile reads
725system.cpu.misc_regfile_writes                      2                       # number of misc regfile writes
726system.cpu.toL2Bus.throughput              2565689933                       # Throughput (bytes/s)
727system.cpu.toL2Bus.trans_dist::ReadReq            837                       # Transaction distribution
728system.cpu.toL2Bus.trans_dist::ReadResp           837                       # Transaction distribution
729system.cpu.toL2Bus.trans_dist::ReadExReq          146                       # Transaction distribution
730system.cpu.toL2Bus.trans_dist::ReadExResp          146                       # Transaction distribution
731system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side         1258                       # Packet count per connected master and slave (bytes)
732system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          708                       # Packet count per connected master and slave (bytes)
733system.cpu.toL2Bus.pkt_count::total              1966                       # Packet count per connected master and slave (bytes)
734system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        40256                       # Cumulative packet size per connected master and slave (bytes)
735system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side        22656                       # Cumulative packet size per connected master and slave (bytes)
736system.cpu.toL2Bus.tot_pkt_size::total          62912                       # Cumulative packet size per connected master and slave (bytes)
737system.cpu.toL2Bus.data_through_bus             62912                       # Total data (bytes)
738system.cpu.toL2Bus.snoop_data_through_bus            0                       # Total snoop data (bytes)
739system.cpu.toL2Bus.reqLayer0.occupancy         491500                       # Layer occupancy (ticks)
740system.cpu.toL2Bus.reqLayer0.utilization          2.0                       # Layer utilization (%)
741system.cpu.toL2Bus.respLayer0.occupancy       1033500                       # Layer occupancy (ticks)
742system.cpu.toL2Bus.respLayer0.utilization          4.2                       # Layer utilization (%)
743system.cpu.toL2Bus.respLayer1.occupancy        567500                       # Layer occupancy (ticks)
744system.cpu.toL2Bus.respLayer1.utilization          2.3                       # Layer utilization (%)
745system.cpu.icache.tags.replacements::0              6                       # number of replacements
746system.cpu.icache.tags.replacements::1              0                       # number of replacements
747system.cpu.icache.tags.replacements::total            6                       # number of replacements
748system.cpu.icache.tags.tagsinuse           315.418856                       # Cycle average of tags in use
749system.cpu.icache.tags.total_refs                4518                       # Total number of references to valid blocks.
750system.cpu.icache.tags.sampled_refs               629                       # Sample count of references to valid blocks.
751system.cpu.icache.tags.avg_refs              7.182830                       # Average number of references to valid blocks.
752system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
753system.cpu.icache.tags.occ_blocks::cpu.inst   315.418856                       # Average occupied blocks per requestor
754system.cpu.icache.tags.occ_percent::cpu.inst     0.154013                       # Average percentage of cache occupancy
755system.cpu.icache.tags.occ_percent::total     0.154013                       # Average percentage of cache occupancy
756system.cpu.icache.tags.occ_task_id_blocks::1024          623                       # Occupied blocks per task id
757system.cpu.icache.tags.age_task_id_blocks_1024::0          255                       # Occupied blocks per task id
758system.cpu.icache.tags.age_task_id_blocks_1024::1          368                       # Occupied blocks per task id
759system.cpu.icache.tags.occ_task_id_percent::1024     0.304199                       # Percentage of cache occupancy per task id
760system.cpu.icache.tags.tag_accesses             11703                       # Number of tag accesses
761system.cpu.icache.tags.data_accesses            11703                       # Number of data accesses
762system.cpu.icache.ReadReq_hits::cpu.inst         4518                       # number of ReadReq hits
763system.cpu.icache.ReadReq_hits::total            4518                       # number of ReadReq hits
764system.cpu.icache.demand_hits::cpu.inst          4518                       # number of demand (read+write) hits
765system.cpu.icache.demand_hits::total             4518                       # number of demand (read+write) hits
766system.cpu.icache.overall_hits::cpu.inst         4518                       # number of overall hits
767system.cpu.icache.overall_hits::total            4518                       # number of overall hits
768system.cpu.icache.ReadReq_misses::cpu.inst         1019                       # number of ReadReq misses
769system.cpu.icache.ReadReq_misses::total          1019                       # number of ReadReq misses
770system.cpu.icache.demand_misses::cpu.inst         1019                       # number of demand (read+write) misses
771system.cpu.icache.demand_misses::total           1019                       # number of demand (read+write) misses
772system.cpu.icache.overall_misses::cpu.inst         1019                       # number of overall misses
773system.cpu.icache.overall_misses::total          1019                       # number of overall misses
774system.cpu.icache.ReadReq_miss_latency::cpu.inst     68389495                       # number of ReadReq miss cycles
775system.cpu.icache.ReadReq_miss_latency::total     68389495                       # number of ReadReq miss cycles
776system.cpu.icache.demand_miss_latency::cpu.inst     68389495                       # number of demand (read+write) miss cycles
777system.cpu.icache.demand_miss_latency::total     68389495                       # number of demand (read+write) miss cycles
778system.cpu.icache.overall_miss_latency::cpu.inst     68389495                       # number of overall miss cycles
779system.cpu.icache.overall_miss_latency::total     68389495                       # number of overall miss cycles
780system.cpu.icache.ReadReq_accesses::cpu.inst         5537                       # number of ReadReq accesses(hits+misses)
781system.cpu.icache.ReadReq_accesses::total         5537                       # number of ReadReq accesses(hits+misses)
782system.cpu.icache.demand_accesses::cpu.inst         5537                       # number of demand (read+write) accesses
783system.cpu.icache.demand_accesses::total         5537                       # number of demand (read+write) accesses
784system.cpu.icache.overall_accesses::cpu.inst         5537                       # number of overall (read+write) accesses
785system.cpu.icache.overall_accesses::total         5537                       # number of overall (read+write) accesses
786system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.184035                       # miss rate for ReadReq accesses
787system.cpu.icache.ReadReq_miss_rate::total     0.184035                       # miss rate for ReadReq accesses
788system.cpu.icache.demand_miss_rate::cpu.inst     0.184035                       # miss rate for demand accesses
789system.cpu.icache.demand_miss_rate::total     0.184035                       # miss rate for demand accesses
790system.cpu.icache.overall_miss_rate::cpu.inst     0.184035                       # miss rate for overall accesses
791system.cpu.icache.overall_miss_rate::total     0.184035                       # miss rate for overall accesses
792system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 67114.322866                       # average ReadReq miss latency
793system.cpu.icache.ReadReq_avg_miss_latency::total 67114.322866                       # average ReadReq miss latency
794system.cpu.icache.demand_avg_miss_latency::cpu.inst 67114.322866                       # average overall miss latency
795system.cpu.icache.demand_avg_miss_latency::total 67114.322866                       # average overall miss latency
796system.cpu.icache.overall_avg_miss_latency::cpu.inst 67114.322866                       # average overall miss latency
797system.cpu.icache.overall_avg_miss_latency::total 67114.322866                       # average overall miss latency
798system.cpu.icache.blocked_cycles::no_mshrs         2439                       # number of cycles access was blocked
799system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
800system.cpu.icache.blocked::no_mshrs                58                       # number of cycles access was blocked
801system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
802system.cpu.icache.avg_blocked_cycles::no_mshrs    42.051724                       # average number of cycles each access was blocked
803system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
804system.cpu.icache.fast_writes                       0                       # number of fast writes performed
805system.cpu.icache.cache_copies                      0                       # number of cache copies performed
806system.cpu.icache.ReadReq_mshr_hits::cpu.inst          390                       # number of ReadReq MSHR hits
807system.cpu.icache.ReadReq_mshr_hits::total          390                       # number of ReadReq MSHR hits
808system.cpu.icache.demand_mshr_hits::cpu.inst          390                       # number of demand (read+write) MSHR hits
809system.cpu.icache.demand_mshr_hits::total          390                       # number of demand (read+write) MSHR hits
810system.cpu.icache.overall_mshr_hits::cpu.inst          390                       # number of overall MSHR hits
811system.cpu.icache.overall_mshr_hits::total          390                       # number of overall MSHR hits
812system.cpu.icache.ReadReq_mshr_misses::cpu.inst          629                       # number of ReadReq MSHR misses
813system.cpu.icache.ReadReq_mshr_misses::total          629                       # number of ReadReq MSHR misses
814system.cpu.icache.demand_mshr_misses::cpu.inst          629                       # number of demand (read+write) MSHR misses
815system.cpu.icache.demand_mshr_misses::total          629                       # number of demand (read+write) MSHR misses
816system.cpu.icache.overall_mshr_misses::cpu.inst          629                       # number of overall MSHR misses
817system.cpu.icache.overall_mshr_misses::total          629                       # number of overall MSHR misses
818system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     46962248                       # number of ReadReq MSHR miss cycles
819system.cpu.icache.ReadReq_mshr_miss_latency::total     46962248                       # number of ReadReq MSHR miss cycles
820system.cpu.icache.demand_mshr_miss_latency::cpu.inst     46962248                       # number of demand (read+write) MSHR miss cycles
821system.cpu.icache.demand_mshr_miss_latency::total     46962248                       # number of demand (read+write) MSHR miss cycles
822system.cpu.icache.overall_mshr_miss_latency::cpu.inst     46962248                       # number of overall MSHR miss cycles
823system.cpu.icache.overall_mshr_miss_latency::total     46962248                       # number of overall MSHR miss cycles
824system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.113599                       # mshr miss rate for ReadReq accesses
825system.cpu.icache.ReadReq_mshr_miss_rate::total     0.113599                       # mshr miss rate for ReadReq accesses
826system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.113599                       # mshr miss rate for demand accesses
827system.cpu.icache.demand_mshr_miss_rate::total     0.113599                       # mshr miss rate for demand accesses
828system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.113599                       # mshr miss rate for overall accesses
829system.cpu.icache.overall_mshr_miss_rate::total     0.113599                       # mshr miss rate for overall accesses
830system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 74661.761526                       # average ReadReq mshr miss latency
831system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 74661.761526                       # average ReadReq mshr miss latency
832system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 74661.761526                       # average overall mshr miss latency
833system.cpu.icache.demand_avg_mshr_miss_latency::total 74661.761526                       # average overall mshr miss latency
834system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 74661.761526                       # average overall mshr miss latency
835system.cpu.icache.overall_avg_mshr_miss_latency::total 74661.761526                       # average overall mshr miss latency
836system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
837system.cpu.l2cache.tags.replacements::0             0                       # number of replacements
838system.cpu.l2cache.tags.replacements::1             0                       # number of replacements
839system.cpu.l2cache.tags.replacements::total            0                       # number of replacements
840system.cpu.l2cache.tags.tagsinuse          437.810879                       # Cycle average of tags in use
841system.cpu.l2cache.tags.total_refs                  2                       # Total number of references to valid blocks.
842system.cpu.l2cache.tags.sampled_refs              835                       # Sample count of references to valid blocks.
843system.cpu.l2cache.tags.avg_refs             0.002395                       # Average number of references to valid blocks.
844system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
845system.cpu.l2cache.tags.occ_blocks::cpu.inst   315.920365                       # Average occupied blocks per requestor
846system.cpu.l2cache.tags.occ_blocks::cpu.data   121.890513                       # Average occupied blocks per requestor
847system.cpu.l2cache.tags.occ_percent::cpu.inst     0.009641                       # Average percentage of cache occupancy
848system.cpu.l2cache.tags.occ_percent::cpu.data     0.003720                       # Average percentage of cache occupancy
849system.cpu.l2cache.tags.occ_percent::total     0.013361                       # Average percentage of cache occupancy
850system.cpu.l2cache.tags.occ_task_id_blocks::1024          835                       # Occupied blocks per task id
851system.cpu.l2cache.tags.age_task_id_blocks_1024::0          328                       # Occupied blocks per task id
852system.cpu.l2cache.tags.age_task_id_blocks_1024::1          507                       # Occupied blocks per task id
853system.cpu.l2cache.tags.occ_task_id_percent::1024     0.025482                       # Percentage of cache occupancy per task id
854system.cpu.l2cache.tags.tag_accesses             8845                       # Number of tag accesses
855system.cpu.l2cache.tags.data_accesses            8845                       # Number of data accesses
856system.cpu.l2cache.ReadReq_hits::cpu.inst            2                       # number of ReadReq hits
857system.cpu.l2cache.ReadReq_hits::total              2                       # number of ReadReq hits
858system.cpu.l2cache.demand_hits::cpu.inst            2                       # number of demand (read+write) hits
859system.cpu.l2cache.demand_hits::total               2                       # number of demand (read+write) hits
860system.cpu.l2cache.overall_hits::cpu.inst            2                       # number of overall hits
861system.cpu.l2cache.overall_hits::total              2                       # number of overall hits
862system.cpu.l2cache.ReadReq_misses::cpu.inst          627                       # number of ReadReq misses
863system.cpu.l2cache.ReadReq_misses::cpu.data          208                       # number of ReadReq misses
864system.cpu.l2cache.ReadReq_misses::total          835                       # number of ReadReq misses
865system.cpu.l2cache.ReadExReq_misses::cpu.data          146                       # number of ReadExReq misses
866system.cpu.l2cache.ReadExReq_misses::total          146                       # number of ReadExReq misses
867system.cpu.l2cache.demand_misses::cpu.inst          627                       # number of demand (read+write) misses
868system.cpu.l2cache.demand_misses::cpu.data          354                       # number of demand (read+write) misses
869system.cpu.l2cache.demand_misses::total           981                       # number of demand (read+write) misses
870system.cpu.l2cache.overall_misses::cpu.inst          627                       # number of overall misses
871system.cpu.l2cache.overall_misses::cpu.data          354                       # number of overall misses
872system.cpu.l2cache.overall_misses::total          981                       # number of overall misses
873system.cpu.l2cache.ReadReq_miss_latency::cpu.inst     46310000                       # number of ReadReq miss cycles
874system.cpu.l2cache.ReadReq_miss_latency::cpu.data     17053750                       # number of ReadReq miss cycles
875system.cpu.l2cache.ReadReq_miss_latency::total     63363750                       # number of ReadReq miss cycles
876system.cpu.l2cache.ReadExReq_miss_latency::cpu.data     11492750                       # number of ReadExReq miss cycles
877system.cpu.l2cache.ReadExReq_miss_latency::total     11492750                       # number of ReadExReq miss cycles
878system.cpu.l2cache.demand_miss_latency::cpu.inst     46310000                       # number of demand (read+write) miss cycles
879system.cpu.l2cache.demand_miss_latency::cpu.data     28546500                       # number of demand (read+write) miss cycles
880system.cpu.l2cache.demand_miss_latency::total     74856500                       # number of demand (read+write) miss cycles
881system.cpu.l2cache.overall_miss_latency::cpu.inst     46310000                       # number of overall miss cycles
882system.cpu.l2cache.overall_miss_latency::cpu.data     28546500                       # number of overall miss cycles
883system.cpu.l2cache.overall_miss_latency::total     74856500                       # number of overall miss cycles
884system.cpu.l2cache.ReadReq_accesses::cpu.inst          629                       # number of ReadReq accesses(hits+misses)
885system.cpu.l2cache.ReadReq_accesses::cpu.data          208                       # number of ReadReq accesses(hits+misses)
886system.cpu.l2cache.ReadReq_accesses::total          837                       # number of ReadReq accesses(hits+misses)
887system.cpu.l2cache.ReadExReq_accesses::cpu.data          146                       # number of ReadExReq accesses(hits+misses)
888system.cpu.l2cache.ReadExReq_accesses::total          146                       # number of ReadExReq accesses(hits+misses)
889system.cpu.l2cache.demand_accesses::cpu.inst          629                       # number of demand (read+write) accesses
890system.cpu.l2cache.demand_accesses::cpu.data          354                       # number of demand (read+write) accesses
891system.cpu.l2cache.demand_accesses::total          983                       # number of demand (read+write) accesses
892system.cpu.l2cache.overall_accesses::cpu.inst          629                       # number of overall (read+write) accesses
893system.cpu.l2cache.overall_accesses::cpu.data          354                       # number of overall (read+write) accesses
894system.cpu.l2cache.overall_accesses::total          983                       # number of overall (read+write) accesses
895system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.996820                       # miss rate for ReadReq accesses
896system.cpu.l2cache.ReadReq_miss_rate::cpu.data            1                       # miss rate for ReadReq accesses
897system.cpu.l2cache.ReadReq_miss_rate::total     0.997611                       # miss rate for ReadReq accesses
898system.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
899system.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
900system.cpu.l2cache.demand_miss_rate::cpu.inst     0.996820                       # miss rate for demand accesses
901system.cpu.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
902system.cpu.l2cache.demand_miss_rate::total     0.997965                       # miss rate for demand accesses
903system.cpu.l2cache.overall_miss_rate::cpu.inst     0.996820                       # miss rate for overall accesses
904system.cpu.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
905system.cpu.l2cache.overall_miss_rate::total     0.997965                       # miss rate for overall accesses
906system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 73859.649123                       # average ReadReq miss latency
907system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 81989.182692                       # average ReadReq miss latency
908system.cpu.l2cache.ReadReq_avg_miss_latency::total 75884.730539                       # average ReadReq miss latency
909system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 78717.465753                       # average ReadExReq miss latency
910system.cpu.l2cache.ReadExReq_avg_miss_latency::total 78717.465753                       # average ReadExReq miss latency
911system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 73859.649123                       # average overall miss latency
912system.cpu.l2cache.demand_avg_miss_latency::cpu.data 80639.830508                       # average overall miss latency
913system.cpu.l2cache.demand_avg_miss_latency::total 76306.320082                       # average overall miss latency
914system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 73859.649123                       # average overall miss latency
915system.cpu.l2cache.overall_avg_miss_latency::cpu.data 80639.830508                       # average overall miss latency
916system.cpu.l2cache.overall_avg_miss_latency::total 76306.320082                       # average overall miss latency
917system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
918system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
919system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
920system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
921system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
922system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
923system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
924system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
925system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          627                       # number of ReadReq MSHR misses
926system.cpu.l2cache.ReadReq_mshr_misses::cpu.data          208                       # number of ReadReq MSHR misses
927system.cpu.l2cache.ReadReq_mshr_misses::total          835                       # number of ReadReq MSHR misses
928system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data          146                       # number of ReadExReq MSHR misses
929system.cpu.l2cache.ReadExReq_mshr_misses::total          146                       # number of ReadExReq MSHR misses
930system.cpu.l2cache.demand_mshr_misses::cpu.inst          627                       # number of demand (read+write) MSHR misses
931system.cpu.l2cache.demand_mshr_misses::cpu.data          354                       # number of demand (read+write) MSHR misses
932system.cpu.l2cache.demand_mshr_misses::total          981                       # number of demand (read+write) MSHR misses
933system.cpu.l2cache.overall_mshr_misses::cpu.inst          627                       # number of overall MSHR misses
934system.cpu.l2cache.overall_mshr_misses::cpu.data          354                       # number of overall MSHR misses
935system.cpu.l2cache.overall_mshr_misses::total          981                       # number of overall MSHR misses
936system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     38486500                       # number of ReadReq MSHR miss cycles
937system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data     14492750                       # number of ReadReq MSHR miss cycles
938system.cpu.l2cache.ReadReq_mshr_miss_latency::total     52979250                       # number of ReadReq MSHR miss cycles
939system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      9689750                       # number of ReadExReq MSHR miss cycles
940system.cpu.l2cache.ReadExReq_mshr_miss_latency::total      9689750                       # number of ReadExReq MSHR miss cycles
941system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     38486500                       # number of demand (read+write) MSHR miss cycles
942system.cpu.l2cache.demand_mshr_miss_latency::cpu.data     24182500                       # number of demand (read+write) MSHR miss cycles
943system.cpu.l2cache.demand_mshr_miss_latency::total     62669000                       # number of demand (read+write) MSHR miss cycles
944system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     38486500                       # number of overall MSHR miss cycles
945system.cpu.l2cache.overall_mshr_miss_latency::cpu.data     24182500                       # number of overall MSHR miss cycles
946system.cpu.l2cache.overall_mshr_miss_latency::total     62669000                       # number of overall MSHR miss cycles
947system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.996820                       # mshr miss rate for ReadReq accesses
948system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadReq accesses
949system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.997611                       # mshr miss rate for ReadReq accesses
950system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
951system.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
952system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.996820                       # mshr miss rate for demand accesses
953system.cpu.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
954system.cpu.l2cache.demand_mshr_miss_rate::total     0.997965                       # mshr miss rate for demand accesses
955system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.996820                       # mshr miss rate for overall accesses
956system.cpu.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
957system.cpu.l2cache.overall_mshr_miss_rate::total     0.997965                       # mshr miss rate for overall accesses
958system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 61381.977671                       # average ReadReq mshr miss latency
959system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 69676.682692                       # average ReadReq mshr miss latency
960system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 63448.203593                       # average ReadReq mshr miss latency
961system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 66368.150685                       # average ReadExReq mshr miss latency
962system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 66368.150685                       # average ReadExReq mshr miss latency
963system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 61381.977671                       # average overall mshr miss latency
964system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 68312.146893                       # average overall mshr miss latency
965system.cpu.l2cache.demand_avg_mshr_miss_latency::total 63882.772681                       # average overall mshr miss latency
966system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 61381.977671                       # average overall mshr miss latency
967system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 68312.146893                       # average overall mshr miss latency
968system.cpu.l2cache.overall_avg_mshr_miss_latency::total 63882.772681                       # average overall mshr miss latency
969system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
970system.cpu.dcache.tags.replacements::0              0                       # number of replacements
971system.cpu.dcache.tags.replacements::1              0                       # number of replacements
972system.cpu.dcache.tags.replacements::total            0                       # number of replacements
973system.cpu.dcache.tags.tagsinuse           215.425119                       # Cycle average of tags in use
974system.cpu.dcache.tags.total_refs                4587                       # Total number of references to valid blocks.
975system.cpu.dcache.tags.sampled_refs               354                       # Sample count of references to valid blocks.
976system.cpu.dcache.tags.avg_refs             12.957627                       # Average number of references to valid blocks.
977system.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
978system.cpu.dcache.tags.occ_blocks::cpu.data   215.425119                       # Average occupied blocks per requestor
979system.cpu.dcache.tags.occ_percent::cpu.data     0.052594                       # Average percentage of cache occupancy
980system.cpu.dcache.tags.occ_percent::total     0.052594                       # Average percentage of cache occupancy
981system.cpu.dcache.tags.occ_task_id_blocks::1024          354                       # Occupied blocks per task id
982system.cpu.dcache.tags.age_task_id_blocks_1024::0           96                       # Occupied blocks per task id
983system.cpu.dcache.tags.age_task_id_blocks_1024::1          258                       # Occupied blocks per task id
984system.cpu.dcache.tags.occ_task_id_percent::1024     0.086426                       # Percentage of cache occupancy per task id
985system.cpu.dcache.tags.tag_accesses             11596                       # Number of tag accesses
986system.cpu.dcache.tags.data_accesses            11596                       # Number of data accesses
987system.cpu.dcache.ReadReq_hits::cpu.data         3561                       # number of ReadReq hits
988system.cpu.dcache.ReadReq_hits::total            3561                       # number of ReadReq hits
989system.cpu.dcache.WriteReq_hits::cpu.data         1026                       # number of WriteReq hits
990system.cpu.dcache.WriteReq_hits::total           1026                       # number of WriteReq hits
991system.cpu.dcache.demand_hits::cpu.data          4587                       # number of demand (read+write) hits
992system.cpu.dcache.demand_hits::total             4587                       # number of demand (read+write) hits
993system.cpu.dcache.overall_hits::cpu.data         4587                       # number of overall hits
994system.cpu.dcache.overall_hits::total            4587                       # number of overall hits
995system.cpu.dcache.ReadReq_misses::cpu.data          330                       # number of ReadReq misses
996system.cpu.dcache.ReadReq_misses::total           330                       # number of ReadReq misses
997system.cpu.dcache.WriteReq_misses::cpu.data          704                       # number of WriteReq misses
998system.cpu.dcache.WriteReq_misses::total          704                       # number of WriteReq misses
999system.cpu.dcache.demand_misses::cpu.data         1034                       # number of demand (read+write) misses
1000system.cpu.dcache.demand_misses::total           1034                       # number of demand (read+write) misses
1001system.cpu.dcache.overall_misses::cpu.data         1034                       # number of overall misses
1002system.cpu.dcache.overall_misses::total          1034                       # number of overall misses
1003system.cpu.dcache.ReadReq_miss_latency::cpu.data     24450500                       # number of ReadReq miss cycles
1004system.cpu.dcache.ReadReq_miss_latency::total     24450500                       # number of ReadReq miss cycles
1005system.cpu.dcache.WriteReq_miss_latency::cpu.data     50450459                       # number of WriteReq miss cycles
1006system.cpu.dcache.WriteReq_miss_latency::total     50450459                       # number of WriteReq miss cycles
1007system.cpu.dcache.demand_miss_latency::cpu.data     74900959                       # number of demand (read+write) miss cycles
1008system.cpu.dcache.demand_miss_latency::total     74900959                       # number of demand (read+write) miss cycles
1009system.cpu.dcache.overall_miss_latency::cpu.data     74900959                       # number of overall miss cycles
1010system.cpu.dcache.overall_miss_latency::total     74900959                       # number of overall miss cycles
1011system.cpu.dcache.ReadReq_accesses::cpu.data         3891                       # number of ReadReq accesses(hits+misses)
1012system.cpu.dcache.ReadReq_accesses::total         3891                       # number of ReadReq accesses(hits+misses)
1013system.cpu.dcache.WriteReq_accesses::cpu.data         1730                       # number of WriteReq accesses(hits+misses)
1014system.cpu.dcache.WriteReq_accesses::total         1730                       # number of WriteReq accesses(hits+misses)
1015system.cpu.dcache.demand_accesses::cpu.data         5621                       # number of demand (read+write) accesses
1016system.cpu.dcache.demand_accesses::total         5621                       # number of demand (read+write) accesses
1017system.cpu.dcache.overall_accesses::cpu.data         5621                       # number of overall (read+write) accesses
1018system.cpu.dcache.overall_accesses::total         5621                       # number of overall (read+write) accesses
1019system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.084811                       # miss rate for ReadReq accesses
1020system.cpu.dcache.ReadReq_miss_rate::total     0.084811                       # miss rate for ReadReq accesses
1021system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.406936                       # miss rate for WriteReq accesses
1022system.cpu.dcache.WriteReq_miss_rate::total     0.406936                       # miss rate for WriteReq accesses
1023system.cpu.dcache.demand_miss_rate::cpu.data     0.183953                       # miss rate for demand accesses
1024system.cpu.dcache.demand_miss_rate::total     0.183953                       # miss rate for demand accesses
1025system.cpu.dcache.overall_miss_rate::cpu.data     0.183953                       # miss rate for overall accesses
1026system.cpu.dcache.overall_miss_rate::total     0.183953                       # miss rate for overall accesses
1027system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 74092.424242                       # average ReadReq miss latency
1028system.cpu.dcache.ReadReq_avg_miss_latency::total 74092.424242                       # average ReadReq miss latency
1029system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 71662.583807                       # average WriteReq miss latency
1030system.cpu.dcache.WriteReq_avg_miss_latency::total 71662.583807                       # average WriteReq miss latency
1031system.cpu.dcache.demand_avg_miss_latency::cpu.data 72438.064797                       # average overall miss latency
1032system.cpu.dcache.demand_avg_miss_latency::total 72438.064797                       # average overall miss latency
1033system.cpu.dcache.overall_avg_miss_latency::cpu.data 72438.064797                       # average overall miss latency
1034system.cpu.dcache.overall_avg_miss_latency::total 72438.064797                       # average overall miss latency
1035system.cpu.dcache.blocked_cycles::no_mshrs         4010                       # number of cycles access was blocked
1036system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1037system.cpu.dcache.blocked::no_mshrs               101                       # number of cycles access was blocked
1038system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
1039system.cpu.dcache.avg_blocked_cycles::no_mshrs    39.702970                       # average number of cycles each access was blocked
1040system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1041system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
1042system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
1043system.cpu.dcache.ReadReq_mshr_hits::cpu.data          122                       # number of ReadReq MSHR hits
1044system.cpu.dcache.ReadReq_mshr_hits::total          122                       # number of ReadReq MSHR hits
1045system.cpu.dcache.WriteReq_mshr_hits::cpu.data          558                       # number of WriteReq MSHR hits
1046system.cpu.dcache.WriteReq_mshr_hits::total          558                       # number of WriteReq MSHR hits
1047system.cpu.dcache.demand_mshr_hits::cpu.data          680                       # number of demand (read+write) MSHR hits
1048system.cpu.dcache.demand_mshr_hits::total          680                       # number of demand (read+write) MSHR hits
1049system.cpu.dcache.overall_mshr_hits::cpu.data          680                       # number of overall MSHR hits
1050system.cpu.dcache.overall_mshr_hits::total          680                       # number of overall MSHR hits
1051system.cpu.dcache.ReadReq_mshr_misses::cpu.data          208                       # number of ReadReq MSHR misses
1052system.cpu.dcache.ReadReq_mshr_misses::total          208                       # number of ReadReq MSHR misses
1053system.cpu.dcache.WriteReq_mshr_misses::cpu.data          146                       # number of WriteReq MSHR misses
1054system.cpu.dcache.WriteReq_mshr_misses::total          146                       # number of WriteReq MSHR misses
1055system.cpu.dcache.demand_mshr_misses::cpu.data          354                       # number of demand (read+write) MSHR misses
1056system.cpu.dcache.demand_mshr_misses::total          354                       # number of demand (read+write) MSHR misses
1057system.cpu.dcache.overall_mshr_misses::cpu.data          354                       # number of overall MSHR misses
1058system.cpu.dcache.overall_mshr_misses::total          354                       # number of overall MSHR misses
1059system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data     17272750                       # number of ReadReq MSHR miss cycles
1060system.cpu.dcache.ReadReq_mshr_miss_latency::total     17272750                       # number of ReadReq MSHR miss cycles
1061system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data     11640746                       # number of WriteReq MSHR miss cycles
1062system.cpu.dcache.WriteReq_mshr_miss_latency::total     11640746                       # number of WriteReq MSHR miss cycles
1063system.cpu.dcache.demand_mshr_miss_latency::cpu.data     28913496                       # number of demand (read+write) MSHR miss cycles
1064system.cpu.dcache.demand_mshr_miss_latency::total     28913496                       # number of demand (read+write) MSHR miss cycles
1065system.cpu.dcache.overall_mshr_miss_latency::cpu.data     28913496                       # number of overall MSHR miss cycles
1066system.cpu.dcache.overall_mshr_miss_latency::total     28913496                       # number of overall MSHR miss cycles
1067system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.053457                       # mshr miss rate for ReadReq accesses
1068system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.053457                       # mshr miss rate for ReadReq accesses
1069system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.084393                       # mshr miss rate for WriteReq accesses
1070system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.084393                       # mshr miss rate for WriteReq accesses
1071system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.062978                       # mshr miss rate for demand accesses
1072system.cpu.dcache.demand_mshr_miss_rate::total     0.062978                       # mshr miss rate for demand accesses
1073system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.062978                       # mshr miss rate for overall accesses
1074system.cpu.dcache.overall_mshr_miss_rate::total     0.062978                       # mshr miss rate for overall accesses
1075system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 83042.067308                       # average ReadReq mshr miss latency
1076system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 83042.067308                       # average ReadReq mshr miss latency
1077system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 79731.136986                       # average WriteReq mshr miss latency
1078system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 79731.136986                       # average WriteReq mshr miss latency
1079system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 81676.542373                       # average overall mshr miss latency
1080system.cpu.dcache.demand_avg_mshr_miss_latency::total 81676.542373                       # average overall mshr miss latency
1081system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 81676.542373                       # average overall mshr miss latency
1082system.cpu.dcache.overall_avg_mshr_miss_latency::total 81676.542373                       # average overall mshr miss latency
1083system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
1084
1085---------- End Simulation Statistics   ----------
1086