stats.txt revision 3041
1
2---------- Begin Simulation Statistics ----------
3host_inst_rate                                  67697                       # Simulator instruction rate (inst/s)
4host_mem_usage                                 158936                       # Number of bytes of host memory used
5host_seconds                                     0.08                       # Real time elapsed on the host
6host_tick_rate                                 102046                       # Simulator tick rate (ticks/s)
7sim_freq                                 1000000000000                       # Frequency of simulated ticks
8sim_insts                                        5657                       # Number of instructions simulated
9sim_seconds                                  0.000000                       # Number of seconds simulated
10sim_ticks                                        8573                       # Number of ticks simulated
11system.cpu.dcache.ReadReq_accesses               1131                       # number of ReadReq accesses(hits+misses)
12system.cpu.dcache.ReadReq_avg_miss_latency 1791574296802328064                       # average ReadReq miss latency
13system.cpu.dcache.ReadReq_avg_mshr_miss_latency            2                       # average ReadReq mshr miss latency
14system.cpu.dcache.ReadReq_hits                   1052                       # number of ReadReq hits
15system.cpu.dcache.ReadReq_miss_latency   141534369447383908352                       # number of ReadReq miss cycles
16system.cpu.dcache.ReadReq_miss_rate          0.069850                       # miss rate for ReadReq accesses
17system.cpu.dcache.ReadReq_misses                   79                       # number of ReadReq misses
18system.cpu.dcache.ReadReq_mshr_miss_latency          158                       # number of ReadReq MSHR miss cycles
19system.cpu.dcache.ReadReq_mshr_miss_rate     0.069850                       # mshr miss rate for ReadReq accesses
20system.cpu.dcache.ReadReq_mshr_misses              79                       # number of ReadReq MSHR misses
21system.cpu.dcache.WriteReq_accesses               933                       # number of WriteReq accesses(hits+misses)
22system.cpu.dcache.WriteReq_avg_miss_latency 2766176443076198912                       # average WriteReq miss latency
23system.cpu.dcache.WriteReq_avg_mshr_miss_latency            2                       # average WriteReq mshr miss latency
24system.cpu.dcache.WriteReq_hits                   875                       # number of WriteReq hits
25system.cpu.dcache.WriteReq_miss_latency  160438233698419539968                       # number of WriteReq miss cycles
26system.cpu.dcache.WriteReq_miss_rate         0.062165                       # miss rate for WriteReq accesses
27system.cpu.dcache.WriteReq_misses                  58                       # number of WriteReq misses
28system.cpu.dcache.WriteReq_mshr_miss_latency          100                       # number of WriteReq MSHR miss cycles
29system.cpu.dcache.WriteReq_mshr_miss_rate     0.053591                       # mshr miss rate for WriteReq accesses
30system.cpu.dcache.WriteReq_mshr_misses             50                       # number of WriteReq MSHR misses
31system.cpu.dcache.avg_blocked_cycles_no_mshrs <err: div-0>                       # average number of cycles each access was blocked
32system.cpu.dcache.avg_blocked_cycles_no_targets <err: div-0>                       # average number of cycles each access was blocked
33system.cpu.dcache.avg_refs                  14.065693                       # Average number of references to valid blocks.
34system.cpu.dcache.blocked_no_mshrs                  0                       # number of cycles access was blocked
35system.cpu.dcache.blocked_no_targets                0                       # number of cycles access was blocked
36system.cpu.dcache.blocked_cycles_no_mshrs            0                       # number of cycles access was blocked
37system.cpu.dcache.blocked_cycles_no_targets            0                       # number of cycles access was blocked
38system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
39system.cpu.dcache.demand_accesses                2064                       # number of demand (read+write) accesses
40system.cpu.dcache.demand_avg_miss_latency 2204179585005864704                       # average overall miss latency
41system.cpu.dcache.demand_avg_mshr_miss_latency            2                       # average overall mshr miss latency
42system.cpu.dcache.demand_hits                    1927                       # number of demand (read+write) hits
43system.cpu.dcache.demand_miss_latency    301972603145803464704                       # number of demand (read+write) miss cycles
44system.cpu.dcache.demand_miss_rate           0.066376                       # miss rate for demand accesses
45system.cpu.dcache.demand_misses                   137                       # number of demand (read+write) misses
46system.cpu.dcache.demand_mshr_hits                  0                       # number of demand (read+write) MSHR hits
47system.cpu.dcache.demand_mshr_miss_latency          258                       # number of demand (read+write) MSHR miss cycles
48system.cpu.dcache.demand_mshr_miss_rate      0.062500                       # mshr miss rate for demand accesses
49system.cpu.dcache.demand_mshr_misses              129                       # number of demand (read+write) MSHR misses
50system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
51system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
52system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
53system.cpu.dcache.overall_accesses               2064                       # number of overall (read+write) accesses
54system.cpu.dcache.overall_avg_miss_latency 2204179585005864704                       # average overall miss latency
55system.cpu.dcache.overall_avg_mshr_miss_latency            2                       # average overall mshr miss latency
56system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0>                       # average overall mshr uncacheable latency
57system.cpu.dcache.overall_hits                   1927                       # number of overall hits
58system.cpu.dcache.overall_miss_latency   301972603145803464704                       # number of overall miss cycles
59system.cpu.dcache.overall_miss_rate          0.066376                       # miss rate for overall accesses
60system.cpu.dcache.overall_misses                  137                       # number of overall misses
61system.cpu.dcache.overall_mshr_hits                 0                       # number of overall MSHR hits
62system.cpu.dcache.overall_mshr_miss_latency          258                       # number of overall MSHR miss cycles
63system.cpu.dcache.overall_mshr_miss_rate     0.062500                       # mshr miss rate for overall accesses
64system.cpu.dcache.overall_mshr_misses             129                       # number of overall MSHR misses
65system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
66system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
67system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
68system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
69system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
70system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
71system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
72system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
73system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
74system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
75system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
76system.cpu.dcache.replacements                      0                       # number of replacements
77system.cpu.dcache.sampled_refs                    137                       # Sample count of references to valid blocks.
78system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
79system.cpu.dcache.tagsinuse                 91.822487                       # Cycle average of tags in use
80system.cpu.dcache.total_refs                     1927                       # Total number of references to valid blocks.
81system.cpu.dcache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
82system.cpu.dcache.writebacks                        0                       # number of writebacks
83system.cpu.icache.ReadReq_accesses               5658                       # number of ReadReq accesses(hits+misses)
84system.cpu.icache.ReadReq_avg_miss_latency 1549898021785231104                       # average ReadReq miss latency
85system.cpu.icache.ReadReq_avg_mshr_miss_latency     1.993399                       # average ReadReq mshr miss latency
86system.cpu.icache.ReadReq_hits                   5355                       # number of ReadReq hits
87system.cpu.icache.ReadReq_miss_latency   469619100600925028352                       # number of ReadReq miss cycles
88system.cpu.icache.ReadReq_miss_rate          0.053552                       # miss rate for ReadReq accesses
89system.cpu.icache.ReadReq_misses                  303                       # number of ReadReq misses
90system.cpu.icache.ReadReq_mshr_miss_latency          604                       # number of ReadReq MSHR miss cycles
91system.cpu.icache.ReadReq_mshr_miss_rate     0.053552                       # mshr miss rate for ReadReq accesses
92system.cpu.icache.ReadReq_mshr_misses             303                       # number of ReadReq MSHR misses
93system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0>                       # average number of cycles each access was blocked
94system.cpu.icache.avg_blocked_cycles_no_targets <err: div-0>                       # average number of cycles each access was blocked
95system.cpu.icache.avg_refs                  17.673267                       # Average number of references to valid blocks.
96system.cpu.icache.blocked_no_mshrs                  0                       # number of cycles access was blocked
97system.cpu.icache.blocked_no_targets                0                       # number of cycles access was blocked
98system.cpu.icache.blocked_cycles_no_mshrs            0                       # number of cycles access was blocked
99system.cpu.icache.blocked_cycles_no_targets            0                       # number of cycles access was blocked
100system.cpu.icache.cache_copies                      0                       # number of cache copies performed
101system.cpu.icache.demand_accesses                5658                       # number of demand (read+write) accesses
102system.cpu.icache.demand_avg_miss_latency 1549898021785231104                       # average overall miss latency
103system.cpu.icache.demand_avg_mshr_miss_latency     1.993399                       # average overall mshr miss latency
104system.cpu.icache.demand_hits                    5355                       # number of demand (read+write) hits
105system.cpu.icache.demand_miss_latency    469619100600925028352                       # number of demand (read+write) miss cycles
106system.cpu.icache.demand_miss_rate           0.053552                       # miss rate for demand accesses
107system.cpu.icache.demand_misses                   303                       # number of demand (read+write) misses
108system.cpu.icache.demand_mshr_hits                  0                       # number of demand (read+write) MSHR hits
109system.cpu.icache.demand_mshr_miss_latency          604                       # number of demand (read+write) MSHR miss cycles
110system.cpu.icache.demand_mshr_miss_rate      0.053552                       # mshr miss rate for demand accesses
111system.cpu.icache.demand_mshr_misses              303                       # number of demand (read+write) MSHR misses
112system.cpu.icache.fast_writes                       0                       # number of fast writes performed
113system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
114system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
115system.cpu.icache.overall_accesses               5658                       # number of overall (read+write) accesses
116system.cpu.icache.overall_avg_miss_latency 1549898021785231104                       # average overall miss latency
117system.cpu.icache.overall_avg_mshr_miss_latency     1.993399                       # average overall mshr miss latency
118system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0>                       # average overall mshr uncacheable latency
119system.cpu.icache.overall_hits                   5355                       # number of overall hits
120system.cpu.icache.overall_miss_latency   469619100600925028352                       # number of overall miss cycles
121system.cpu.icache.overall_miss_rate          0.053552                       # miss rate for overall accesses
122system.cpu.icache.overall_misses                  303                       # number of overall misses
123system.cpu.icache.overall_mshr_hits                 0                       # number of overall MSHR hits
124system.cpu.icache.overall_mshr_miss_latency          604                       # number of overall MSHR miss cycles
125system.cpu.icache.overall_mshr_miss_rate     0.053552                       # mshr miss rate for overall accesses
126system.cpu.icache.overall_mshr_misses             303                       # number of overall MSHR misses
127system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
128system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
129system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
130system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
131system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
132system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
133system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
134system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
135system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
136system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
137system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
138system.cpu.icache.replacements                     13                       # number of replacements
139system.cpu.icache.sampled_refs                    303                       # Sample count of references to valid blocks.
140system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
141system.cpu.icache.tagsinuse                138.188010                       # Cycle average of tags in use
142system.cpu.icache.total_refs                     5355                       # Total number of references to valid blocks.
143system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
144system.cpu.icache.writebacks                        0                       # number of writebacks
145system.cpu.idle_fraction                            0                       # Percentage of idle cycles
146system.cpu.l2cache.ReadReq_accesses               440                       # number of ReadReq accesses(hits+misses)
147system.cpu.l2cache.ReadReq_avg_miss_latency     1.963470                       # average ReadReq miss latency
148system.cpu.l2cache.ReadReq_avg_mshr_miss_latency            1                       # average ReadReq mshr miss latency
149system.cpu.l2cache.ReadReq_hits                     2                       # number of ReadReq hits
150system.cpu.l2cache.ReadReq_miss_latency           860                       # number of ReadReq miss cycles
151system.cpu.l2cache.ReadReq_miss_rate         0.995455                       # miss rate for ReadReq accesses
152system.cpu.l2cache.ReadReq_misses                 438                       # number of ReadReq misses
153system.cpu.l2cache.ReadReq_mshr_miss_latency          430                       # number of ReadReq MSHR miss cycles
154system.cpu.l2cache.ReadReq_mshr_miss_rate     0.977273                       # mshr miss rate for ReadReq accesses
155system.cpu.l2cache.ReadReq_mshr_misses            430                       # number of ReadReq MSHR misses
156system.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0>                       # average number of cycles each access was blocked
157system.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0>                       # average number of cycles each access was blocked
158system.cpu.l2cache.avg_refs                  0.004566                       # Average number of references to valid blocks.
159system.cpu.l2cache.blocked_no_mshrs                 0                       # number of cycles access was blocked
160system.cpu.l2cache.blocked_no_targets               0                       # number of cycles access was blocked
161system.cpu.l2cache.blocked_cycles_no_mshrs            0                       # number of cycles access was blocked
162system.cpu.l2cache.blocked_cycles_no_targets            0                       # number of cycles access was blocked
163system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
164system.cpu.l2cache.demand_accesses                440                       # number of demand (read+write) accesses
165system.cpu.l2cache.demand_avg_miss_latency     1.963470                       # average overall miss latency
166system.cpu.l2cache.demand_avg_mshr_miss_latency            1                       # average overall mshr miss latency
167system.cpu.l2cache.demand_hits                      2                       # number of demand (read+write) hits
168system.cpu.l2cache.demand_miss_latency            860                       # number of demand (read+write) miss cycles
169system.cpu.l2cache.demand_miss_rate          0.995455                       # miss rate for demand accesses
170system.cpu.l2cache.demand_misses                  438                       # number of demand (read+write) misses
171system.cpu.l2cache.demand_mshr_hits                 0                       # number of demand (read+write) MSHR hits
172system.cpu.l2cache.demand_mshr_miss_latency          430                       # number of demand (read+write) MSHR miss cycles
173system.cpu.l2cache.demand_mshr_miss_rate     0.977273                       # mshr miss rate for demand accesses
174system.cpu.l2cache.demand_mshr_misses             430                       # number of demand (read+write) MSHR misses
175system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
176system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
177system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
178system.cpu.l2cache.overall_accesses               440                       # number of overall (read+write) accesses
179system.cpu.l2cache.overall_avg_miss_latency     1.963470                       # average overall miss latency
180system.cpu.l2cache.overall_avg_mshr_miss_latency            1                       # average overall mshr miss latency
181system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0>                       # average overall mshr uncacheable latency
182system.cpu.l2cache.overall_hits                     2                       # number of overall hits
183system.cpu.l2cache.overall_miss_latency           860                       # number of overall miss cycles
184system.cpu.l2cache.overall_miss_rate         0.995455                       # miss rate for overall accesses
185system.cpu.l2cache.overall_misses                 438                       # number of overall misses
186system.cpu.l2cache.overall_mshr_hits                0                       # number of overall MSHR hits
187system.cpu.l2cache.overall_mshr_miss_latency          430                       # number of overall MSHR miss cycles
188system.cpu.l2cache.overall_mshr_miss_rate     0.977273                       # mshr miss rate for overall accesses
189system.cpu.l2cache.overall_mshr_misses            430                       # number of overall MSHR misses
190system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
191system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
192system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
193system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
194system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
195system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
196system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
197system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
198system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
199system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
200system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
201system.cpu.l2cache.replacements                     0                       # number of replacements
202system.cpu.l2cache.sampled_refs                   438                       # Sample count of references to valid blocks.
203system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
204system.cpu.l2cache.tagsinuse               231.300093                       # Cycle average of tags in use
205system.cpu.l2cache.total_refs                       2                       # Total number of references to valid blocks.
206system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
207system.cpu.l2cache.writebacks                       0                       # number of writebacks
208system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
209system.cpu.numCycles                                0                       # number of cpu cycles simulated
210system.cpu.num_insts                             5657                       # Number of instructions executed
211system.cpu.num_refs                              2055                       # Number of memory references
212system.cpu.workload.PROG:num_syscalls              13                       # Number of system calls
213
214---------- End Simulation Statistics   ----------
215