stats.txt revision 11680
13096SN/A
23096SN/A---------- Begin Simulation Statistics ----------
311680SCurtis.Dunham@arm.comsim_seconds                                  0.000024                       # Number of seconds simulated
411680SCurtis.Dunham@arm.comsim_ticks                                    23776000                       # Number of ticks simulated
511680SCurtis.Dunham@arm.comfinal_tick                                   23776000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
68428SN/Asim_freq                                 1000000000000                       # Frequency of simulated ticks
711680SCurtis.Dunham@arm.comhost_inst_rate                                  93889                       # Simulator instruction rate (inst/s)
811680SCurtis.Dunham@arm.comhost_op_rate                                    93856                       # Simulator op (including micro ops) rate (op/s)
911680SCurtis.Dunham@arm.comhost_tick_rate                              349385939                       # Simulator tick rate (ticks/s)
1011680SCurtis.Dunham@arm.comhost_mem_usage                                 252568                       # Number of bytes of host memory used
1111680SCurtis.Dunham@arm.comhost_seconds                                     0.07                       # Real time elapsed on the host
1211390Ssteve.reinhardt@amd.comsim_insts                                        6385                       # Number of instructions simulated
1311390Ssteve.reinhardt@amd.comsim_ops                                          6385                       # Number of ops (including micro ops) simulated
1410036SAli.Saidi@ARM.comsystem.voltage_domain.voltage                       1                       # Voltage in Volts
1510036SAli.Saidi@ARM.comsystem.clk_domain.clock                          1000                       # Clock period in ticks
1611680SCurtis.Dunham@arm.comsystem.physmem.pwrStateResidencyTicks::UNDEFINED     23776000                       # Cumulative time (in ticks) in various power states
1711440SCurtis.Dunham@arm.comsystem.physmem.bytes_read::cpu.inst             19968                       # Number of bytes read from this memory
1811390Ssteve.reinhardt@amd.comsystem.physmem.bytes_read::cpu.data             11072                       # Number of bytes read from this memory
1911440SCurtis.Dunham@arm.comsystem.physmem.bytes_read::total                31040                       # Number of bytes read from this memory
2011440SCurtis.Dunham@arm.comsystem.physmem.bytes_inst_read::cpu.inst        19968                       # Number of instructions bytes read from this memory
2111440SCurtis.Dunham@arm.comsystem.physmem.bytes_inst_read::total           19968                       # Number of instructions bytes read from this memory
2211440SCurtis.Dunham@arm.comsystem.physmem.num_reads::cpu.inst                312                       # Number of read requests responded to by this memory
2311390Ssteve.reinhardt@amd.comsystem.physmem.num_reads::cpu.data                173                       # Number of read requests responded to by this memory
2411440SCurtis.Dunham@arm.comsystem.physmem.num_reads::total                   485                       # Number of read requests responded to by this memory
2511680SCurtis.Dunham@arm.comsystem.physmem.bw_read::cpu.inst            839838493                       # Total read bandwidth from this memory (bytes/s)
2611680SCurtis.Dunham@arm.comsystem.physmem.bw_read::cpu.data            465679677                       # Total read bandwidth from this memory (bytes/s)
2711680SCurtis.Dunham@arm.comsystem.physmem.bw_read::total              1305518170                       # Total read bandwidth from this memory (bytes/s)
2811680SCurtis.Dunham@arm.comsystem.physmem.bw_inst_read::cpu.inst       839838493                       # Instruction read bandwidth from this memory (bytes/s)
2911680SCurtis.Dunham@arm.comsystem.physmem.bw_inst_read::total          839838493                       # Instruction read bandwidth from this memory (bytes/s)
3011680SCurtis.Dunham@arm.comsystem.physmem.bw_total::cpu.inst           839838493                       # Total bandwidth to/from this memory (bytes/s)
3111680SCurtis.Dunham@arm.comsystem.physmem.bw_total::cpu.data           465679677                       # Total bandwidth to/from this memory (bytes/s)
3211680SCurtis.Dunham@arm.comsystem.physmem.bw_total::total             1305518170                       # Total bandwidth to/from this memory (bytes/s)
3311440SCurtis.Dunham@arm.comsystem.physmem.readReqs                           485                       # Number of read requests accepted
349978Sandreas.hansson@arm.comsystem.physmem.writeReqs                            0                       # Number of write requests accepted
3511440SCurtis.Dunham@arm.comsystem.physmem.readBursts                         485                       # Number of DRAM read bursts, including those serviced by the write queue
369978Sandreas.hansson@arm.comsystem.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
3711440SCurtis.Dunham@arm.comsystem.physmem.bytesReadDRAM                    31040                       # Total number of bytes read from DRAM
389978Sandreas.hansson@arm.comsystem.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
399978Sandreas.hansson@arm.comsystem.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
4011440SCurtis.Dunham@arm.comsystem.physmem.bytesReadSys                     31040                       # Total read bytes from the system interface side
419978Sandreas.hansson@arm.comsystem.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
429978Sandreas.hansson@arm.comsystem.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
439978Sandreas.hansson@arm.comsystem.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
449978Sandreas.hansson@arm.comsystem.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
4511440SCurtis.Dunham@arm.comsystem.physmem.perBankRdBursts::0                  69                       # Per bank write bursts
4611103Snilay@cs.wisc.edusystem.physmem.perBankRdBursts::1                  32                       # Per bank write bursts
4711440SCurtis.Dunham@arm.comsystem.physmem.perBankRdBursts::2                  33                       # Per bank write bursts
489978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::3                  47                       # Per bank write bursts
4911390Ssteve.reinhardt@amd.comsystem.physmem.perBankRdBursts::4                  42                       # Per bank write bursts
5010352Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::5                  20                       # Per bank write bursts
519978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::6                   1                       # Per bank write bursts
529978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::7                   3                       # Per bank write bursts
539978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::8                   0                       # Per bank write bursts
549978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::9                   1                       # Per bank write bursts
5510726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::10                 22                       # Per bank write bursts
5610352Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::11                 25                       # Per bank write bursts
579978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::12                 14                       # Per bank write bursts
5811103Snilay@cs.wisc.edusystem.physmem.perBankRdBursts::13                118                       # Per bank write bursts
599978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::14                 45                       # Per bank write bursts
6011390Ssteve.reinhardt@amd.comsystem.physmem.perBankRdBursts::15                 13                       # Per bank write bursts
619978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
629978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
639978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
649978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
659978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
669978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
679978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
689978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
699978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
709978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
719978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
729978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
739978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
749978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
759978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
769978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
779978Sandreas.hansson@arm.comsystem.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
789978Sandreas.hansson@arm.comsystem.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
7911680SCurtis.Dunham@arm.comsystem.physmem.totGap                        23381000                       # Total gap between requests
809978Sandreas.hansson@arm.comsystem.physmem.readPktSize::0                       0                       # Read request sizes (log2)
819978Sandreas.hansson@arm.comsystem.physmem.readPktSize::1                       0                       # Read request sizes (log2)
829978Sandreas.hansson@arm.comsystem.physmem.readPktSize::2                       0                       # Read request sizes (log2)
839978Sandreas.hansson@arm.comsystem.physmem.readPktSize::3                       0                       # Read request sizes (log2)
849978Sandreas.hansson@arm.comsystem.physmem.readPktSize::4                       0                       # Read request sizes (log2)
859978Sandreas.hansson@arm.comsystem.physmem.readPktSize::5                       0                       # Read request sizes (log2)
8611440SCurtis.Dunham@arm.comsystem.physmem.readPktSize::6                     485                       # Read request sizes (log2)
879978Sandreas.hansson@arm.comsystem.physmem.writePktSize::0                      0                       # Write request sizes (log2)
889978Sandreas.hansson@arm.comsystem.physmem.writePktSize::1                      0                       # Write request sizes (log2)
899978Sandreas.hansson@arm.comsystem.physmem.writePktSize::2                      0                       # Write request sizes (log2)
909978Sandreas.hansson@arm.comsystem.physmem.writePktSize::3                      0                       # Write request sizes (log2)
919978Sandreas.hansson@arm.comsystem.physmem.writePktSize::4                      0                       # Write request sizes (log2)
929978Sandreas.hansson@arm.comsystem.physmem.writePktSize::5                      0                       # Write request sizes (log2)
939978Sandreas.hansson@arm.comsystem.physmem.writePktSize::6                      0                       # Write request sizes (log2)
9411680SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::0                       260                       # What read queue length does an incoming req see
9511680SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::1                       141                       # What read queue length does an incoming req see
9611680SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::2                        52                       # What read queue length does an incoming req see
9711680SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::3                        21                       # What read queue length does an incoming req see
9811680SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::4                        11                       # What read queue length does an incoming req see
999322Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::5                         0                       # What read queue length does an incoming req see
1009312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
1019312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
1029312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
1039312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
1049312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
1059312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
1069312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
1079312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
1089312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
1099312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
1109312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
1119312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
1129312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
1139312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
1149312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
1159312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
1169312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
1179312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
1189312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
1199312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
1209312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
1219312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
1229312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
1239312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
1249312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
1259312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
1269312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
1279312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
1289312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
1299312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
1309312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
1319312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
1329312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
1339312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
1349312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
1359312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
1369312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
1379312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
1389312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
1399312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
1409312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
1419312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
1429312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
1439312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
1449312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
1459312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
1469312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
1479312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
1489312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
1499312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
1509312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
1519312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
1529312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
1539312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
1549312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
1559312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
1569312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
1579312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
15810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
15910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
16010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
16110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
16210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
16310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
16410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
16510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
16610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
16710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
16810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
16910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
17010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
17110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
17210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
17310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
17410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
17510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
17610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
17710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
17810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
17910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
18010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
18110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
18210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
18310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
18410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
18510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
18610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
18710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
18810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
18910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
19011680SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::samples           89                       # Bytes accessed per row activation
19111680SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::mean      348.044944                       # Bytes accessed per row activation
19211680SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::gmean     230.274346                       # Bytes accessed per row activation
19311680SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::stdev     313.082327                       # Bytes accessed per row activation
19411680SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::0-127             21     23.60%     23.60% # Bytes accessed per row activation
19511680SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::128-255           22     24.72%     48.31% # Bytes accessed per row activation
19611680SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::256-383           15     16.85%     65.17% # Bytes accessed per row activation
19711680SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::384-511            9     10.11%     75.28% # Bytes accessed per row activation
19811680SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::512-639            6      6.74%     82.02% # Bytes accessed per row activation
19911680SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::640-767            3      3.37%     85.39% # Bytes accessed per row activation
20011680SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::768-895            2      2.25%     87.64% # Bytes accessed per row activation
20111680SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::896-1023            1      1.12%     88.76% # Bytes accessed per row activation
20211680SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::1024-1151           10     11.24%    100.00% # Bytes accessed per row activation
20311680SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::total             89                       # Bytes accessed per row activation
20411680SCurtis.Dunham@arm.comsystem.physmem.totQLat                        8009750                       # Total ticks spent queuing
20511680SCurtis.Dunham@arm.comsystem.physmem.totMemAccLat                  17103500                       # Total ticks spent from burst creation until serviced by the DRAM
20611440SCurtis.Dunham@arm.comsystem.physmem.totBusLat                      2425000                       # Total ticks spent in databus transfers
20711680SCurtis.Dunham@arm.comsystem.physmem.avgQLat                       16514.95                       # Average queueing delay per DRAM burst
2089978Sandreas.hansson@arm.comsystem.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
20911680SCurtis.Dunham@arm.comsystem.physmem.avgMemAccLat                  35264.95                       # Average memory access latency per DRAM burst
21011680SCurtis.Dunham@arm.comsystem.physmem.avgRdBW                        1305.52                       # Average DRAM read bandwidth in MiByte/s
2119978Sandreas.hansson@arm.comsystem.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
21211680SCurtis.Dunham@arm.comsystem.physmem.avgRdBWSys                     1305.52                       # Average system read bandwidth in MiByte/s
2139978Sandreas.hansson@arm.comsystem.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
2149978Sandreas.hansson@arm.comsystem.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
21511680SCurtis.Dunham@arm.comsystem.physmem.busUtil                          10.20                       # Data bus utilization in percentage
21611680SCurtis.Dunham@arm.comsystem.physmem.busUtilRead                      10.20                       # Data bus utilization in percentage for reads
2179978Sandreas.hansson@arm.comsystem.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
21811680SCurtis.Dunham@arm.comsystem.physmem.avgRdQLen                         1.82                       # Average read queue length when enqueuing
2199978Sandreas.hansson@arm.comsystem.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
22011680SCurtis.Dunham@arm.comsystem.physmem.readRowHits                        395                       # Number of row buffer hits during reads
2219312Sandreas.hansson@arm.comsystem.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
22211680SCurtis.Dunham@arm.comsystem.physmem.readRowHitRate                   81.44                       # Row buffer hit rate for reads
2239312Sandreas.hansson@arm.comsystem.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
22411680SCurtis.Dunham@arm.comsystem.physmem.avgGap                        48208.25                       # Average gap between requests
22511680SCurtis.Dunham@arm.comsystem.physmem.pageHitRate                      81.44                       # Row buffer hit rate, read and write combined
22611680SCurtis.Dunham@arm.comsystem.physmem_0.actEnergy                     242760                       # Energy for activate commands per rank (pJ)
22711680SCurtis.Dunham@arm.comsystem.physmem_0.preEnergy                     125235                       # Energy for precharge commands per rank (pJ)
22811680SCurtis.Dunham@arm.comsystem.physmem_0.readEnergy                   1763580                       # Energy for read commands per rank (pJ)
22910628Sandreas.hansson@arm.comsystem.physmem_0.writeEnergy                        0                       # Energy for write commands per rank (pJ)
23011680SCurtis.Dunham@arm.comsystem.physmem_0.refreshEnergy           1843920.000000                       # Energy for refresh commands per rank (pJ)
23111680SCurtis.Dunham@arm.comsystem.physmem_0.actBackEnergy                3005040                       # Energy for active background per rank (pJ)
23211680SCurtis.Dunham@arm.comsystem.physmem_0.preBackEnergy                  47520                       # Energy for precharge background per rank (pJ)
23311680SCurtis.Dunham@arm.comsystem.physmem_0.actPowerDownEnergy           7623180                       # Energy for active power-down per rank (pJ)
23411680SCurtis.Dunham@arm.comsystem.physmem_0.prePowerDownEnergy            132480                       # Energy for precharge power-down per rank (pJ)
23511680SCurtis.Dunham@arm.comsystem.physmem_0.selfRefreshEnergy                  0                       # Energy for self refresh per rank (pJ)
23611680SCurtis.Dunham@arm.comsystem.physmem_0.totalEnergy                 14783715                       # Total energy per rank (pJ)
23711680SCurtis.Dunham@arm.comsystem.physmem_0.averagePower              621.784975                       # Core power per rank (mW)
23811680SCurtis.Dunham@arm.comsystem.physmem_0.totalIdleTime               16957250                       # Total Idle time Per DRAM Rank
23911680SCurtis.Dunham@arm.comsystem.physmem_0.memoryStateTime::IDLE          40500                       # Time in different power states
24011680SCurtis.Dunham@arm.comsystem.physmem_0.memoryStateTime::REF          780000                       # Time in different power states
24111680SCurtis.Dunham@arm.comsystem.physmem_0.memoryStateTime::SREF              0                       # Time in different power states
24211680SCurtis.Dunham@arm.comsystem.physmem_0.memoryStateTime::PRE_PDN       344500                       # Time in different power states
24311680SCurtis.Dunham@arm.comsystem.physmem_0.memoryStateTime::ACT         5900500                       # Time in different power states
24411680SCurtis.Dunham@arm.comsystem.physmem_0.memoryStateTime::ACT_PDN     16710500                       # Time in different power states
24511680SCurtis.Dunham@arm.comsystem.physmem_1.actEnergy                     399840                       # Energy for activate commands per rank (pJ)
24611680SCurtis.Dunham@arm.comsystem.physmem_1.preEnergy                     212520                       # Energy for precharge commands per rank (pJ)
24711680SCurtis.Dunham@arm.comsystem.physmem_1.readEnergy                   1699320                       # Energy for read commands per rank (pJ)
24810628Sandreas.hansson@arm.comsystem.physmem_1.writeEnergy                        0                       # Energy for write commands per rank (pJ)
24911680SCurtis.Dunham@arm.comsystem.physmem_1.refreshEnergy           1843920.000000                       # Energy for refresh commands per rank (pJ)
25011680SCurtis.Dunham@arm.comsystem.physmem_1.actBackEnergy                2978250                       # Energy for active background per rank (pJ)
25111680SCurtis.Dunham@arm.comsystem.physmem_1.preBackEnergy                 130080                       # Energy for precharge background per rank (pJ)
25211680SCurtis.Dunham@arm.comsystem.physmem_1.actPowerDownEnergy           7628310                       # Energy for active power-down per rank (pJ)
25311680SCurtis.Dunham@arm.comsystem.physmem_1.prePowerDownEnergy             68160                       # Energy for precharge power-down per rank (pJ)
25411680SCurtis.Dunham@arm.comsystem.physmem_1.selfRefreshEnergy                  0                       # Energy for self refresh per rank (pJ)
25511680SCurtis.Dunham@arm.comsystem.physmem_1.totalEnergy                 14960400                       # Total energy per rank (pJ)
25611680SCurtis.Dunham@arm.comsystem.physmem_1.averagePower              629.216130                       # Core power per rank (mW)
25711680SCurtis.Dunham@arm.comsystem.physmem_1.totalIdleTime               16769000                       # Total Idle time Per DRAM Rank
25811680SCurtis.Dunham@arm.comsystem.physmem_1.memoryStateTime::IDLE         214000                       # Time in different power states
25911680SCurtis.Dunham@arm.comsystem.physmem_1.memoryStateTime::REF          780000                       # Time in different power states
26011680SCurtis.Dunham@arm.comsystem.physmem_1.memoryStateTime::SREF              0                       # Time in different power states
26111680SCurtis.Dunham@arm.comsystem.physmem_1.memoryStateTime::PRE_PDN       178500                       # Time in different power states
26211680SCurtis.Dunham@arm.comsystem.physmem_1.memoryStateTime::ACT         5875500                       # Time in different power states
26311680SCurtis.Dunham@arm.comsystem.physmem_1.memoryStateTime::ACT_PDN     16728000                       # Time in different power states
26411680SCurtis.Dunham@arm.comsystem.pwrStateResidencyTicks::UNDEFINED     23776000                       # Cumulative time (in ticks) in various power states
26511680SCurtis.Dunham@arm.comsystem.cpu.branchPred.lookups                    2854                       # Number of BP lookups
26611680SCurtis.Dunham@arm.comsystem.cpu.branchPred.condPredicted              1681                       # Number of conditional branches predicted
26711680SCurtis.Dunham@arm.comsystem.cpu.branchPred.condIncorrect               482                       # Number of conditional branches incorrect
26811680SCurtis.Dunham@arm.comsystem.cpu.branchPred.BTBLookups                 2203                       # Number of BTB lookups
26911440SCurtis.Dunham@arm.comsystem.cpu.branchPred.BTBHits                     713                       # Number of BTB hits
2709481Snilay@cs.wisc.edusystem.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
27111680SCurtis.Dunham@arm.comsystem.cpu.branchPred.BTBHitPct             32.364957                       # BTB Hit Percentage
27211680SCurtis.Dunham@arm.comsystem.cpu.branchPred.usedRAS                     441                       # Number of times the RAS was used to get a target.
27311680SCurtis.Dunham@arm.comsystem.cpu.branchPred.RASInCorrect                 42                       # Number of incorrect RAS predictions.
27411680SCurtis.Dunham@arm.comsystem.cpu.branchPred.indirectLookups             462                       # Number of indirect predictor lookups.
27511440SCurtis.Dunham@arm.comsystem.cpu.branchPred.indirectHits                 25                       # Number of indirect target hits.
27611680SCurtis.Dunham@arm.comsystem.cpu.branchPred.indirectMisses              437                       # Number of indirect misses.
27711440SCurtis.Dunham@arm.comsystem.cpu.branchPredindirectMispredicted          123                       # Number of mispredicted indirect branches.
27810628Sandreas.hansson@arm.comsystem.cpu_clk_domain.clock                       500                       # Clock period in ticks
2798428SN/Asystem.cpu.dtb.fetch_hits                           0                       # ITB hits
2808428SN/Asystem.cpu.dtb.fetch_misses                         0                       # ITB misses
2818428SN/Asystem.cpu.dtb.fetch_acv                            0                       # ITB acv
2828428SN/Asystem.cpu.dtb.fetch_accesses                       0                       # ITB accesses
28311680SCurtis.Dunham@arm.comsystem.cpu.dtb.read_hits                         2252                       # DTB read hits
28411440SCurtis.Dunham@arm.comsystem.cpu.dtb.read_misses                         48                       # DTB read misses
2858428SN/Asystem.cpu.dtb.read_acv                             0                       # DTB read access violations
28611680SCurtis.Dunham@arm.comsystem.cpu.dtb.read_accesses                     2300                       # DTB read accesses
28711680SCurtis.Dunham@arm.comsystem.cpu.dtb.write_hits                        1038                       # DTB write hits
28811103Snilay@cs.wisc.edusystem.cpu.dtb.write_misses                        28                       # DTB write misses
2898428SN/Asystem.cpu.dtb.write_acv                            0                       # DTB write access violations
29011680SCurtis.Dunham@arm.comsystem.cpu.dtb.write_accesses                    1066                       # DTB write accesses
29111680SCurtis.Dunham@arm.comsystem.cpu.dtb.data_hits                         3290                       # DTB hits
29211440SCurtis.Dunham@arm.comsystem.cpu.dtb.data_misses                         76                       # DTB misses
2938428SN/Asystem.cpu.dtb.data_acv                             0                       # DTB access violations
29411680SCurtis.Dunham@arm.comsystem.cpu.dtb.data_accesses                     3366                       # DTB accesses
29511680SCurtis.Dunham@arm.comsystem.cpu.itb.fetch_hits                        2295                       # ITB hits
29611440SCurtis.Dunham@arm.comsystem.cpu.itb.fetch_misses                        27                       # ITB misses
2978428SN/Asystem.cpu.itb.fetch_acv                            0                       # ITB acv
29811680SCurtis.Dunham@arm.comsystem.cpu.itb.fetch_accesses                    2322                       # ITB accesses
2998428SN/Asystem.cpu.itb.read_hits                            0                       # DTB read hits
3008428SN/Asystem.cpu.itb.read_misses                          0                       # DTB read misses
3018428SN/Asystem.cpu.itb.read_acv                             0                       # DTB read access violations
3028428SN/Asystem.cpu.itb.read_accesses                        0                       # DTB read accesses
3038428SN/Asystem.cpu.itb.write_hits                           0                       # DTB write hits
3048428SN/Asystem.cpu.itb.write_misses                         0                       # DTB write misses
3058428SN/Asystem.cpu.itb.write_acv                            0                       # DTB write access violations
3068428SN/Asystem.cpu.itb.write_accesses                       0                       # DTB write accesses
3078428SN/Asystem.cpu.itb.data_hits                            0                       # DTB hits
3088428SN/Asystem.cpu.itb.data_misses                          0                       # DTB misses
3098428SN/Asystem.cpu.itb.data_acv                             0                       # DTB access violations
3108428SN/Asystem.cpu.itb.data_accesses                        0                       # DTB accesses
3118428SN/Asystem.cpu.workload.num_syscalls                   17                       # Number of system calls
31211680SCurtis.Dunham@arm.comsystem.cpu.pwrStateResidencyTicks::ON        23776000                       # Cumulative time (in ticks) in various power states
31311680SCurtis.Dunham@arm.comsystem.cpu.numCycles                            47553                       # number of cpu cycles simulated
3148428SN/Asystem.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
3158428SN/Asystem.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
31611680SCurtis.Dunham@arm.comsystem.cpu.fetch.icacheStallCycles               8496                       # Number of cycles fetch is stalled on an Icache miss
31711680SCurtis.Dunham@arm.comsystem.cpu.fetch.Insts                          16559                       # Number of instructions fetch has processed
31811680SCurtis.Dunham@arm.comsystem.cpu.fetch.Branches                        2854                       # Number of branches that fetch encountered
31911680SCurtis.Dunham@arm.comsystem.cpu.fetch.predictedBranches               1179                       # Number of branches that fetch has predicted taken
32011680SCurtis.Dunham@arm.comsystem.cpu.fetch.Cycles                          5759                       # Number of cycles fetch has run and was not squashing or blocked
32111680SCurtis.Dunham@arm.comsystem.cpu.fetch.SquashCycles                    1046                       # Number of cycles fetch has spent squashing
32211440SCurtis.Dunham@arm.comsystem.cpu.fetch.MiscStallCycles                   22                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
32311606Sandreas.sandberg@arm.comsystem.cpu.fetch.PendingTrapStallCycles           656                       # Number of stall cycles due to pending traps
32411680SCurtis.Dunham@arm.comsystem.cpu.fetch.CacheLines                      2295                       # Number of cache lines fetched
32511680SCurtis.Dunham@arm.comsystem.cpu.fetch.IcacheSquashes                   335                       # Number of outstanding Icache misses that were squashed
32611680SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::samples              15456                       # Number of instructions fetched each cycle (Total)
32711680SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::mean              1.071364                       # Number of instructions fetched each cycle (Total)
32811680SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::stdev             2.458774                       # Number of instructions fetched each cycle (Total)
3296291SN/Asystem.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
33011680SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::0                    12470     80.68%     80.68% # Number of instructions fetched each cycle (Total)
33111680SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::1                      297      1.92%     82.60% # Number of instructions fetched each cycle (Total)
33211680SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::2                      230      1.49%     84.09% # Number of instructions fetched each cycle (Total)
33311680SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::3                      258      1.67%     85.76% # Number of instructions fetched each cycle (Total)
33411680SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::4                      292      1.89%     87.65% # Number of instructions fetched each cycle (Total)
33511680SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::5                      234      1.51%     89.16% # Number of instructions fetched each cycle (Total)
33611680SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::6                      282      1.82%     90.99% # Number of instructions fetched each cycle (Total)
33711680SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::7                      146      0.94%     91.93% # Number of instructions fetched each cycle (Total)
33811680SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::8                     1247      8.07%    100.00% # Number of instructions fetched each cycle (Total)
3396291SN/Asystem.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
3406291SN/Asystem.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
3416291SN/Asystem.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
34211680SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::total                15456                       # Number of instructions fetched each cycle (Total)
34311680SCurtis.Dunham@arm.comsystem.cpu.fetch.branchRate                  0.060017                       # Number of branch fetches per cycle
34411680SCurtis.Dunham@arm.comsystem.cpu.fetch.rate                        0.348222                       # Number of inst fetches per cycle
34511680SCurtis.Dunham@arm.comsystem.cpu.decode.IdleCycles                     8339                       # Number of cycles decode is idle
34611680SCurtis.Dunham@arm.comsystem.cpu.decode.BlockedCycles                  4008                       # Number of cycles decode is blocked
34711680SCurtis.Dunham@arm.comsystem.cpu.decode.RunCycles                      2446                       # Number of cycles decode is running
34811680SCurtis.Dunham@arm.comsystem.cpu.decode.UnblockCycles                   214                       # Number of cycles decode is unblocking
34911680SCurtis.Dunham@arm.comsystem.cpu.decode.SquashCycles                    449                       # Number of cycles decode is squashing
35011440SCurtis.Dunham@arm.comsystem.cpu.decode.BranchResolved                  226                       # Number of times decode resolved a branch
35111440SCurtis.Dunham@arm.comsystem.cpu.decode.BranchMispred                    75                       # Number of times decode detected a branch misprediction
35211680SCurtis.Dunham@arm.comsystem.cpu.decode.DecodedInsts                  15004                       # Number of instructions handled by decode
35311440SCurtis.Dunham@arm.comsystem.cpu.decode.SquashedInsts                   221                       # Number of squashed instructions handled by decode
35411680SCurtis.Dunham@arm.comsystem.cpu.rename.SquashCycles                    449                       # Number of cycles rename is squashing
35511680SCurtis.Dunham@arm.comsystem.cpu.rename.IdleCycles                     8498                       # Number of cycles rename is idle
35611680SCurtis.Dunham@arm.comsystem.cpu.rename.BlockCycles                    1841                       # Number of cycles rename is blocking
35711680SCurtis.Dunham@arm.comsystem.cpu.rename.serializeStallCycles            655                       # count of cycles rename stalled for serializing inst
35811680SCurtis.Dunham@arm.comsystem.cpu.rename.RunCycles                      2476                       # Number of cycles rename is running
35911680SCurtis.Dunham@arm.comsystem.cpu.rename.UnblockCycles                  1537                       # Number of cycles rename is unblocking
36011680SCurtis.Dunham@arm.comsystem.cpu.rename.RenamedInsts                  14448                       # Number of instructions processed by rename
36111440SCurtis.Dunham@arm.comsystem.cpu.rename.ROBFullEvents                     2                       # Number of times rename has blocked due to ROB full
36211440SCurtis.Dunham@arm.comsystem.cpu.rename.IQFullEvents                     21                       # Number of times rename has blocked due to IQ full
36311440SCurtis.Dunham@arm.comsystem.cpu.rename.LQFullEvents                     10                       # Number of times rename has blocked due to LQ full
36411680SCurtis.Dunham@arm.comsystem.cpu.rename.SQFullEvents                   1471                       # Number of times rename has blocked due to SQ full
36511680SCurtis.Dunham@arm.comsystem.cpu.rename.RenamedOperands               10929                       # Number of destination operands rename has renamed
36611680SCurtis.Dunham@arm.comsystem.cpu.rename.RenameLookups                 17896                       # Number of register rename lookups that rename has made
36711680SCurtis.Dunham@arm.comsystem.cpu.rename.int_rename_lookups            17887                       # Number of integer rename lookups
3689924Ssteve.reinhardt@amd.comsystem.cpu.rename.fp_rename_lookups                 8                       # Number of floating rename lookups
36911390Ssteve.reinhardt@amd.comsystem.cpu.rename.CommittedMaps                  4577                       # Number of HB maps that are committed
37011680SCurtis.Dunham@arm.comsystem.cpu.rename.UndoneMaps                     6352                       # Number of HB maps that are undone due to squashing
37111440SCurtis.Dunham@arm.comsystem.cpu.rename.serializingInsts                 28                       # count of serializing insts renamed
37211440SCurtis.Dunham@arm.comsystem.cpu.rename.tempSerializingInsts             22                       # count of temporary serializing insts renamed
37311440SCurtis.Dunham@arm.comsystem.cpu.rename.skidInsts                       585                       # count of insts added to the skid buffer
37411680SCurtis.Dunham@arm.comsystem.cpu.memDep0.insertedLoads                 2834                       # Number of loads inserted to the mem dependence unit.
37511680SCurtis.Dunham@arm.comsystem.cpu.memDep0.insertedStores                1292                       # Number of stores inserted to the mem dependence unit.
37611440SCurtis.Dunham@arm.comsystem.cpu.memDep0.conflictingLoads                18                       # Number of conflicting loads.
37711440SCurtis.Dunham@arm.comsystem.cpu.memDep0.conflictingStores                6                       # Number of conflicting stores.
37811680SCurtis.Dunham@arm.comsystem.cpu.iq.iqInstsAdded                      13054                       # Number of instructions added to the IQ (excludes non-spec)
37911440SCurtis.Dunham@arm.comsystem.cpu.iq.iqNonSpecInstsAdded                  27                       # Number of non-speculative instructions added to the IQ
38011680SCurtis.Dunham@arm.comsystem.cpu.iq.iqInstsIssued                     10776                       # Number of instructions issued
38111440SCurtis.Dunham@arm.comsystem.cpu.iq.iqSquashedInstsIssued                17                       # Number of squashed instructions issued
38211680SCurtis.Dunham@arm.comsystem.cpu.iq.iqSquashedInstsExamined            6695                       # Number of squashed instructions iterated over during squash; mainly for profiling
38311680SCurtis.Dunham@arm.comsystem.cpu.iq.iqSquashedOperandsExamined         3669                       # Number of squashed operands that are examined and possibly removed from graph
38411440SCurtis.Dunham@arm.comsystem.cpu.iq.iqSquashedNonSpecRemoved             10                       # Number of squashed non-spec instructions that were removed
38511680SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::samples         15456                       # Number of insts issued each cycle
38611680SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::mean         0.697205                       # Number of insts issued each cycle
38711680SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::stdev        1.442232                       # Number of insts issued each cycle
3888428SN/Asystem.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
38911680SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::0               11416     73.86%     73.86% # Number of insts issued each cycle
39011680SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::1                1297      8.39%     82.25% # Number of insts issued each cycle
39111680SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::2                 916      5.93%     88.18% # Number of insts issued each cycle
39211680SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::3                 681      4.41%     92.59% # Number of insts issued each cycle
39311680SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::4                 517      3.34%     95.93% # Number of insts issued each cycle
39411680SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::5                 347      2.25%     98.18% # Number of insts issued each cycle
39511680SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::6                 200      1.29%     99.47% # Number of insts issued each cycle
39611680SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::7                  55      0.36%     99.83% # Number of insts issued each cycle
39711680SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::8                  27      0.17%    100.00% # Number of insts issued each cycle
3988428SN/Asystem.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
3998428SN/Asystem.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
4008428SN/Asystem.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
40111680SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::total           15456                       # Number of insts issued each cycle
4028428SN/Asystem.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
40311680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::IntAlu                      21     14.89%     14.89% # attempts to use FU when none available
40411680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::IntMult                      0      0.00%     14.89% # attempts to use FU when none available
40511680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::IntDiv                       0      0.00%     14.89% # attempts to use FU when none available
40611680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::FloatAdd                     0      0.00%     14.89% # attempts to use FU when none available
40711680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::FloatCmp                     0      0.00%     14.89% # attempts to use FU when none available
40811680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::FloatCvt                     0      0.00%     14.89% # attempts to use FU when none available
40911680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::FloatMult                    0      0.00%     14.89% # attempts to use FU when none available
41011680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::FloatDiv                     0      0.00%     14.89% # attempts to use FU when none available
41111680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::FloatSqrt                    0      0.00%     14.89% # attempts to use FU when none available
41211680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdAdd                      0      0.00%     14.89% # attempts to use FU when none available
41311680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     14.89% # attempts to use FU when none available
41411680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdAlu                      0      0.00%     14.89% # attempts to use FU when none available
41511680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdCmp                      0      0.00%     14.89% # attempts to use FU when none available
41611680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdCvt                      0      0.00%     14.89% # attempts to use FU when none available
41711680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdMisc                     0      0.00%     14.89% # attempts to use FU when none available
41811680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdMult                     0      0.00%     14.89% # attempts to use FU when none available
41911680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     14.89% # attempts to use FU when none available
42011680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdShift                    0      0.00%     14.89% # attempts to use FU when none available
42111680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     14.89% # attempts to use FU when none available
42211680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdSqrt                     0      0.00%     14.89% # attempts to use FU when none available
42311680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     14.89% # attempts to use FU when none available
42411680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     14.89% # attempts to use FU when none available
42511680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     14.89% # attempts to use FU when none available
42611680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     14.89% # attempts to use FU when none available
42711680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     14.89% # attempts to use FU when none available
42811680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     14.89% # attempts to use FU when none available
42911680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatMult                0      0.00%     14.89% # attempts to use FU when none available
43011680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     14.89% # attempts to use FU when none available
43111680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     14.89% # attempts to use FU when none available
43211680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::MemRead                     83     58.87%     73.76% # attempts to use FU when none available
43311680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::MemWrite                    37     26.24%    100.00% # attempts to use FU when none available
4348428SN/Asystem.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
4358428SN/Asystem.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
4368241SN/Asystem.cpu.iq.FU_type_0::No_OpClass                 2      0.02%      0.02% # Type of FU issued
43711680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::IntAlu                  7185     66.68%     66.69% # Type of FU issued
43811680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::IntMult                    1      0.01%     66.70% # Type of FU issued
43911680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::IntDiv                     0      0.00%     66.70% # Type of FU issued
44011680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::FloatAdd                   2      0.02%     66.72% # Type of FU issued
44111680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     66.72% # Type of FU issued
44211680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     66.72% # Type of FU issued
44311680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::FloatMult                  0      0.00%     66.72% # Type of FU issued
44411680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     66.72% # Type of FU issued
44511680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     66.72% # Type of FU issued
44611680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     66.72% # Type of FU issued
44711680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     66.72% # Type of FU issued
44811680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     66.72% # Type of FU issued
44911680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     66.72% # Type of FU issued
45011680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     66.72% # Type of FU issued
45111680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     66.72% # Type of FU issued
45211680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdMult                   0      0.00%     66.72% # Type of FU issued
45311680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     66.72% # Type of FU issued
45411680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdShift                  0      0.00%     66.72% # Type of FU issued
45511680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     66.72% # Type of FU issued
45611680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     66.72% # Type of FU issued
45711680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     66.72% # Type of FU issued
45811680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     66.72% # Type of FU issued
45911680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     66.72% # Type of FU issued
46011680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     66.72% # Type of FU issued
46111680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     66.72% # Type of FU issued
46211680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     66.72% # Type of FU issued
46311680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     66.72% # Type of FU issued
46411680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     66.72% # Type of FU issued
46511680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     66.72% # Type of FU issued
46611680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::MemRead                 2475     22.97%     89.69% # Type of FU issued
46711680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::MemWrite                1111     10.31%    100.00% # Type of FU issued
4688241SN/Asystem.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
4698241SN/Asystem.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
47011680SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::total                  10776                       # Type of FU issued
47111680SCurtis.Dunham@arm.comsystem.cpu.iq.rate                           0.226610                       # Inst issue rate
47211680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_busy_cnt                         141                       # FU busy when requested
47311680SCurtis.Dunham@arm.comsystem.cpu.iq.fu_busy_rate                   0.013085                       # FU busy rate (busy events/executed inst)
47411680SCurtis.Dunham@arm.comsystem.cpu.iq.int_inst_queue_reads              37145                       # Number of integer instruction queue reads
47511680SCurtis.Dunham@arm.comsystem.cpu.iq.int_inst_queue_writes             19787                       # Number of integer instruction queue writes
47611680SCurtis.Dunham@arm.comsystem.cpu.iq.int_inst_queue_wakeup_accesses         9745                       # Number of integer instruction queue wakeup accesses
4778428SN/Asystem.cpu.iq.fp_inst_queue_reads                  21                       # Number of floating instruction queue reads
4788428SN/Asystem.cpu.iq.fp_inst_queue_writes                 10                       # Number of floating instruction queue writes
4798428SN/Asystem.cpu.iq.fp_inst_queue_wakeup_accesses           10                       # Number of floating instruction queue wakeup accesses
48011680SCurtis.Dunham@arm.comsystem.cpu.iq.int_alu_accesses                  10904                       # Number of integer alu accesses
4818428SN/Asystem.cpu.iq.fp_alu_accesses                      11                       # Number of floating point alu accesses
48211440SCurtis.Dunham@arm.comsystem.cpu.iew.lsq.thread0.forwLoads              119                       # Number of loads that had data forwarded from stores
4838428SN/Asystem.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
48411680SCurtis.Dunham@arm.comsystem.cpu.iew.lsq.thread0.squashedLoads         1649                       # Number of loads squashed
48511440SCurtis.Dunham@arm.comsystem.cpu.iew.lsq.thread0.ignoredResponses            8                       # Number of memory responses ignored because the instruction is squashed
48611440SCurtis.Dunham@arm.comsystem.cpu.iew.lsq.thread0.memOrderViolation           23                       # Number of memory ordering violations
48711680SCurtis.Dunham@arm.comsystem.cpu.iew.lsq.thread0.squashedStores          427                       # Number of stores squashed
4888428SN/Asystem.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
4898428SN/Asystem.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
4908428SN/Asystem.cpu.iew.lsq.thread0.rescheduledLoads            1                       # Number of loads that were rescheduled
49111680SCurtis.Dunham@arm.comsystem.cpu.iew.lsq.thread0.cacheBlocked            78                       # Number of times an access to memory failed due to the cache being blocked
4928428SN/Asystem.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
49311680SCurtis.Dunham@arm.comsystem.cpu.iew.iewSquashCycles                    449                       # Number of cycles IEW is squashing
49411680SCurtis.Dunham@arm.comsystem.cpu.iew.iewBlockCycles                    1429                       # Number of cycles IEW is blocking
49511680SCurtis.Dunham@arm.comsystem.cpu.iew.iewUnblockCycles                   338                       # Number of cycles IEW is unblocking
49611680SCurtis.Dunham@arm.comsystem.cpu.iew.iewDispatchedInsts               13165                       # Number of instructions dispatched to IQ
49711440SCurtis.Dunham@arm.comsystem.cpu.iew.iewDispSquashedInsts               125                       # Number of squashed instructions skipped by dispatch
49811680SCurtis.Dunham@arm.comsystem.cpu.iew.iewDispLoadInsts                  2834                       # Number of dispatched load instructions
49911680SCurtis.Dunham@arm.comsystem.cpu.iew.iewDispStoreInsts                 1292                       # Number of dispatched store instructions
50011440SCurtis.Dunham@arm.comsystem.cpu.iew.iewDispNonSpecInsts                 27                       # Number of dispatched non-speculative instructions
50111440SCurtis.Dunham@arm.comsystem.cpu.iew.iewIQFullEvents                      7                       # Number of times the IQ has become full, causing a stall
50211680SCurtis.Dunham@arm.comsystem.cpu.iew.iewLSQFullEvents                   331                       # Number of times the LSQ has become full, causing a stall
50311440SCurtis.Dunham@arm.comsystem.cpu.iew.memOrderViolationEvents             23                       # Number of memory order violations
50411440SCurtis.Dunham@arm.comsystem.cpu.iew.predictedTakenIncorrect            107                       # Number of branches that were predicted taken incorrectly
50511440SCurtis.Dunham@arm.comsystem.cpu.iew.predictedNotTakenIncorrect          390                       # Number of branches that were predicted not taken incorrectly
50611440SCurtis.Dunham@arm.comsystem.cpu.iew.branchMispredicts                  497                       # Number of branch mispredicts detected at execute
50711680SCurtis.Dunham@arm.comsystem.cpu.iew.iewExecutedInsts                 10290                       # Number of executed instructions
50811680SCurtis.Dunham@arm.comsystem.cpu.iew.iewExecLoadInsts                  2300                       # Number of load instructions executed
50911680SCurtis.Dunham@arm.comsystem.cpu.iew.iewExecSquashedInsts               486                       # Number of squashed instructions skipped in execute
5108428SN/Asystem.cpu.iew.exec_swp                             0                       # number of swp insts executed
51111440SCurtis.Dunham@arm.comsystem.cpu.iew.exec_nop                            84                       # number of nop insts executed
51211680SCurtis.Dunham@arm.comsystem.cpu.iew.exec_refs                         3376                       # number of memory reference insts executed
51311680SCurtis.Dunham@arm.comsystem.cpu.iew.exec_branches                     1642                       # Number of branches executed
51411680SCurtis.Dunham@arm.comsystem.cpu.iew.exec_stores                       1076                       # Number of stores executed
51511680SCurtis.Dunham@arm.comsystem.cpu.iew.exec_rate                     0.216390                       # Inst execution rate
51611680SCurtis.Dunham@arm.comsystem.cpu.iew.wb_sent                           9948                       # cumulative count of insts sent to commit
51711680SCurtis.Dunham@arm.comsystem.cpu.iew.wb_count                          9755                       # cumulative count of insts written-back
51811680SCurtis.Dunham@arm.comsystem.cpu.iew.wb_producers                      5155                       # num instructions producing a value
51911680SCurtis.Dunham@arm.comsystem.cpu.iew.wb_consumers                      7025                       # num instructions consuming a value
52011680SCurtis.Dunham@arm.comsystem.cpu.iew.wb_rate                       0.205140                       # insts written-back per cycle
52111680SCurtis.Dunham@arm.comsystem.cpu.iew.wb_fanout                     0.733808                       # average fanout of values written-back
52211680SCurtis.Dunham@arm.comsystem.cpu.commit.commitSquashedInsts            6712                       # The number of squashed insts skipped by commit
5238428SN/Asystem.cpu.commit.commitNonSpecStalls              17                       # The number of times commit has been forced to stall to communicate backwards
52411680SCurtis.Dunham@arm.comsystem.cpu.commit.branchMispredicts               408                       # The number of times a branch was mispredicted
52511680SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::samples        14219                       # Number of insts commited each cycle
52611680SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::mean     0.450243                       # Number of insts commited each cycle
52711680SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::stdev     1.361136                       # Number of insts commited each cycle
5288428SN/Asystem.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
52911680SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::0        11792     82.93%     82.93% # Number of insts commited each cycle
53011680SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::1         1158      8.14%     91.08% # Number of insts commited each cycle
53111680SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::2          469      3.30%     94.37% # Number of insts commited each cycle
53211680SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::3          205      1.44%     95.82% # Number of insts commited each cycle
53311680SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::4          133      0.94%     96.75% # Number of insts commited each cycle
53411680SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::5           85      0.60%     97.35% # Number of insts commited each cycle
53511680SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::6           97      0.68%     98.03% # Number of insts commited each cycle
53611680SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::7           88      0.62%     98.65% # Number of insts commited each cycle
53711680SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::8          192      1.35%    100.00% # Number of insts commited each cycle
5388428SN/Asystem.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
5398428SN/Asystem.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
5408428SN/Asystem.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
54111680SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::total        14219                       # Number of insts commited each cycle
54211390Ssteve.reinhardt@amd.comsystem.cpu.commit.committedInsts                 6402                       # Number of instructions committed
54311390Ssteve.reinhardt@amd.comsystem.cpu.commit.committedOps                   6402                       # Number of ops (including micro ops) committed
5448428SN/Asystem.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
54511390Ssteve.reinhardt@amd.comsystem.cpu.commit.refs                           2050                       # Number of memory references committed
54611390Ssteve.reinhardt@amd.comsystem.cpu.commit.loads                          1185                       # Number of loads committed
5478428SN/Asystem.cpu.commit.membars                           0                       # Number of memory barriers committed
54811390Ssteve.reinhardt@amd.comsystem.cpu.commit.branches                       1056                       # Number of branches committed
5498428SN/Asystem.cpu.commit.fp_insts                         10                       # Number of committed floating point instructions.
55011390Ssteve.reinhardt@amd.comsystem.cpu.commit.int_insts                      6319                       # Number of committed integer instructions.
5518428SN/Asystem.cpu.commit.function_calls                  127                       # Number of function calls committed.
55210220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::No_OpClass           19      0.30%      0.30% # Class of committed instruction
55311390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::IntAlu             4330     67.64%     67.93% # Class of committed instruction
55411390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::IntMult               1      0.02%     67.95% # Class of committed instruction
55511390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::IntDiv                0      0.00%     67.95% # Class of committed instruction
55611390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatAdd              2      0.03%     67.98% # Class of committed instruction
55711390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatCmp              0      0.00%     67.98% # Class of committed instruction
55811390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatCvt              0      0.00%     67.98% # Class of committed instruction
55911390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatMult             0      0.00%     67.98% # Class of committed instruction
56011390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatDiv              0      0.00%     67.98% # Class of committed instruction
56111390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatSqrt             0      0.00%     67.98% # Class of committed instruction
56211390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdAdd               0      0.00%     67.98% # Class of committed instruction
56311390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     67.98% # Class of committed instruction
56411390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdAlu               0      0.00%     67.98% # Class of committed instruction
56511390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdCmp               0      0.00%     67.98% # Class of committed instruction
56611390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdCvt               0      0.00%     67.98% # Class of committed instruction
56711390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdMisc              0      0.00%     67.98% # Class of committed instruction
56811390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdMult              0      0.00%     67.98% # Class of committed instruction
56911390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     67.98% # Class of committed instruction
57011390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdShift             0      0.00%     67.98% # Class of committed instruction
57111390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     67.98% # Class of committed instruction
57211390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdSqrt              0      0.00%     67.98% # Class of committed instruction
57311390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     67.98% # Class of committed instruction
57411390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     67.98% # Class of committed instruction
57511390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     67.98% # Class of committed instruction
57611390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     67.98% # Class of committed instruction
57711390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     67.98% # Class of committed instruction
57811390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     67.98% # Class of committed instruction
57911390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     67.98% # Class of committed instruction
58011390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     67.98% # Class of committed instruction
58111390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     67.98% # Class of committed instruction
58211390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::MemRead            1185     18.51%     86.49% # Class of committed instruction
58311390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::MemWrite            865     13.51%    100.00% # Class of committed instruction
58410220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
58510220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
58611390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::total              6402                       # Class of committed instruction
58711440SCurtis.Dunham@arm.comsystem.cpu.commit.bw_lim_events                   192                       # number cycles where commit BW limit reached
58811680SCurtis.Dunham@arm.comsystem.cpu.rob.rob_reads                        26790                       # The number of ROB reads
58911680SCurtis.Dunham@arm.comsystem.cpu.rob.rob_writes                       27482                       # The number of ROB writes
59011606Sandreas.sandberg@arm.comsystem.cpu.timesIdled                             250                       # Number of times that the entire CPU went into an idle state and unscheduled itself
59111680SCurtis.Dunham@arm.comsystem.cpu.idleCycles                           32097                       # Total number of cycles that the CPU has spent unscheduled due to idling
59211390Ssteve.reinhardt@amd.comsystem.cpu.committedInsts                        6385                       # Number of Instructions Simulated
59311390Ssteve.reinhardt@amd.comsystem.cpu.committedOps                          6385                       # Number of Ops (including micro ops) Simulated
59411680SCurtis.Dunham@arm.comsystem.cpu.cpi                               7.447612                       # CPI: Cycles Per Instruction
59511680SCurtis.Dunham@arm.comsystem.cpu.cpi_total                         7.447612                       # CPI: Total CPI of All Threads
59611680SCurtis.Dunham@arm.comsystem.cpu.ipc                               0.134271                       # IPC: Instructions Per Cycle
59711680SCurtis.Dunham@arm.comsystem.cpu.ipc_total                         0.134271                       # IPC: Total IPC of All Threads
59811680SCurtis.Dunham@arm.comsystem.cpu.int_regfile_reads                    12923                       # number of integer regfile reads
59911680SCurtis.Dunham@arm.comsystem.cpu.int_regfile_writes                    7437                       # number of integer regfile writes
6008428SN/Asystem.cpu.fp_regfile_reads                         8                       # number of floating regfile reads
6018428SN/Asystem.cpu.fp_regfile_writes                        2                       # number of floating regfile writes
6028428SN/Asystem.cpu.misc_regfile_reads                       1                       # number of misc regfile reads
6038428SN/Asystem.cpu.misc_regfile_writes                      1                       # number of misc regfile writes
60411680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED     23776000                       # Cumulative time (in ticks) in various power states
60510628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.replacements                 0                       # number of replacements
60611680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.tagsinuse           110.182603                       # Cycle average of tags in use
60711680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.total_refs                2402                       # Total number of references to valid blocks.
60811390Ssteve.reinhardt@amd.comsystem.cpu.dcache.tags.sampled_refs               173                       # Sample count of references to valid blocks.
60911680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.avg_refs             13.884393                       # Average number of references to valid blocks.
61010628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
61111680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.occ_blocks::cpu.data   110.182603                       # Average occupied blocks per requestor
61211680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.occ_percent::cpu.data     0.026900                       # Average percentage of cache occupancy
61311680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.occ_percent::total     0.026900                       # Average percentage of cache occupancy
61411390Ssteve.reinhardt@amd.comsystem.cpu.dcache.tags.occ_task_id_blocks::1024          173                       # Occupied blocks per task id
61511680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::0           42                       # Occupied blocks per task id
61611680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::1          131                       # Occupied blocks per task id
61711390Ssteve.reinhardt@amd.comsystem.cpu.dcache.tags.occ_task_id_percent::1024     0.042236                       # Percentage of cache occupancy per task id
61811680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.tag_accesses              6051                       # Number of tag accesses
61911680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.data_accesses             6051                       # Number of data accesses
62011680SCurtis.Dunham@arm.comsystem.cpu.dcache.pwrStateResidencyTicks::UNDEFINED     23776000                       # Cumulative time (in ticks) in various power states
62111680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_hits::cpu.data         1894                       # number of ReadReq hits
62211680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_hits::total            1894                       # number of ReadReq hits
62311606Sandreas.sandberg@arm.comsystem.cpu.dcache.WriteReq_hits::cpu.data          508                       # number of WriteReq hits
62411606Sandreas.sandberg@arm.comsystem.cpu.dcache.WriteReq_hits::total            508                       # number of WriteReq hits
62511680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_hits::cpu.data          2402                       # number of demand (read+write) hits
62611680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_hits::total             2402                       # number of demand (read+write) hits
62711680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_hits::cpu.data         2402                       # number of overall hits
62811680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_hits::total            2402                       # number of overall hits
62911440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_misses::cpu.data          180                       # number of ReadReq misses
63011440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_misses::total           180                       # number of ReadReq misses
63111606Sandreas.sandberg@arm.comsystem.cpu.dcache.WriteReq_misses::cpu.data          357                       # number of WriteReq misses
63211606Sandreas.sandberg@arm.comsystem.cpu.dcache.WriteReq_misses::total          357                       # number of WriteReq misses
63311606Sandreas.sandberg@arm.comsystem.cpu.dcache.demand_misses::cpu.data          537                       # number of demand (read+write) misses
63411606Sandreas.sandberg@arm.comsystem.cpu.dcache.demand_misses::total            537                       # number of demand (read+write) misses
63511606Sandreas.sandberg@arm.comsystem.cpu.dcache.overall_misses::cpu.data          537                       # number of overall misses
63611606Sandreas.sandberg@arm.comsystem.cpu.dcache.overall_misses::total           537                       # number of overall misses
63711680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_miss_latency::cpu.data     13953000                       # number of ReadReq miss cycles
63811680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_miss_latency::total     13953000                       # number of ReadReq miss cycles
63911680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_miss_latency::cpu.data     31158482                       # number of WriteReq miss cycles
64011680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_miss_latency::total     31158482                       # number of WriteReq miss cycles
64111680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_miss_latency::cpu.data     45111482                       # number of demand (read+write) miss cycles
64211680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_miss_latency::total     45111482                       # number of demand (read+write) miss cycles
64311680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_miss_latency::cpu.data     45111482                       # number of overall miss cycles
64411680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_miss_latency::total     45111482                       # number of overall miss cycles
64511680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_accesses::cpu.data         2074                       # number of ReadReq accesses(hits+misses)
64611680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_accesses::total         2074                       # number of ReadReq accesses(hits+misses)
64710628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_accesses::cpu.data          865                       # number of WriteReq accesses(hits+misses)
64810628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_accesses::total          865                       # number of WriteReq accesses(hits+misses)
64911680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_accesses::cpu.data         2939                       # number of demand (read+write) accesses
65011680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_accesses::total         2939                       # number of demand (read+write) accesses
65111680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_accesses::cpu.data         2939                       # number of overall (read+write) accesses
65211680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_accesses::total         2939                       # number of overall (read+write) accesses
65311680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_miss_rate::cpu.data     0.086789                       # miss rate for ReadReq accesses
65411680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_miss_rate::total     0.086789                       # miss rate for ReadReq accesses
65511606Sandreas.sandberg@arm.comsystem.cpu.dcache.WriteReq_miss_rate::cpu.data     0.412717                       # miss rate for WriteReq accesses
65611606Sandreas.sandberg@arm.comsystem.cpu.dcache.WriteReq_miss_rate::total     0.412717                       # miss rate for WriteReq accesses
65711680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_miss_rate::cpu.data     0.182715                       # miss rate for demand accesses
65811680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_miss_rate::total     0.182715                       # miss rate for demand accesses
65911680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_miss_rate::cpu.data     0.182715                       # miss rate for overall accesses
66011680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_miss_rate::total     0.182715                       # miss rate for overall accesses
66111680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 77516.666667                       # average ReadReq miss latency
66211680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::total 77516.666667                       # average ReadReq miss latency
66311680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 87278.661064                       # average WriteReq miss latency
66411680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::total 87278.661064                       # average WriteReq miss latency
66511680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_avg_miss_latency::cpu.data 84006.484171                       # average overall miss latency
66611680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_avg_miss_latency::total 84006.484171                       # average overall miss latency
66711680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_avg_miss_latency::cpu.data 84006.484171                       # average overall miss latency
66811680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_avg_miss_latency::total 84006.484171                       # average overall miss latency
66911680SCurtis.Dunham@arm.comsystem.cpu.dcache.blocked_cycles::no_mshrs         3098                       # number of cycles access was blocked
67010628Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
67111680SCurtis.Dunham@arm.comsystem.cpu.dcache.blocked::no_mshrs                37                       # number of cycles access was blocked
67210628Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
67311680SCurtis.Dunham@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_mshrs    83.729730                       # average number of cycles each access was blocked
67410628Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
67511440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::cpu.data           79                       # number of ReadReq MSHR hits
67611440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::total           79                       # number of ReadReq MSHR hits
67711606Sandreas.sandberg@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::cpu.data          285                       # number of WriteReq MSHR hits
67811606Sandreas.sandberg@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::total          285                       # number of WriteReq MSHR hits
67911606Sandreas.sandberg@arm.comsystem.cpu.dcache.demand_mshr_hits::cpu.data          364                       # number of demand (read+write) MSHR hits
68011606Sandreas.sandberg@arm.comsystem.cpu.dcache.demand_mshr_hits::total          364                       # number of demand (read+write) MSHR hits
68111606Sandreas.sandberg@arm.comsystem.cpu.dcache.overall_mshr_hits::cpu.data          364                       # number of overall MSHR hits
68211606Sandreas.sandberg@arm.comsystem.cpu.dcache.overall_mshr_hits::total          364                       # number of overall MSHR hits
68311390Ssteve.reinhardt@amd.comsystem.cpu.dcache.ReadReq_mshr_misses::cpu.data          101                       # number of ReadReq MSHR misses
68411390Ssteve.reinhardt@amd.comsystem.cpu.dcache.ReadReq_mshr_misses::total          101                       # number of ReadReq MSHR misses
68510628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::cpu.data           72                       # number of WriteReq MSHR misses
68610628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::total           72                       # number of WriteReq MSHR misses
68711390Ssteve.reinhardt@amd.comsystem.cpu.dcache.demand_mshr_misses::cpu.data          173                       # number of demand (read+write) MSHR misses
68811390Ssteve.reinhardt@amd.comsystem.cpu.dcache.demand_mshr_misses::total          173                       # number of demand (read+write) MSHR misses
68911390Ssteve.reinhardt@amd.comsystem.cpu.dcache.overall_mshr_misses::cpu.data          173                       # number of overall MSHR misses
69011390Ssteve.reinhardt@amd.comsystem.cpu.dcache.overall_mshr_misses::total          173                       # number of overall MSHR misses
69111680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      9401500                       # number of ReadReq MSHR miss cycles
69211680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::total      9401500                       # number of ReadReq MSHR miss cycles
69311680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      7013500                       # number of WriteReq MSHR miss cycles
69411680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::total      7013500                       # number of WriteReq MSHR miss cycles
69511680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::cpu.data     16415000                       # number of demand (read+write) MSHR miss cycles
69611680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::total     16415000                       # number of demand (read+write) MSHR miss cycles
69711680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::cpu.data     16415000                       # number of overall MSHR miss cycles
69811680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::total     16415000                       # number of overall MSHR miss cycles
69911680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.048698                       # mshr miss rate for ReadReq accesses
70011680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::total     0.048698                       # mshr miss rate for ReadReq accesses
70110628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.083237                       # mshr miss rate for WriteReq accesses
70210628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::total     0.083237                       # mshr miss rate for WriteReq accesses
70311680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.058864                       # mshr miss rate for demand accesses
70411680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::total     0.058864                       # mshr miss rate for demand accesses
70511680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.058864                       # mshr miss rate for overall accesses
70611680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::total     0.058864                       # mshr miss rate for overall accesses
70711680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 93084.158416                       # average ReadReq mshr miss latency
70811680SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 93084.158416                       # average ReadReq mshr miss latency
70911680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 97409.722222                       # average WriteReq mshr miss latency
71011680SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 97409.722222                       # average WriteReq mshr miss latency
71111680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 94884.393064                       # average overall mshr miss latency
71211680SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::total 94884.393064                       # average overall mshr miss latency
71311680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 94884.393064                       # average overall mshr miss latency
71411680SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::total 94884.393064                       # average overall mshr miss latency
71511680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED     23776000                       # Cumulative time (in ticks) in various power states
7169838Sandreas.hansson@arm.comsystem.cpu.icache.tags.replacements                 0                       # number of replacements
71711680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.tagsinuse           160.538154                       # Cycle average of tags in use
71811680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.total_refs                1837                       # Total number of references to valid blocks.
71911440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.sampled_refs               313                       # Sample count of references to valid blocks.
72011680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.avg_refs              5.869010                       # Average number of references to valid blocks.
7219838Sandreas.hansson@arm.comsystem.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
72211680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.occ_blocks::cpu.inst   160.538154                       # Average occupied blocks per requestor
72311680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.occ_percent::cpu.inst     0.078388                       # Average percentage of cache occupancy
72411680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.occ_percent::total     0.078388                       # Average percentage of cache occupancy
72511440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.occ_task_id_blocks::1024          313                       # Occupied blocks per task id
72611680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::0          126                       # Occupied blocks per task id
72711680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::1          187                       # Occupied blocks per task id
72811440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.occ_task_id_percent::1024     0.152832                       # Percentage of cache occupancy per task id
72911680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.tag_accesses              4903                       # Number of tag accesses
73011680SCurtis.Dunham@arm.comsystem.cpu.icache.tags.data_accesses             4903                       # Number of data accesses
73111680SCurtis.Dunham@arm.comsystem.cpu.icache.pwrStateResidencyTicks::UNDEFINED     23776000                       # Cumulative time (in ticks) in various power states
73211680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_hits::cpu.inst         1837                       # number of ReadReq hits
73311680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_hits::total            1837                       # number of ReadReq hits
73411680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_hits::cpu.inst          1837                       # number of demand (read+write) hits
73511680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_hits::total             1837                       # number of demand (read+write) hits
73611680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_hits::cpu.inst         1837                       # number of overall hits
73711680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_hits::total            1837                       # number of overall hits
73811680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_misses::cpu.inst          458                       # number of ReadReq misses
73911680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_misses::total           458                       # number of ReadReq misses
74011680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_misses::cpu.inst          458                       # number of demand (read+write) misses
74111680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_misses::total            458                       # number of demand (read+write) misses
74211680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_misses::cpu.inst          458                       # number of overall misses
74311680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_misses::total           458                       # number of overall misses
74411680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_miss_latency::cpu.inst     35507500                       # number of ReadReq miss cycles
74511680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_miss_latency::total     35507500                       # number of ReadReq miss cycles
74611680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_miss_latency::cpu.inst     35507500                       # number of demand (read+write) miss cycles
74711680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_miss_latency::total     35507500                       # number of demand (read+write) miss cycles
74811680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_miss_latency::cpu.inst     35507500                       # number of overall miss cycles
74911680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_miss_latency::total     35507500                       # number of overall miss cycles
75011680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_accesses::cpu.inst         2295                       # number of ReadReq accesses(hits+misses)
75111680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_accesses::total         2295                       # number of ReadReq accesses(hits+misses)
75211680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_accesses::cpu.inst         2295                       # number of demand (read+write) accesses
75311680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_accesses::total         2295                       # number of demand (read+write) accesses
75411680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_accesses::cpu.inst         2295                       # number of overall (read+write) accesses
75511680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_accesses::total         2295                       # number of overall (read+write) accesses
75611680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_miss_rate::cpu.inst     0.199564                       # miss rate for ReadReq accesses
75711680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_miss_rate::total     0.199564                       # miss rate for ReadReq accesses
75811680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_miss_rate::cpu.inst     0.199564                       # miss rate for demand accesses
75911680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_miss_rate::total     0.199564                       # miss rate for demand accesses
76011680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_miss_rate::cpu.inst     0.199564                       # miss rate for overall accesses
76111680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_miss_rate::total     0.199564                       # miss rate for overall accesses
76211680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 77527.292576                       # average ReadReq miss latency
76311680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::total 77527.292576                       # average ReadReq miss latency
76411680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_avg_miss_latency::cpu.inst 77527.292576                       # average overall miss latency
76511680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_avg_miss_latency::total 77527.292576                       # average overall miss latency
76611680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_avg_miss_latency::cpu.inst 77527.292576                       # average overall miss latency
76711680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_avg_miss_latency::total 77527.292576                       # average overall miss latency
76811680SCurtis.Dunham@arm.comsystem.cpu.icache.blocked_cycles::no_mshrs           67                       # number of cycles access was blocked
7698428SN/Asystem.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
77011440SCurtis.Dunham@arm.comsystem.cpu.icache.blocked::no_mshrs                 1                       # number of cycles access was blocked
7718428SN/Asystem.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
77211680SCurtis.Dunham@arm.comsystem.cpu.icache.avg_blocked_cycles::no_mshrs           67                       # average number of cycles each access was blocked
7738983Snate@binkert.orgsystem.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
77411680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_hits::cpu.inst          145                       # number of ReadReq MSHR hits
77511680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_hits::total          145                       # number of ReadReq MSHR hits
77611680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_hits::cpu.inst          145                       # number of demand (read+write) MSHR hits
77711680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_hits::total          145                       # number of demand (read+write) MSHR hits
77811680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_hits::cpu.inst          145                       # number of overall MSHR hits
77911680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_hits::total          145                       # number of overall MSHR hits
78011440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_misses::cpu.inst          313                       # number of ReadReq MSHR misses
78111440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_misses::total          313                       # number of ReadReq MSHR misses
78211440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_misses::cpu.inst          313                       # number of demand (read+write) MSHR misses
78311440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_misses::total          313                       # number of demand (read+write) MSHR misses
78411440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_misses::cpu.inst          313                       # number of overall MSHR misses
78511440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_misses::total          313                       # number of overall MSHR misses
78611680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     26275500                       # number of ReadReq MSHR miss cycles
78711680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::total     26275500                       # number of ReadReq MSHR miss cycles
78811680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_miss_latency::cpu.inst     26275500                       # number of demand (read+write) MSHR miss cycles
78911680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_miss_latency::total     26275500                       # number of demand (read+write) MSHR miss cycles
79011680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_miss_latency::cpu.inst     26275500                       # number of overall MSHR miss cycles
79111680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_miss_latency::total     26275500                       # number of overall MSHR miss cycles
79211680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.136383                       # mshr miss rate for ReadReq accesses
79311680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::total     0.136383                       # mshr miss rate for ReadReq accesses
79411680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.136383                       # mshr miss rate for demand accesses
79511680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_miss_rate::total     0.136383                       # mshr miss rate for demand accesses
79611680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.136383                       # mshr miss rate for overall accesses
79711680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_miss_rate::total     0.136383                       # mshr miss rate for overall accesses
79811680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 83947.284345                       # average ReadReq mshr miss latency
79911680SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::total 83947.284345                       # average ReadReq mshr miss latency
80011680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 83947.284345                       # average overall mshr miss latency
80111680SCurtis.Dunham@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::total 83947.284345                       # average overall mshr miss latency
80211680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 83947.284345                       # average overall mshr miss latency
80311680SCurtis.Dunham@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::total 83947.284345                       # average overall mshr miss latency
80411680SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED     23776000                       # Cumulative time (in ticks) in various power states
8059838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.replacements                0                       # number of replacements
80611680SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.tagsinuse          270.818986                       # Cycle average of tags in use
8079838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.total_refs                  1                       # Total number of references to valid blocks.
80811606Sandreas.sandberg@arm.comsystem.cpu.l2cache.tags.sampled_refs              485                       # Sample count of references to valid blocks.
80911606Sandreas.sandberg@arm.comsystem.cpu.l2cache.tags.avg_refs             0.002062                       # Average number of references to valid blocks.
8109838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
81111680SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.inst   160.559983                       # Average occupied blocks per requestor
81211680SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.data   110.259003                       # Average occupied blocks per requestor
81311680SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.inst     0.004900                       # Average percentage of cache occupancy
81411680SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.data     0.003365                       # Average percentage of cache occupancy
81511680SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.occ_percent::total     0.008265                       # Average percentage of cache occupancy
81611606Sandreas.sandberg@arm.comsystem.cpu.l2cache.tags.occ_task_id_blocks::1024          485                       # Occupied blocks per task id
81711680SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::0          167                       # Occupied blocks per task id
81811680SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::1          318                       # Occupied blocks per task id
81911606Sandreas.sandberg@arm.comsystem.cpu.l2cache.tags.occ_task_id_percent::1024     0.014801                       # Percentage of cache occupancy per task id
82011440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.tag_accesses             4373                       # Number of tag accesses
82111440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.data_accesses            4373                       # Number of data accesses
82211680SCurtis.Dunham@arm.comsystem.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED     23776000                       # Cumulative time (in ticks) in various power states
82310892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_hits::cpu.inst            1                       # number of ReadCleanReq hits
82410892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_hits::total            1                       # number of ReadCleanReq hits
8258835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_hits::cpu.inst            1                       # number of demand (read+write) hits
8268835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_hits::total               1                       # number of demand (read+write) hits
8278835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_hits::cpu.inst            1                       # number of overall hits
8288835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_hits::total              1                       # number of overall hits
82910242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_misses::cpu.data           72                       # number of ReadExReq misses
83010242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_misses::total           72                       # number of ReadExReq misses
83111440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_misses::cpu.inst          312                       # number of ReadCleanReq misses
83211440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_misses::total          312                       # number of ReadCleanReq misses
83311390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadSharedReq_misses::cpu.data          101                       # number of ReadSharedReq misses
83411390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadSharedReq_misses::total          101                       # number of ReadSharedReq misses
83511440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_misses::cpu.inst          312                       # number of demand (read+write) misses
83611390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.demand_misses::cpu.data          173                       # number of demand (read+write) misses
83711440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_misses::total           485                       # number of demand (read+write) misses
83811440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_misses::cpu.inst          312                       # number of overall misses
83911390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.overall_misses::cpu.data          173                       # number of overall misses
84011440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_misses::total          485                       # number of overall misses
84111680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::cpu.data      6902500                       # number of ReadExReq miss cycles
84211680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::total      6902500                       # number of ReadExReq miss cycles
84311680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst     25792500                       # number of ReadCleanReq miss cycles
84411680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_latency::total     25792500                       # number of ReadCleanReq miss cycles
84511680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data      9241500                       # number of ReadSharedReq miss cycles
84611680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_latency::total      9241500                       # number of ReadSharedReq miss cycles
84711680SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.inst     25792500                       # number of demand (read+write) miss cycles
84811680SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.data     16144000                       # number of demand (read+write) miss cycles
84911680SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_miss_latency::total     41936500                       # number of demand (read+write) miss cycles
85011680SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.inst     25792500                       # number of overall miss cycles
85111680SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.data     16144000                       # number of overall miss cycles
85211680SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_miss_latency::total     41936500                       # number of overall miss cycles
85310242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_accesses::cpu.data           72                       # number of ReadExReq accesses(hits+misses)
85410242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_accesses::total           72                       # number of ReadExReq accesses(hits+misses)
85511440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_accesses::cpu.inst          313                       # number of ReadCleanReq accesses(hits+misses)
85611440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_accesses::total          313                       # number of ReadCleanReq accesses(hits+misses)
85711390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadSharedReq_accesses::cpu.data          101                       # number of ReadSharedReq accesses(hits+misses)
85811390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadSharedReq_accesses::total          101                       # number of ReadSharedReq accesses(hits+misses)
85911440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_accesses::cpu.inst          313                       # number of demand (read+write) accesses
86011390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.demand_accesses::cpu.data          173                       # number of demand (read+write) accesses
86111440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_accesses::total          486                       # number of demand (read+write) accesses
86211440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_accesses::cpu.inst          313                       # number of overall (read+write) accesses
86311390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.overall_accesses::cpu.data          173                       # number of overall (read+write) accesses
86411440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_accesses::total          486                       # number of overall (read+write) accesses
8658835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
8669055Ssaidi@eecs.umich.edusystem.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
86711440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.996805                       # miss rate for ReadCleanReq accesses
86811440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_rate::total     0.996805                       # miss rate for ReadCleanReq accesses
86910892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data            1                       # miss rate for ReadSharedReq accesses
87010892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_rate::total            1                       # miss rate for ReadSharedReq accesses
87111440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.inst     0.996805                       # miss rate for demand accesses
8728835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
87311440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_miss_rate::total     0.997942                       # miss rate for demand accesses
87411440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.inst     0.996805                       # miss rate for overall accesses
8758835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
87611440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_miss_rate::total     0.997942                       # miss rate for overall accesses
87711680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 95868.055556                       # average ReadExReq miss latency
87811680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::total 95868.055556                       # average ReadExReq miss latency
87911680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 82668.269231                       # average ReadCleanReq miss latency
88011680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 82668.269231                       # average ReadCleanReq miss latency
88111680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data        91500                       # average ReadSharedReq miss latency
88211680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_miss_latency::total        91500                       # average ReadSharedReq miss latency
88311680SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.inst 82668.269231                       # average overall miss latency
88411680SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.data 93317.919075                       # average overall miss latency
88511680SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::total 86467.010309                       # average overall miss latency
88611680SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.inst 82668.269231                       # average overall miss latency
88711680SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.data 93317.919075                       # average overall miss latency
88811680SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::total 86467.010309                       # average overall miss latency
8898428SN/Asystem.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
8908428SN/Asystem.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
8918428SN/Asystem.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
8928428SN/Asystem.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
8938983Snate@binkert.orgsystem.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
8948983Snate@binkert.orgsystem.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
89510242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           72                       # number of ReadExReq MSHR misses
89610242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_mshr_misses::total           72                       # number of ReadExReq MSHR misses
89711440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst          312                       # number of ReadCleanReq MSHR misses
89811440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_misses::total          312                       # number of ReadCleanReq MSHR misses
89911390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data          101                       # number of ReadSharedReq MSHR misses
90011390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadSharedReq_mshr_misses::total          101                       # number of ReadSharedReq MSHR misses
90111440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.inst          312                       # number of demand (read+write) MSHR misses
90211390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.demand_mshr_misses::cpu.data          173                       # number of demand (read+write) MSHR misses
90311440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_misses::total          485                       # number of demand (read+write) MSHR misses
90411440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.inst          312                       # number of overall MSHR misses
90511390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.overall_mshr_misses::cpu.data          173                       # number of overall MSHR misses
90611440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_misses::total          485                       # number of overall MSHR misses
90711680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      6182500                       # number of ReadExReq MSHR miss cycles
90811680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::total      6182500                       # number of ReadExReq MSHR miss cycles
90911680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst     22672500                       # number of ReadCleanReq MSHR miss cycles
91011680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total     22672500                       # number of ReadCleanReq MSHR miss cycles
91111680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data      8231500                       # number of ReadSharedReq MSHR miss cycles
91211680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total      8231500                       # number of ReadSharedReq MSHR miss cycles
91311680SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     22672500                       # number of demand (read+write) MSHR miss cycles
91411680SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.data     14414000                       # number of demand (read+write) MSHR miss cycles
91511680SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::total     37086500                       # number of demand (read+write) MSHR miss cycles
91611680SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     22672500                       # number of overall MSHR miss cycles
91711680SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.data     14414000                       # number of overall MSHR miss cycles
91811680SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::total     37086500                       # number of overall MSHR miss cycles
9198835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
9209055Ssaidi@eecs.umich.edusystem.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
92111440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.996805                       # mshr miss rate for ReadCleanReq accesses
92211440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.996805                       # mshr miss rate for ReadCleanReq accesses
92310892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadSharedReq accesses
92410892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadSharedReq accesses
92511440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.996805                       # mshr miss rate for demand accesses
9268835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
92711440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::total     0.997942                       # mshr miss rate for demand accesses
92811440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.996805                       # mshr miss rate for overall accesses
9298835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
93011440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::total     0.997942                       # mshr miss rate for overall accesses
93111680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 85868.055556                       # average ReadExReq mshr miss latency
93211680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 85868.055556                       # average ReadExReq mshr miss latency
93311680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 72668.269231                       # average ReadCleanReq mshr miss latency
93411680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 72668.269231                       # average ReadCleanReq mshr miss latency
93511680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data        81500                       # average ReadSharedReq mshr miss latency
93611680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total        81500                       # average ReadSharedReq mshr miss latency
93711680SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 72668.269231                       # average overall mshr miss latency
93811680SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 83317.919075                       # average overall mshr miss latency
93911680SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::total 76467.010309                       # average overall mshr miss latency
94011680SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 72668.269231                       # average overall mshr miss latency
94111680SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 83317.919075                       # average overall mshr miss latency
94211680SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::total 76467.010309                       # average overall mshr miss latency
94311440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_filter.tot_requests          486                       # Total number of requests made to the snoop filter.
94411138Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_filter.hit_single_requests            1                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
94511138Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
94611138Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_filter.tot_snoops            0                       # Total number of snoops made to the snoop filter.
94711138Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
94811138Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
94911680SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED     23776000                       # Cumulative time (in ticks) in various power states
95011440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.trans_dist::ReadResp           414                       # Transaction distribution
95110628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExReq           72                       # Transaction distribution
95210628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExResp           72                       # Transaction distribution
95311440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.trans_dist::ReadCleanReq          313                       # Transaction distribution
95411390Ssteve.reinhardt@amd.comsystem.cpu.toL2Bus.trans_dist::ReadSharedReq          101                       # Transaction distribution
95511440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side          626                       # Packet count per connected master and slave (bytes)
95611390Ssteve.reinhardt@amd.comsystem.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          346                       # Packet count per connected master and slave (bytes)
95711440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.pkt_count::total               972                       # Packet count per connected master and slave (bytes)
95811440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        20032                       # Cumulative packet size per connected master and slave (bytes)
95911390Ssteve.reinhardt@amd.comsystem.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side        11072                       # Cumulative packet size per connected master and slave (bytes)
96011440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.pkt_size::total              31104                       # Cumulative packet size per connected master and slave (bytes)
96110628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoops                           0                       # Total snoops (count)
96211570SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoopTraffic                     0                       # Total snoop traffic (bytes)
96311440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_fanout::samples          486                       # Request fanout histogram
96411440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_fanout::mean        0.002058                       # Request fanout histogram
96511440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_fanout::stdev       0.045361                       # Request fanout histogram
96610628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
96711440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_fanout::0                485     99.79%     99.79% # Request fanout histogram
96811138Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::1                  1      0.21%    100.00% # Request fanout histogram
96910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::2                  0      0.00%    100.00% # Request fanout histogram
97010628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
97111138Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
97210628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::max_value            1                       # Request fanout histogram
97311440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_fanout::total            486                       # Request fanout histogram
97411440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.reqLayer0.occupancy         243000                       # Layer occupancy (ticks)
97511680SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.reqLayer0.utilization          1.0                       # Layer utilization (%)
97611440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.respLayer0.occupancy        469500                       # Layer occupancy (ticks)
97711680SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.respLayer0.utilization          2.0                       # Layer utilization (%)
97811390Ssteve.reinhardt@amd.comsystem.cpu.toL2Bus.respLayer1.occupancy        259500                       # Layer occupancy (ticks)
97911680SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.respLayer1.utilization          1.1                       # Layer utilization (%)
98011606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.tot_requests           485                       # Total number of requests made to the snoop filter.
98111606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.hit_single_requests            0                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
98211606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
98311606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.tot_snoops               0                       # Total number of snoops made to the snoop filter.
98411606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
98511606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
98611680SCurtis.Dunham@arm.comsystem.membus.pwrStateResidencyTicks::UNDEFINED     23776000                       # Cumulative time (in ticks) in various power states
98711440SCurtis.Dunham@arm.comsystem.membus.trans_dist::ReadResp                413                       # Transaction distribution
98810628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExReq                72                       # Transaction distribution
98910628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExResp               72                       # Transaction distribution
99011440SCurtis.Dunham@arm.comsystem.membus.trans_dist::ReadSharedReq           413                       # Transaction distribution
99111440SCurtis.Dunham@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port          970                       # Packet count per connected master and slave (bytes)
99211440SCurtis.Dunham@arm.comsystem.membus.pkt_count::total                    970                       # Packet count per connected master and slave (bytes)
99311440SCurtis.Dunham@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        31040                       # Cumulative packet size per connected master and slave (bytes)
99411440SCurtis.Dunham@arm.comsystem.membus.pkt_size::total                   31040                       # Cumulative packet size per connected master and slave (bytes)
99510628Sandreas.hansson@arm.comsystem.membus.snoops                                0                       # Total snoops (count)
99611570SCurtis.Dunham@arm.comsystem.membus.snoopTraffic                          0                       # Total snoop traffic (bytes)
99711440SCurtis.Dunham@arm.comsystem.membus.snoop_fanout::samples               485                       # Request fanout histogram
99810628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::mean                    0                       # Request fanout histogram
99910628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
100010628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
100111440SCurtis.Dunham@arm.comsystem.membus.snoop_fanout::0                     485    100.00%    100.00% # Request fanout histogram
100210628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
100310628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
100410628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::min_value               0                       # Request fanout histogram
100510628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::max_value               0                       # Request fanout histogram
100611440SCurtis.Dunham@arm.comsystem.membus.snoop_fanout::total                 485                       # Request fanout histogram
100711680SCurtis.Dunham@arm.comsystem.membus.reqLayer0.occupancy              595000                       # Layer occupancy (ticks)
100811680SCurtis.Dunham@arm.comsystem.membus.reqLayer0.utilization               2.5                       # Layer utilization (%)
100911680SCurtis.Dunham@arm.comsystem.membus.respLayer1.occupancy            2572250                       # Layer occupancy (ticks)
101011680SCurtis.Dunham@arm.comsystem.membus.respLayer1.utilization             10.8                       # Layer utilization (%)
10113096SN/A
10123096SN/A---------- End Simulation Statistics   ----------
1013