stats.txt revision 8241
1
2---------- Begin Simulation Statistics ----------
3host_inst_rate                                 252526                       # Simulator instruction rate (inst/s)
4host_mem_usage                                 223792                       # Number of bytes of host memory used
5host_seconds                                   398.51                       # Real time elapsed on the host
6host_tick_rate                              100102950                       # Simulator tick rate (ticks/s)
7sim_freq                                 1000000000000                       # Frequency of simulated ticks
8sim_insts                                   100633305                       # Number of instructions simulated
9sim_seconds                                  0.039892                       # Number of seconds simulated
10sim_ticks                                 39891736000                       # Number of ticks simulated
11system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
12system.cpu.BPredUnit.BTBHits                  9865367                       # Number of BTB hits
13system.cpu.BPredUnit.BTBLookups              15339513                       # Number of BTB lookups
14system.cpu.BPredUnit.RASInCorrect              176572                       # Number of incorrect RAS predictions.
15system.cpu.BPredUnit.condIncorrect             830445                       # Number of conditional branches incorrect
16system.cpu.BPredUnit.condPredicted           11914381                       # Number of conditional branches predicted
17system.cpu.BPredUnit.lookups                 18227498                       # Number of BP lookups
18system.cpu.BPredUnit.usedRAS                  1851553                       # Number of times the RAS was used to get a target.
19system.cpu.commit.branchMispredicts            800437                       # The number of times a branch was mispredicted
20system.cpu.commit.branches                   13669912                       # Number of branches committed
21system.cpu.commit.bw_lim_events               2877364                       # number cycles where commit BW limit reached
22system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
23system.cpu.commit.commitCommittedInsts      100638857                       # The number of committed instructions
24system.cpu.commit.commitNonSpecStalls          700914                       # The number of times commit has been forced to stall to communicate backwards
25system.cpu.commit.commitSquashedInsts        13588852                       # The number of squashed insts skipped by commit
26system.cpu.commit.committed_per_cycle::samples     76617428                       # Number of insts commited each cycle
27system.cpu.commit.committed_per_cycle::mean     1.313524                       # Number of insts commited each cycle
28system.cpu.commit.committed_per_cycle::stdev     1.896154                       # Number of insts commited each cycle
29system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
30system.cpu.commit.committed_per_cycle::0     34018334     44.40%     44.40% # Number of insts commited each cycle
31system.cpu.commit.committed_per_cycle::1     22269182     29.07%     73.47% # Number of insts commited each cycle
32system.cpu.commit.committed_per_cycle::2      6570057      8.58%     82.04% # Number of insts commited each cycle
33system.cpu.commit.committed_per_cycle::3      4759391      6.21%     88.25% # Number of insts commited each cycle
34system.cpu.commit.committed_per_cycle::4      3903161      5.09%     93.35% # Number of insts commited each cycle
35system.cpu.commit.committed_per_cycle::5      1377879      1.80%     95.15% # Number of insts commited each cycle
36system.cpu.commit.committed_per_cycle::6       463983      0.61%     95.75% # Number of insts commited each cycle
37system.cpu.commit.committed_per_cycle::7       378077      0.49%     96.24% # Number of insts commited each cycle
38system.cpu.commit.committed_per_cycle::8      2877364      3.76%    100.00% # Number of insts commited each cycle
39system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
40system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
41system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
42system.cpu.commit.committed_per_cycle::total     76617428                       # Number of insts commited each cycle
43system.cpu.commit.count                     100638857                       # Number of instructions committed
44system.cpu.commit.fp_insts                         56                       # Number of committed floating point instructions.
45system.cpu.commit.function_calls              1679850                       # Number of function calls committed.
46system.cpu.commit.int_insts                  91477923                       # Number of committed integer instructions.
47system.cpu.commit.loads                      27308393                       # Number of loads committed
48system.cpu.commit.membars                       15920                       # Number of memory barriers committed
49system.cpu.commit.refs                       47865415                       # Number of memory references committed
50system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
51system.cpu.committedInsts                   100633305                       # Number of Instructions Simulated
52system.cpu.committedInsts_total             100633305                       # Number of Instructions Simulated
53system.cpu.cpi                               0.792814                       # CPI: Cycles Per Instruction
54system.cpu.cpi_total                         0.792814                       # CPI: Total CPI of All Threads
55system.cpu.dcache.LoadLockedReq_accesses        18795                       # number of LoadLockedReq accesses(hits+misses)
56system.cpu.dcache.LoadLockedReq_avg_miss_latency 13515.151515                       # average LoadLockedReq miss latency
57system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency        35500                       # average LoadLockedReq mshr miss latency
58system.cpu.dcache.LoadLockedReq_hits            18762                       # number of LoadLockedReq hits
59system.cpu.dcache.LoadLockedReq_miss_latency       446000                       # number of LoadLockedReq miss cycles
60system.cpu.dcache.LoadLockedReq_miss_rate     0.001756                       # miss rate for LoadLockedReq accesses
61system.cpu.dcache.LoadLockedReq_misses             33                       # number of LoadLockedReq misses
62system.cpu.dcache.LoadLockedReq_mshr_hits           32                       # number of LoadLockedReq MSHR hits
63system.cpu.dcache.LoadLockedReq_mshr_miss_latency        35500                       # number of LoadLockedReq MSHR miss cycles
64system.cpu.dcache.LoadLockedReq_mshr_miss_rate     0.000053                       # mshr miss rate for LoadLockedReq accesses
65system.cpu.dcache.LoadLockedReq_mshr_misses            1                       # number of LoadLockedReq MSHR misses
66system.cpu.dcache.ReadReq_accesses           26949457                       # number of ReadReq accesses(hits+misses)
67system.cpu.dcache.ReadReq_avg_miss_latency 22750.430442                       # average ReadReq miss latency
68system.cpu.dcache.ReadReq_avg_mshr_miss_latency 18884.806074                       # average ReadReq mshr miss latency
69system.cpu.dcache.ReadReq_hits               26845494                       # number of ReadReq hits
70system.cpu.dcache.ReadReq_miss_latency     2365203000                       # number of ReadReq miss cycles
71system.cpu.dcache.ReadReq_miss_rate          0.003858                       # miss rate for ReadReq accesses
72system.cpu.dcache.ReadReq_misses               103963                       # number of ReadReq misses
73system.cpu.dcache.ReadReq_mshr_hits             49303                       # number of ReadReq MSHR hits
74system.cpu.dcache.ReadReq_mshr_miss_latency   1032243500                       # number of ReadReq MSHR miss cycles
75system.cpu.dcache.ReadReq_mshr_miss_rate     0.002028                       # mshr miss rate for ReadReq accesses
76system.cpu.dcache.ReadReq_mshr_misses           54660                       # number of ReadReq MSHR misses
77system.cpu.dcache.StoreCondReq_accesses         17203                       # number of StoreCondReq accesses(hits+misses)
78system.cpu.dcache.StoreCondReq_hits             17203                       # number of StoreCondReq hits
79system.cpu.dcache.WriteReq_accesses          19849901                       # number of WriteReq accesses(hits+misses)
80system.cpu.dcache.WriteReq_avg_miss_latency 32591.489503                       # average WriteReq miss latency
81system.cpu.dcache.WriteReq_avg_mshr_miss_latency 34153.863424                       # average WriteReq mshr miss latency
82system.cpu.dcache.WriteReq_hits              18304057                       # number of WriteReq hits
83system.cpu.dcache.WriteReq_miss_latency   50381358500                       # number of WriteReq miss cycles
84system.cpu.dcache.WriteReq_miss_rate         0.077877                       # miss rate for WriteReq accesses
85system.cpu.dcache.WriteReq_misses             1545844                       # number of WriteReq misses
86system.cpu.dcache.WriteReq_mshr_hits          1438944                       # number of WriteReq MSHR hits
87system.cpu.dcache.WriteReq_mshr_miss_latency   3651048000                       # number of WriteReq MSHR miss cycles
88system.cpu.dcache.WriteReq_mshr_miss_rate     0.005385                       # mshr miss rate for WriteReq accesses
89system.cpu.dcache.WriteReq_mshr_misses         106900                       # number of WriteReq MSHR misses
90system.cpu.dcache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
91system.cpu.dcache.avg_blocked_cycles::no_targets        22000                       # average number of cycles each access was blocked
92system.cpu.dcache.avg_refs                 279.703475                       # Average number of references to valid blocks.
93system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
94system.cpu.dcache.blocked::no_targets               1                       # number of cycles access was blocked
95system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
96system.cpu.dcache.blocked_cycles::no_targets        22000                       # number of cycles access was blocked
97system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
98system.cpu.dcache.demand_accesses            46799358                       # number of demand (read+write) accesses
99system.cpu.dcache.demand_avg_miss_latency 31971.352710                       # average overall miss latency
100system.cpu.dcache.demand_avg_mshr_miss_latency 28987.939465                       # average overall mshr miss latency
101system.cpu.dcache.demand_hits                45149551                       # number of demand (read+write) hits
102system.cpu.dcache.demand_miss_latency     52746561500                       # number of demand (read+write) miss cycles
103system.cpu.dcache.demand_miss_rate           0.035253                       # miss rate for demand accesses
104system.cpu.dcache.demand_misses               1649807                       # number of demand (read+write) misses
105system.cpu.dcache.demand_mshr_hits            1488247                       # number of demand (read+write) MSHR hits
106system.cpu.dcache.demand_mshr_miss_latency   4683291500                       # number of demand (read+write) MSHR miss cycles
107system.cpu.dcache.demand_mshr_miss_rate      0.003452                       # mshr miss rate for demand accesses
108system.cpu.dcache.demand_mshr_misses           161560                       # number of demand (read+write) MSHR misses
109system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
110system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
111system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
112system.cpu.dcache.occ_blocks::0           4075.453819                       # Average occupied blocks per context
113system.cpu.dcache.occ_percent::0             0.994984                       # Average percentage of cache occupancy
114system.cpu.dcache.overall_accesses           46799358                       # number of overall (read+write) accesses
115system.cpu.dcache.overall_avg_miss_latency 31971.352710                       # average overall miss latency
116system.cpu.dcache.overall_avg_mshr_miss_latency 28987.939465                       # average overall mshr miss latency
117system.cpu.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
118system.cpu.dcache.overall_hits               45149551                       # number of overall hits
119system.cpu.dcache.overall_miss_latency    52746561500                       # number of overall miss cycles
120system.cpu.dcache.overall_miss_rate          0.035253                       # miss rate for overall accesses
121system.cpu.dcache.overall_misses              1649807                       # number of overall misses
122system.cpu.dcache.overall_mshr_hits           1488247                       # number of overall MSHR hits
123system.cpu.dcache.overall_mshr_miss_latency   4683291500                       # number of overall MSHR miss cycles
124system.cpu.dcache.overall_mshr_miss_rate     0.003452                       # mshr miss rate for overall accesses
125system.cpu.dcache.overall_mshr_misses          161560                       # number of overall MSHR misses
126system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
127system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
128system.cpu.dcache.replacements                 157452                       # number of replacements
129system.cpu.dcache.sampled_refs                 161548                       # Sample count of references to valid blocks.
130system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
131system.cpu.dcache.tagsinuse               4075.453819                       # Cycle average of tags in use
132system.cpu.dcache.total_refs                 45185537                       # Total number of references to valid blocks.
133system.cpu.dcache.warmup_cycle              327416000                       # Cycle when the warmup percentage was hit.
134system.cpu.dcache.writebacks                   123381                       # number of writebacks
135system.cpu.decode.BlockedCycles              28767889                       # Number of cycles decode is blocked
136system.cpu.decode.BranchMispred                 93628                       # Number of times decode detected a branch misprediction
137system.cpu.decode.BranchResolved              3727749                       # Number of times decode resolved a branch
138system.cpu.decode.DecodedInsts              120621461                       # Number of instructions handled by decode
139system.cpu.decode.IdleCycles                 25476849                       # Number of cycles decode is idle
140system.cpu.decode.RunCycles                  21756774                       # Number of cycles decode is running
141system.cpu.decode.SquashCycles                2130394                       # Number of cycles decode is squashing
142system.cpu.decode.SquashedInsts                323992                       # Number of squashed instructions handled by decode
143system.cpu.decode.UnblockCycles                615915                       # Number of cycles decode is unblocking
144system.cpu.dtb.accesses                             0                       # DTB accesses
145system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
146system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
147system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
148system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
149system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
150system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
151system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
152system.cpu.dtb.hits                                 0                       # DTB hits
153system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
154system.cpu.dtb.inst_hits                            0                       # ITB inst hits
155system.cpu.dtb.inst_misses                          0                       # ITB inst misses
156system.cpu.dtb.misses                               0                       # DTB misses
157system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
158system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
159system.cpu.dtb.read_accesses                        0                       # DTB read accesses
160system.cpu.dtb.read_hits                            0                       # DTB read hits
161system.cpu.dtb.read_misses                          0                       # DTB read misses
162system.cpu.dtb.write_accesses                       0                       # DTB write accesses
163system.cpu.dtb.write_hits                           0                       # DTB write hits
164system.cpu.dtb.write_misses                         0                       # DTB write misses
165system.cpu.fetch.Branches                    18227498                       # Number of branches that fetch encountered
166system.cpu.fetch.CacheLines                  11770565                       # Number of cache lines fetched
167system.cpu.fetch.Cycles                      22825886                       # Number of cycles fetch has run and was not squashing or blocked
168system.cpu.fetch.IcacheSquashes                173702                       # Number of outstanding Icache misses that were squashed
169system.cpu.fetch.Insts                       89192210                       # Number of instructions fetch has processed
170system.cpu.fetch.MiscStallCycles                   72                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
171system.cpu.fetch.SquashCycles                  899278                       # Number of cycles fetch has spent squashing
172system.cpu.fetch.branchRate                  0.228462                       # Number of branch fetches per cycle
173system.cpu.fetch.icacheStallCycles           11770565                       # Number of cycles fetch is stalled on an Icache miss
174system.cpu.fetch.predictedBranches           11716920                       # Number of branches that fetch has predicted taken
175system.cpu.fetch.rate                        1.117928                       # Number of inst fetches per cycle
176system.cpu.fetch.rateDist::samples           78747821                       # Number of instructions fetched each cycle (Total)
177system.cpu.fetch.rateDist::mean              1.567287                       # Number of instructions fetched each cycle (Total)
178system.cpu.fetch.rateDist::stdev             2.842624                       # Number of instructions fetched each cycle (Total)
179system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
180system.cpu.fetch.rateDist::0                 55936810     71.03%     71.03% # Number of instructions fetched each cycle (Total)
181system.cpu.fetch.rateDist::1                  2349634      2.98%     74.02% # Number of instructions fetched each cycle (Total)
182system.cpu.fetch.rateDist::2                  2668515      3.39%     77.41% # Number of instructions fetched each cycle (Total)
183system.cpu.fetch.rateDist::3                  2236984      2.84%     80.25% # Number of instructions fetched each cycle (Total)
184system.cpu.fetch.rateDist::4                  1645406      2.09%     82.34% # Number of instructions fetched each cycle (Total)
185system.cpu.fetch.rateDist::5                  1774436      2.25%     84.59% # Number of instructions fetched each cycle (Total)
186system.cpu.fetch.rateDist::6                   998371      1.27%     85.86% # Number of instructions fetched each cycle (Total)
187system.cpu.fetch.rateDist::7                  1522539      1.93%     87.79% # Number of instructions fetched each cycle (Total)
188system.cpu.fetch.rateDist::8                  9615126     12.21%    100.00% # Number of instructions fetched each cycle (Total)
189system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
190system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
191system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
192system.cpu.fetch.rateDist::total             78747821                       # Number of instructions fetched each cycle (Total)
193system.cpu.fp_regfile_reads                        90                       # number of floating regfile reads
194system.cpu.fp_regfile_writes                       71                       # number of floating regfile writes
195system.cpu.icache.ReadReq_accesses           11770565                       # number of ReadReq accesses(hits+misses)
196system.cpu.icache.ReadReq_avg_miss_latency 12757.129371                       # average ReadReq miss latency
197system.cpu.icache.ReadReq_avg_mshr_miss_latency  9282.013745                       # average ReadReq mshr miss latency
198system.cpu.icache.ReadReq_hits               11745142                       # number of ReadReq hits
199system.cpu.icache.ReadReq_miss_latency      324324500                       # number of ReadReq miss cycles
200system.cpu.icache.ReadReq_miss_rate          0.002160                       # miss rate for ReadReq accesses
201system.cpu.icache.ReadReq_misses                25423                       # number of ReadReq misses
202system.cpu.icache.ReadReq_mshr_hits               832                       # number of ReadReq MSHR hits
203system.cpu.icache.ReadReq_mshr_miss_latency    228254000                       # number of ReadReq MSHR miss cycles
204system.cpu.icache.ReadReq_mshr_miss_rate     0.002089                       # mshr miss rate for ReadReq accesses
205system.cpu.icache.ReadReq_mshr_misses           24591                       # number of ReadReq MSHR misses
206system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
207system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
208system.cpu.icache.avg_refs                 477.833279                       # Average number of references to valid blocks.
209system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
210system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
211system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
212system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
213system.cpu.icache.cache_copies                      0                       # number of cache copies performed
214system.cpu.icache.demand_accesses            11770565                       # number of demand (read+write) accesses
215system.cpu.icache.demand_avg_miss_latency 12757.129371                       # average overall miss latency
216system.cpu.icache.demand_avg_mshr_miss_latency  9282.013745                       # average overall mshr miss latency
217system.cpu.icache.demand_hits                11745142                       # number of demand (read+write) hits
218system.cpu.icache.demand_miss_latency       324324500                       # number of demand (read+write) miss cycles
219system.cpu.icache.demand_miss_rate           0.002160                       # miss rate for demand accesses
220system.cpu.icache.demand_misses                 25423                       # number of demand (read+write) misses
221system.cpu.icache.demand_mshr_hits                832                       # number of demand (read+write) MSHR hits
222system.cpu.icache.demand_mshr_miss_latency    228254000                       # number of demand (read+write) MSHR miss cycles
223system.cpu.icache.demand_mshr_miss_rate      0.002089                       # mshr miss rate for demand accesses
224system.cpu.icache.demand_mshr_misses            24591                       # number of demand (read+write) MSHR misses
225system.cpu.icache.fast_writes                       0                       # number of fast writes performed
226system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
227system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
228system.cpu.icache.occ_blocks::0           1793.424749                       # Average occupied blocks per context
229system.cpu.icache.occ_percent::0             0.875696                       # Average percentage of cache occupancy
230system.cpu.icache.overall_accesses           11770565                       # number of overall (read+write) accesses
231system.cpu.icache.overall_avg_miss_latency 12757.129371                       # average overall miss latency
232system.cpu.icache.overall_avg_mshr_miss_latency  9282.013745                       # average overall mshr miss latency
233system.cpu.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
234system.cpu.icache.overall_hits               11745142                       # number of overall hits
235system.cpu.icache.overall_miss_latency      324324500                       # number of overall miss cycles
236system.cpu.icache.overall_miss_rate          0.002160                       # miss rate for overall accesses
237system.cpu.icache.overall_misses                25423                       # number of overall misses
238system.cpu.icache.overall_mshr_hits               832                       # number of overall MSHR hits
239system.cpu.icache.overall_mshr_miss_latency    228254000                       # number of overall MSHR miss cycles
240system.cpu.icache.overall_mshr_miss_rate     0.002089                       # mshr miss rate for overall accesses
241system.cpu.icache.overall_mshr_misses           24591                       # number of overall MSHR misses
242system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
243system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
244system.cpu.icache.replacements                  22549                       # number of replacements
245system.cpu.icache.sampled_refs                  24580                       # Sample count of references to valid blocks.
246system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
247system.cpu.icache.tagsinuse               1793.424749                       # Cycle average of tags in use
248system.cpu.icache.total_refs                 11745142                       # Total number of references to valid blocks.
249system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
250system.cpu.icache.writebacks                        0                       # number of writebacks
251system.cpu.idleCycles                         1035652                       # Total number of cycles that the CPU has spent unscheduled due to idling
252system.cpu.iew.branchMispredicts               874742                       # Number of branch mispredicts detected at execute
253system.cpu.iew.exec_branches                 14732348                       # Number of branches executed
254system.cpu.iew.exec_nop                         77233                       # number of nop insts executed
255system.cpu.iew.exec_rate                     1.323750                       # Inst execution rate
256system.cpu.iew.exec_refs                     49299625                       # number of memory reference insts executed
257system.cpu.iew.exec_stores                   21011299                       # Number of stores executed
258system.cpu.iew.exec_swp                             0                       # number of swp insts executed
259system.cpu.iew.iewBlockCycles                  976865                       # Number of cycles IEW is blocking
260system.cpu.iew.iewDispLoadInsts              29744817                       # Number of dispatched load instructions
261system.cpu.iew.iewDispNonSpecInsts             738677                       # Number of dispatched non-speculative instructions
262system.cpu.iew.iewDispSquashedInsts            687790                       # Number of squashed instructions skipped by dispatch
263system.cpu.iew.iewDispStoreInsts             22207815                       # Number of dispatched store instructions
264system.cpu.iew.iewDispatchedInsts           114301833                       # Number of instructions dispatched to IQ
265system.cpu.iew.iewExecLoadInsts              28288326                       # Number of load instructions executed
266system.cpu.iew.iewExecSquashedInsts            931089                       # Number of squashed instructions skipped in execute
267system.cpu.iew.iewExecutedInsts             105613393                       # Number of executed instructions
268system.cpu.iew.iewIQFullEvents                   6026                       # Number of times the IQ has become full, causing a stall
269system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
270system.cpu.iew.iewLSQFullEvents                  6915                       # Number of times the LSQ has become full, causing a stall
271system.cpu.iew.iewSquashCycles                2130394                       # Number of cycles IEW is squashing
272system.cpu.iew.iewUnblockCycles                 55938                       # Number of cycles IEW is unblocking
273system.cpu.iew.lsq.thread.0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
274system.cpu.iew.lsq.thread.0.cacheBlocked            7                       # Number of times an access to memory failed due to the cache being blocked
275system.cpu.iew.lsq.thread.0.forwLoads         1108085                       # Number of loads that had data forwarded from stores
276system.cpu.iew.lsq.thread.0.ignoredResponses         2818                       # Number of memory responses ignored because the instruction is squashed
277system.cpu.iew.lsq.thread.0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
278system.cpu.iew.lsq.thread.0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
279system.cpu.iew.lsq.thread.0.memOrderViolation         8523                       # Number of memory ordering violations
280system.cpu.iew.lsq.thread.0.rescheduledLoads           41                       # Number of loads that were rescheduled
281system.cpu.iew.lsq.thread.0.squashedLoads      2436412                       # Number of loads squashed
282system.cpu.iew.lsq.thread.0.squashedStores      1650781                       # Number of stores squashed
283system.cpu.iew.memOrderViolationEvents           8523                       # Number of memory order violations
284system.cpu.iew.predictedNotTakenIncorrect       227397                       # Number of branches that were predicted not taken incorrectly
285system.cpu.iew.predictedTakenIncorrect         647345                       # Number of branches that were predicted taken incorrectly
286system.cpu.iew.wb_consumers                 107738460                       # num instructions consuming a value
287system.cpu.iew.wb_count                     105037825                       # cumulative count of insts written-back
288system.cpu.iew.wb_fanout                     0.490563                       # average fanout of values written-back
289system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
290system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
291system.cpu.iew.wb_producers                  52852456                       # num instructions producing a value
292system.cpu.iew.wb_rate                       1.316536                       # insts written-back per cycle
293system.cpu.iew.wb_sent                      105209239                       # cumulative count of insts sent to commit
294system.cpu.int_regfile_reads                252839831                       # number of integer regfile reads
295system.cpu.int_regfile_writes                78127703                       # number of integer regfile writes
296system.cpu.ipc                               1.261330                       # IPC: Instructions Per Cycle
297system.cpu.ipc_total                         1.261330                       # IPC: Total IPC of All Threads
298system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
299system.cpu.iq.FU_type_0::IntAlu              56712642     53.23%     53.23% # Type of FU issued
300system.cpu.iq.FU_type_0::IntMult                95301      0.09%     53.32% # Type of FU issued
301system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     53.32% # Type of FU issued
302system.cpu.iq.FU_type_0::FloatAdd                  11      0.00%     53.32% # Type of FU issued
303system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     53.32% # Type of FU issued
304system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     53.32% # Type of FU issued
305system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     53.32% # Type of FU issued
306system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     53.32% # Type of FU issued
307system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     53.32% # Type of FU issued
308system.cpu.iq.FU_type_0::SimdAdd                    1      0.00%     53.32% # Type of FU issued
309system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     53.32% # Type of FU issued
310system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     53.32% # Type of FU issued
311system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     53.32% # Type of FU issued
312system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     53.32% # Type of FU issued
313system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     53.32% # Type of FU issued
314system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     53.32% # Type of FU issued
315system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     53.32% # Type of FU issued
316system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     53.32% # Type of FU issued
317system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     53.32% # Type of FU issued
318system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     53.32% # Type of FU issued
319system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     53.32% # Type of FU issued
320system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     53.32% # Type of FU issued
321system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     53.32% # Type of FU issued
322system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     53.32% # Type of FU issued
323system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     53.32% # Type of FU issued
324system.cpu.iq.FU_type_0::SimdFloatMisc              8      0.00%     53.32% # Type of FU issued
325system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     53.32% # Type of FU issued
326system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     53.32% # Type of FU issued
327system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     53.32% # Type of FU issued
328system.cpu.iq.FU_type_0::MemRead             28583241     26.83%     80.15% # Type of FU issued
329system.cpu.iq.FU_type_0::MemWrite            21153285     19.85%    100.00% # Type of FU issued
330system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
331system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
332system.cpu.iq.FU_type_0::total              106544489                       # Type of FU issued
333system.cpu.iq.fp_alu_accesses                      82                       # Number of floating point alu accesses
334system.cpu.iq.fp_inst_queue_reads                 160                       # Number of floating instruction queue reads
335system.cpu.iq.fp_inst_queue_wakeup_accesses           68                       # Number of floating instruction queue wakeup accesses
336system.cpu.iq.fp_inst_queue_writes                144                       # Number of floating instruction queue writes
337system.cpu.iq.fu_busy_cnt                     1792992                       # FU busy when requested
338system.cpu.iq.fu_busy_rate                   0.016829                       # FU busy rate (busy events/executed inst)
339system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
340system.cpu.iq.fu_full::IntAlu                   49061      2.74%      2.74% # attempts to use FU when none available
341system.cpu.iq.fu_full::IntMult                      0      0.00%      2.74% # attempts to use FU when none available
342system.cpu.iq.fu_full::IntDiv                       0      0.00%      2.74% # attempts to use FU when none available
343system.cpu.iq.fu_full::FloatAdd                     0      0.00%      2.74% # attempts to use FU when none available
344system.cpu.iq.fu_full::FloatCmp                     0      0.00%      2.74% # attempts to use FU when none available
345system.cpu.iq.fu_full::FloatCvt                     0      0.00%      2.74% # attempts to use FU when none available
346system.cpu.iq.fu_full::FloatMult                    0      0.00%      2.74% # attempts to use FU when none available
347system.cpu.iq.fu_full::FloatDiv                     0      0.00%      2.74% # attempts to use FU when none available
348system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      2.74% # attempts to use FU when none available
349system.cpu.iq.fu_full::SimdAdd                      0      0.00%      2.74% # attempts to use FU when none available
350system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      2.74% # attempts to use FU when none available
351system.cpu.iq.fu_full::SimdAlu                      0      0.00%      2.74% # attempts to use FU when none available
352system.cpu.iq.fu_full::SimdCmp                      0      0.00%      2.74% # attempts to use FU when none available
353system.cpu.iq.fu_full::SimdCvt                      0      0.00%      2.74% # attempts to use FU when none available
354system.cpu.iq.fu_full::SimdMisc                     0      0.00%      2.74% # attempts to use FU when none available
355system.cpu.iq.fu_full::SimdMult                     0      0.00%      2.74% # attempts to use FU when none available
356system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      2.74% # attempts to use FU when none available
357system.cpu.iq.fu_full::SimdShift                    0      0.00%      2.74% # attempts to use FU when none available
358system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      2.74% # attempts to use FU when none available
359system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      2.74% # attempts to use FU when none available
360system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      2.74% # attempts to use FU when none available
361system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      2.74% # attempts to use FU when none available
362system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      2.74% # attempts to use FU when none available
363system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      2.74% # attempts to use FU when none available
364system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      2.74% # attempts to use FU when none available
365system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      2.74% # attempts to use FU when none available
366system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      2.74% # attempts to use FU when none available
367system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      2.74% # attempts to use FU when none available
368system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      2.74% # attempts to use FU when none available
369system.cpu.iq.fu_full::MemRead                1439096     80.26%     83.00% # attempts to use FU when none available
370system.cpu.iq.fu_full::MemWrite                304835     17.00%    100.00% # attempts to use FU when none available
371system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
372system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
373system.cpu.iq.int_alu_accesses              108337399                       # Number of integer alu accesses
374system.cpu.iq.int_inst_queue_reads          293735316                       # Number of integer instruction queue reads
375system.cpu.iq.int_inst_queue_wakeup_accesses    105037757                       # Number of integer instruction queue wakeup accesses
376system.cpu.iq.int_inst_queue_writes         127630070                       # Number of integer instruction queue writes
377system.cpu.iq.iqInstsAdded                  113468820                       # Number of instructions added to the IQ (excludes non-spec)
378system.cpu.iq.iqInstsIssued                 106544489                       # Number of instructions issued
379system.cpu.iq.iqNonSpecInstsAdded              755780                       # Number of non-speculative instructions added to the IQ
380system.cpu.iq.iqSquashedInstsExamined        13400232                       # Number of squashed instructions iterated over during squash; mainly for profiling
381system.cpu.iq.iqSquashedInstsIssued            105692                       # Number of squashed instructions issued
382system.cpu.iq.iqSquashedNonSpecRemoved          54866                       # Number of squashed non-spec instructions that were removed
383system.cpu.iq.iqSquashedOperandsExamined     21923544                       # Number of squashed operands that are examined and possibly removed from graph
384system.cpu.iq.issued_per_cycle::samples      78747821                       # Number of insts issued each cycle
385system.cpu.iq.issued_per_cycle::mean         1.352983                       # Number of insts issued each cycle
386system.cpu.iq.issued_per_cycle::stdev        1.550711                       # Number of insts issued each cycle
387system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
388system.cpu.iq.issued_per_cycle::0            30449549     38.67%     38.67% # Number of insts issued each cycle
389system.cpu.iq.issued_per_cycle::1            20272773     25.74%     64.41% # Number of insts issued each cycle
390system.cpu.iq.issued_per_cycle::2            12837785     16.30%     80.71% # Number of insts issued each cycle
391system.cpu.iq.issued_per_cycle::3             6496976      8.25%     88.96% # Number of insts issued each cycle
392system.cpu.iq.issued_per_cycle::4             4874072      6.19%     95.15% # Number of insts issued each cycle
393system.cpu.iq.issued_per_cycle::5             2197331      2.79%     97.94% # Number of insts issued each cycle
394system.cpu.iq.issued_per_cycle::6              925872      1.18%     99.12% # Number of insts issued each cycle
395system.cpu.iq.issued_per_cycle::7              480661      0.61%     99.73% # Number of insts issued each cycle
396system.cpu.iq.issued_per_cycle::8              212802      0.27%    100.00% # Number of insts issued each cycle
397system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
398system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
399system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
400system.cpu.iq.issued_per_cycle::total        78747821                       # Number of insts issued each cycle
401system.cpu.iq.rate                           1.335421                       # Inst issue rate
402system.cpu.itb.accesses                             0                       # DTB accesses
403system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
404system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
405system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
406system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
407system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
408system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
409system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
410system.cpu.itb.hits                                 0                       # DTB hits
411system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
412system.cpu.itb.inst_hits                            0                       # ITB inst hits
413system.cpu.itb.inst_misses                          0                       # ITB inst misses
414system.cpu.itb.misses                               0                       # DTB misses
415system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
416system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
417system.cpu.itb.read_accesses                        0                       # DTB read accesses
418system.cpu.itb.read_hits                            0                       # DTB read hits
419system.cpu.itb.read_misses                          0                       # DTB read misses
420system.cpu.itb.write_accesses                       0                       # DTB write accesses
421system.cpu.itb.write_hits                           0                       # DTB write hits
422system.cpu.itb.write_misses                         0                       # DTB write misses
423system.cpu.l2cache.ReadExReq_accesses          106889                       # number of ReadExReq accesses(hits+misses)
424system.cpu.l2cache.ReadExReq_avg_miss_latency 34386.744639                       # average ReadExReq miss latency
425system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31232.309942                       # average ReadExReq mshr miss latency
426system.cpu.l2cache.ReadExReq_hits                4289                       # number of ReadExReq hits
427system.cpu.l2cache.ReadExReq_miss_latency   3528080000                       # number of ReadExReq miss cycles
428system.cpu.l2cache.ReadExReq_miss_rate       0.959874                       # miss rate for ReadExReq accesses
429system.cpu.l2cache.ReadExReq_misses            102600                       # number of ReadExReq misses
430system.cpu.l2cache.ReadExReq_mshr_miss_latency   3204435000                       # number of ReadExReq MSHR miss cycles
431system.cpu.l2cache.ReadExReq_mshr_miss_rate     0.959874                       # mshr miss rate for ReadExReq accesses
432system.cpu.l2cache.ReadExReq_mshr_misses       102600                       # number of ReadExReq MSHR misses
433system.cpu.l2cache.ReadReq_accesses             79238                       # number of ReadReq accesses(hits+misses)
434system.cpu.l2cache.ReadReq_avg_miss_latency 34336.176999                       # average ReadReq miss latency
435system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31108.810299                       # average ReadReq mshr miss latency
436system.cpu.l2cache.ReadReq_hits                 46944                       # number of ReadReq hits
437system.cpu.l2cache.ReadReq_miss_latency    1108852500                       # number of ReadReq miss cycles
438system.cpu.l2cache.ReadReq_miss_rate         0.407557                       # miss rate for ReadReq accesses
439system.cpu.l2cache.ReadReq_misses               32294                       # number of ReadReq misses
440system.cpu.l2cache.ReadReq_mshr_hits               59                       # number of ReadReq MSHR hits
441system.cpu.l2cache.ReadReq_mshr_miss_latency   1002792500                       # number of ReadReq MSHR miss cycles
442system.cpu.l2cache.ReadReq_mshr_miss_rate     0.406812                       # mshr miss rate for ReadReq accesses
443system.cpu.l2cache.ReadReq_mshr_misses          32235                       # number of ReadReq MSHR misses
444system.cpu.l2cache.UpgradeReq_accesses             12                       # number of UpgradeReq accesses(hits+misses)
445system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency        31000                       # average UpgradeReq mshr miss latency
446system.cpu.l2cache.UpgradeReq_hits                  4                       # number of UpgradeReq hits
447system.cpu.l2cache.UpgradeReq_miss_rate      0.666667                       # miss rate for UpgradeReq accesses
448system.cpu.l2cache.UpgradeReq_misses                8                       # number of UpgradeReq misses
449system.cpu.l2cache.UpgradeReq_mshr_miss_latency       248000                       # number of UpgradeReq MSHR miss cycles
450system.cpu.l2cache.UpgradeReq_mshr_miss_rate     0.666667                       # mshr miss rate for UpgradeReq accesses
451system.cpu.l2cache.UpgradeReq_mshr_misses            8                       # number of UpgradeReq MSHR misses
452system.cpu.l2cache.Writeback_accesses          123381                       # number of Writeback accesses(hits+misses)
453system.cpu.l2cache.Writeback_hits              123381                       # number of Writeback hits
454system.cpu.l2cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
455system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
456system.cpu.l2cache.avg_refs                  0.515289                       # Average number of references to valid blocks.
457system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
458system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
459system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
460system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
461system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
462system.cpu.l2cache.demand_accesses             186127                       # number of demand (read+write) accesses
463system.cpu.l2cache.demand_avg_miss_latency 34374.638605                       # average overall miss latency
464system.cpu.l2cache.demand_avg_mshr_miss_latency 31202.784885                       # average overall mshr miss latency
465system.cpu.l2cache.demand_hits                  51233                       # number of demand (read+write) hits
466system.cpu.l2cache.demand_miss_latency     4636932500                       # number of demand (read+write) miss cycles
467system.cpu.l2cache.demand_miss_rate          0.724742                       # miss rate for demand accesses
468system.cpu.l2cache.demand_misses               134894                       # number of demand (read+write) misses
469system.cpu.l2cache.demand_mshr_hits                59                       # number of demand (read+write) MSHR hits
470system.cpu.l2cache.demand_mshr_miss_latency   4207227500                       # number of demand (read+write) MSHR miss cycles
471system.cpu.l2cache.demand_mshr_miss_rate     0.724425                       # mshr miss rate for demand accesses
472system.cpu.l2cache.demand_mshr_misses          134835                       # number of demand (read+write) MSHR misses
473system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
474system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
475system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
476system.cpu.l2cache.occ_blocks::0          2296.436358                       # Average occupied blocks per context
477system.cpu.l2cache.occ_blocks::1         16005.968558                       # Average occupied blocks per context
478system.cpu.l2cache.occ_percent::0            0.070082                       # Average percentage of cache occupancy
479system.cpu.l2cache.occ_percent::1            0.488463                       # Average percentage of cache occupancy
480system.cpu.l2cache.overall_accesses            186127                       # number of overall (read+write) accesses
481system.cpu.l2cache.overall_avg_miss_latency 34374.638605                       # average overall miss latency
482system.cpu.l2cache.overall_avg_mshr_miss_latency 31202.784885                       # average overall mshr miss latency
483system.cpu.l2cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
484system.cpu.l2cache.overall_hits                 51233                       # number of overall hits
485system.cpu.l2cache.overall_miss_latency    4636932500                       # number of overall miss cycles
486system.cpu.l2cache.overall_miss_rate         0.724742                       # miss rate for overall accesses
487system.cpu.l2cache.overall_misses              134894                       # number of overall misses
488system.cpu.l2cache.overall_mshr_hits               59                       # number of overall MSHR hits
489system.cpu.l2cache.overall_mshr_miss_latency   4207227500                       # number of overall MSHR miss cycles
490system.cpu.l2cache.overall_mshr_miss_rate     0.724425                       # mshr miss rate for overall accesses
491system.cpu.l2cache.overall_mshr_misses         134835                       # number of overall MSHR misses
492system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
493system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
494system.cpu.l2cache.replacements                114581                       # number of replacements
495system.cpu.l2cache.sampled_refs                133428                       # Sample count of references to valid blocks.
496system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
497system.cpu.l2cache.tagsinuse             18302.404916                       # Cycle average of tags in use
498system.cpu.l2cache.total_refs                   68754                       # Total number of references to valid blocks.
499system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
500system.cpu.l2cache.writebacks                   88457                       # number of writebacks
501system.cpu.memDep0.conflictingLoads          15454792                       # Number of conflicting loads.
502system.cpu.memDep0.conflictingStores         13946617                       # Number of conflicting stores.
503system.cpu.memDep0.insertedLoads             29744817                       # Number of loads inserted to the mem dependence unit.
504system.cpu.memDep0.insertedStores            22207815                       # Number of stores inserted to the mem dependence unit.
505system.cpu.misc_regfile_reads               146355254                       # number of misc regfile reads
506system.cpu.misc_regfile_writes                  34408                       # number of misc regfile writes
507system.cpu.numCycles                         79783473                       # number of cpu cycles simulated
508system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
509system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
510system.cpu.rename.BlockCycles                 2921057                       # Number of cycles rename is blocking
511system.cpu.rename.CommittedMaps              75878617                       # Number of HB maps that are committed
512system.cpu.rename.IQFullEvents                 205954                       # Number of times rename has blocked due to IQ full
513system.cpu.rename.IdleCycles                 27124909                       # Number of cycles rename is idle
514system.cpu.rename.LSQFullEvents               2993782                       # Number of times rename has blocked due to LSQ full
515system.cpu.rename.ROBFullEvents                     3                       # Number of times rename has blocked due to ROB full
516system.cpu.rename.RenameLookups             315599119                       # Number of register rename lookups that rename has made
517system.cpu.rename.RenamedInsts              118180992                       # Number of instructions processed by rename
518system.cpu.rename.RenamedOperands            90551096                       # Number of destination operands rename has renamed
519system.cpu.rename.RunCycles                  20607135                       # Number of cycles rename is running
520system.cpu.rename.SquashCycles                2130394                       # Number of cycles rename is squashing
521system.cpu.rename.UnblockCycles               4279204                       # Number of cycles rename is unblocking
522system.cpu.rename.UndoneMaps                 14672443                       # Number of HB maps that are undone due to squashing
523system.cpu.rename.fp_rename_lookups             83429                       # Number of floating rename lookups
524system.cpu.rename.int_rename_lookups        315515690                       # Number of integer rename lookups
525system.cpu.rename.serializeStallCycles       21685122                       # count of cycles rename stalled for serializing inst
526system.cpu.rename.serializingInsts             759000                       # count of serializing insts renamed
527system.cpu.rename.skidInsts                  12013897                       # count of insts added to the skid buffer
528system.cpu.rename.tempSerializingInsts         759711                       # count of temporary serializing insts renamed
529system.cpu.rob.rob_reads                    187942474                       # The number of ROB reads
530system.cpu.rob.rob_writes                   230588533                       # The number of ROB writes
531system.cpu.timesIdled                           60808                       # Number of times that the entire CPU went into an idle state and unscheduled itself
532system.cpu.workload.num_syscalls                 1946                       # Number of system calls
533
534---------- End Simulation Statistics   ----------
535