stats.txt revision 10636
110515SAli.Saidi@ARM.com
210515SAli.Saidi@ARM.com---------- Begin Simulation Statistics ----------
310628Sandreas.hansson@arm.comsim_seconds                                 51.728175                       # Number of seconds simulated
410628Sandreas.hansson@arm.comsim_ticks                                51728174627500                       # Number of ticks simulated
510628Sandreas.hansson@arm.comfinal_tick                               51728174627500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
610515SAli.Saidi@ARM.comsim_freq                                 1000000000000                       # Frequency of simulated ticks
710636Snilay@cs.wisc.eduhost_inst_rate                                 121986                       # Simulator instruction rate (inst/s)
810636Snilay@cs.wisc.eduhost_op_rate                                   143338                       # Simulator op (including micro ops) rate (op/s)
910636Snilay@cs.wisc.eduhost_tick_rate                             6618487836                       # Simulator tick rate (ticks/s)
1010636Snilay@cs.wisc.eduhost_mem_usage                                 708088                       # Number of bytes of host memory used
1110636Snilay@cs.wisc.eduhost_seconds                                  7815.71                       # Real time elapsed on the host
1210628Sandreas.hansson@arm.comsim_insts                                   953410832                       # Number of instructions simulated
1310628Sandreas.hansson@arm.comsim_ops                                    1120287994                       # Number of ops (including micro ops) simulated
1410515SAli.Saidi@ARM.comsystem.voltage_domain.voltage                       1                       # Voltage in Volts
1510515SAli.Saidi@ARM.comsystem.clk_domain.clock                          1000                       # Clock period in ticks
1610628Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.dtb.walker       394816                       # Number of bytes read from this memory
1710628Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.itb.walker       334912                       # Number of bytes read from this memory
1810636Snilay@cs.wisc.edusystem.physmem.bytes_read::cpu.inst          10241472                       # Number of bytes read from this memory
1910636Snilay@cs.wisc.edusystem.physmem.bytes_read::cpu.data          67386632                       # Number of bytes read from this memory
2010628Sandreas.hansson@arm.comsystem.physmem.bytes_read::realview.ide        424256                       # Number of bytes read from this memory
2110628Sandreas.hansson@arm.comsystem.physmem.bytes_read::total             78782088                       # Number of bytes read from this memory
2210628Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::cpu.inst     10241472                       # Number of instructions bytes read from this memory
2310628Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::total        10241472                       # Number of instructions bytes read from this memory
2410628Sandreas.hansson@arm.comsystem.physmem.bytes_written::writebacks     95103808                       # Number of bytes written to this memory
2510636Snilay@cs.wisc.edusystem.physmem.bytes_written::cpu.data          20580                       # Number of bytes written to this memory
2610628Sandreas.hansson@arm.comsystem.physmem.bytes_written::total          95124388                       # Number of bytes written to this memory
2710628Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.dtb.walker         6169                       # Number of read requests responded to by this memory
2810628Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.itb.walker         5233                       # Number of read requests responded to by this memory
2910636Snilay@cs.wisc.edusystem.physmem.num_reads::cpu.inst             160023                       # Number of read requests responded to by this memory
3010636Snilay@cs.wisc.edusystem.physmem.num_reads::cpu.data            1052929                       # Number of read requests responded to by this memory
3110628Sandreas.hansson@arm.comsystem.physmem.num_reads::realview.ide           6629                       # Number of read requests responded to by this memory
3210628Sandreas.hansson@arm.comsystem.physmem.num_reads::total               1230983                       # Number of read requests responded to by this memory
3310628Sandreas.hansson@arm.comsystem.physmem.num_writes::writebacks         1485997                       # Number of write requests responded to by this memory
3410636Snilay@cs.wisc.edusystem.physmem.num_writes::cpu.data              2573                       # Number of write requests responded to by this memory
3510628Sandreas.hansson@arm.comsystem.physmem.num_writes::total              1488570                       # Number of write requests responded to by this memory
3610628Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.dtb.walker           7633                       # Total read bandwidth from this memory (bytes/s)
3710628Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.itb.walker           6474                       # Total read bandwidth from this memory (bytes/s)
3810636Snilay@cs.wisc.edusystem.physmem.bw_read::cpu.inst               197986                       # Total read bandwidth from this memory (bytes/s)
3910636Snilay@cs.wisc.edusystem.physmem.bw_read::cpu.data              1302707                       # Total read bandwidth from this memory (bytes/s)
4010628Sandreas.hansson@arm.comsystem.physmem.bw_read::realview.ide             8202                       # Total read bandwidth from this memory (bytes/s)
4110628Sandreas.hansson@arm.comsystem.physmem.bw_read::total                 1523002                       # Total read bandwidth from this memory (bytes/s)
4210628Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::cpu.inst          197986                       # Instruction read bandwidth from this memory (bytes/s)
4310628Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::total             197986                       # Instruction read bandwidth from this memory (bytes/s)
4410628Sandreas.hansson@arm.comsystem.physmem.bw_write::writebacks           1838530                       # Write bandwidth from this memory (bytes/s)
4510636Snilay@cs.wisc.edusystem.physmem.bw_write::cpu.data                 398                       # Write bandwidth from this memory (bytes/s)
4610628Sandreas.hansson@arm.comsystem.physmem.bw_write::total                1838928                       # Write bandwidth from this memory (bytes/s)
4710628Sandreas.hansson@arm.comsystem.physmem.bw_total::writebacks           1838530                       # Total bandwidth to/from this memory (bytes/s)
4810628Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.dtb.walker          7633                       # Total bandwidth to/from this memory (bytes/s)
4910628Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.itb.walker          6474                       # Total bandwidth to/from this memory (bytes/s)
5010636Snilay@cs.wisc.edusystem.physmem.bw_total::cpu.inst              197986                       # Total bandwidth to/from this memory (bytes/s)
5110636Snilay@cs.wisc.edusystem.physmem.bw_total::cpu.data             1303104                       # Total bandwidth to/from this memory (bytes/s)
5210628Sandreas.hansson@arm.comsystem.physmem.bw_total::realview.ide            8202                       # Total bandwidth to/from this memory (bytes/s)
5310628Sandreas.hansson@arm.comsystem.physmem.bw_total::total                3361929                       # Total bandwidth to/from this memory (bytes/s)
5410628Sandreas.hansson@arm.comsystem.physmem.readReqs                       1230983                       # Number of read requests accepted
5510628Sandreas.hansson@arm.comsystem.physmem.writeReqs                      2135785                       # Number of write requests accepted
5610628Sandreas.hansson@arm.comsystem.physmem.readBursts                     1230983                       # Number of DRAM read bursts, including those serviced by the write queue
5710628Sandreas.hansson@arm.comsystem.physmem.writeBursts                    2135785                       # Number of DRAM write bursts, including those merged in the write queue
5810628Sandreas.hansson@arm.comsystem.physmem.bytesReadDRAM                 78738176                       # Total number of bytes read from DRAM
5910628Sandreas.hansson@arm.comsystem.physmem.bytesReadWrQ                     44736                       # Total number of bytes read from write queue
6010628Sandreas.hansson@arm.comsystem.physmem.bytesWritten                 136238784                       # Total number of bytes written to DRAM
6110628Sandreas.hansson@arm.comsystem.physmem.bytesReadSys                  78782088                       # Total read bytes from the system interface side
6210628Sandreas.hansson@arm.comsystem.physmem.bytesWrittenSys              136546148                       # Total written bytes from the system interface side
6310628Sandreas.hansson@arm.comsystem.physmem.servicedByWrQ                      699                       # Number of DRAM read bursts serviced by the write queue
6410628Sandreas.hansson@arm.comsystem.physmem.mergedWrBursts                    7032                       # Number of DRAM write bursts merged with an existing one
6510628Sandreas.hansson@arm.comsystem.physmem.neitherReadNorWriteReqs          39789                       # Number of requests that are neither read nor write
6610628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::0               72855                       # Per bank write bursts
6710628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::1               77589                       # Per bank write bursts
6810628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::2               71702                       # Per bank write bursts
6910628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::3               69206                       # Per bank write bursts
7010628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::4               71012                       # Per bank write bursts
7110628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::5               79882                       # Per bank write bursts
7210628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::6               74555                       # Per bank write bursts
7310628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::7               73696                       # Per bank write bursts
7410628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::8               66951                       # Per bank write bursts
7510628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::9              130748                       # Per bank write bursts
7610628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::10              72702                       # Per bank write bursts
7710628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::11              77684                       # Per bank write bursts
7810628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::12              73029                       # Per bank write bursts
7910628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::13              75645                       # Per bank write bursts
8010628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::14              69035                       # Per bank write bursts
8110628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::15              73993                       # Per bank write bursts
8210628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::0              130105                       # Per bank write bursts
8310628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::1              136647                       # Per bank write bursts
8410628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::2              132594                       # Per bank write bursts
8510628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::3              132058                       # Per bank write bursts
8610628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::4              132790                       # Per bank write bursts
8710628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::5              135723                       # Per bank write bursts
8810628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::6              131916                       # Per bank write bursts
8910628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::7              135307                       # Per bank write bursts
9010628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::8              129762                       # Per bank write bursts
9110628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::9              138269                       # Per bank write bursts
9210628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::10             133041                       # Per bank write bursts
9310628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::11             135411                       # Per bank write bursts
9410628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::12             131809                       # Per bank write bursts
9510628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::13             134107                       # Per bank write bursts
9610628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::14             128778                       # Per bank write bursts
9710628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::15             130414                       # Per bank write bursts
9810515SAli.Saidi@ARM.comsystem.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
9910585Sandreas.hansson@arm.comsystem.physmem.numWrRetry                           1                       # Number of times write queue was full causing retry
10010628Sandreas.hansson@arm.comsystem.physmem.totGap                    51728172924500                       # Total gap between requests
10110515SAli.Saidi@ARM.comsystem.physmem.readPktSize::0                       0                       # Read request sizes (log2)
10210515SAli.Saidi@ARM.comsystem.physmem.readPktSize::1                       0                       # Read request sizes (log2)
10310515SAli.Saidi@ARM.comsystem.physmem.readPktSize::2                       0                       # Read request sizes (log2)
10410515SAli.Saidi@ARM.comsystem.physmem.readPktSize::3                      13                       # Read request sizes (log2)
10510515SAli.Saidi@ARM.comsystem.physmem.readPktSize::4                       2                       # Read request sizes (log2)
10610515SAli.Saidi@ARM.comsystem.physmem.readPktSize::5                       0                       # Read request sizes (log2)
10710628Sandreas.hansson@arm.comsystem.physmem.readPktSize::6                 1230968                       # Read request sizes (log2)
10810515SAli.Saidi@ARM.comsystem.physmem.writePktSize::0                      0                       # Write request sizes (log2)
10910515SAli.Saidi@ARM.comsystem.physmem.writePktSize::1                      0                       # Write request sizes (log2)
11010515SAli.Saidi@ARM.comsystem.physmem.writePktSize::2                      1                       # Write request sizes (log2)
11110515SAli.Saidi@ARM.comsystem.physmem.writePktSize::3                   2572                       # Write request sizes (log2)
11210515SAli.Saidi@ARM.comsystem.physmem.writePktSize::4                      0                       # Write request sizes (log2)
11310515SAli.Saidi@ARM.comsystem.physmem.writePktSize::5                      0                       # Write request sizes (log2)
11410628Sandreas.hansson@arm.comsystem.physmem.writePktSize::6                2133212                       # Write request sizes (log2)
11510628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::0                   1193516                       # What read queue length does an incoming req see
11610628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::1                     30294                       # What read queue length does an incoming req see
11710628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::2                      2468                       # What read queue length does an incoming req see
11810628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::3                       634                       # What read queue length does an incoming req see
11910628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::4                       774                       # What read queue length does an incoming req see
12010628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::5                       445                       # What read queue length does an incoming req see
12110628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::6                       402                       # What read queue length does an incoming req see
12210628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::7                       326                       # What read queue length does an incoming req see
12310628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::8                       225                       # What read queue length does an incoming req see
12410628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::9                       151                       # What read queue length does an incoming req see
12510628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::10                      141                       # What read queue length does an incoming req see
12610628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::11                      133                       # What read queue length does an incoming req see
12710628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::12                      117                       # What read queue length does an incoming req see
12810628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::13                      116                       # What read queue length does an incoming req see
12910628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::14                      112                       # What read queue length does an incoming req see
13010628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::15                      108                       # What read queue length does an incoming req see
13110628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::16                       93                       # What read queue length does an incoming req see
13210628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::17                       91                       # What read queue length does an incoming req see
13310628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::18                       75                       # What read queue length does an incoming req see
13410628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::19                       59                       # What read queue length does an incoming req see
13510628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::20                        3                       # What read queue length does an incoming req see
13610628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::21                        1                       # What read queue length does an incoming req see
13710515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
13810515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
13910515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
14010515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
14110515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
14210515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
14310515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
14410515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
14510515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
14610515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
14710515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
14810515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
14910515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
15010515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
15110515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
15210515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
15310515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
15410515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
15510515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
15610515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
15710515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
15810515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
15910515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
16010515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
16110515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
16210628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::15                    48810                       # What write queue length does an incoming req see
16310628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::16                    75161                       # What write queue length does an incoming req see
16410628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::17                   120471                       # What write queue length does an incoming req see
16510628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::18                   133680                       # What write queue length does an incoming req see
16610628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::19                   129638                       # What write queue length does an incoming req see
16710628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::20                   132279                       # What write queue length does an incoming req see
16810628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::21                   134371                       # What write queue length does an incoming req see
16910628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::22                   139270                       # What write queue length does an incoming req see
17010628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::23                   139351                       # What write queue length does an incoming req see
17110628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::24                   138718                       # What write queue length does an incoming req see
17210628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::25                   134041                       # What write queue length does an incoming req see
17310628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::26                   121456                       # What write queue length does an incoming req see
17410628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::27                   116921                       # What write queue length does an incoming req see
17510628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::28                   112653                       # What write queue length does an incoming req see
17610628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::29                   104822                       # What write queue length does an incoming req see
17710628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::30                   103529                       # What write queue length does an incoming req see
17810628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::31                   102348                       # What write queue length does an incoming req see
17910628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::32                   101456                       # What write queue length does an incoming req see
18010628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::33                     3528                       # What write queue length does an incoming req see
18110628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::34                     3145                       # What write queue length does an incoming req see
18210628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::35                     3077                       # What write queue length does an incoming req see
18310628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::36                     2746                       # What write queue length does an incoming req see
18410628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::37                     2646                       # What write queue length does an incoming req see
18510628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::38                     2462                       # What write queue length does an incoming req see
18610628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::39                     2396                       # What write queue length does an incoming req see
18710628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::40                     2343                       # What write queue length does an incoming req see
18810628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::41                     2218                       # What write queue length does an incoming req see
18910628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::42                     2043                       # What write queue length does an incoming req see
19010628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::43                     1968                       # What write queue length does an incoming req see
19110628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::44                     1747                       # What write queue length does an incoming req see
19210628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::45                     1501                       # What write queue length does an incoming req see
19310628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::46                     1440                       # What write queue length does an incoming req see
19410628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::47                     1271                       # What write queue length does an incoming req see
19510628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::48                     1084                       # What write queue length does an incoming req see
19610628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::49                      914                       # What write queue length does an incoming req see
19710628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::50                      813                       # What write queue length does an incoming req see
19810628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::51                      704                       # What write queue length does an incoming req see
19910628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::52                      545                       # What write queue length does an incoming req see
20010628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::53                      394                       # What write queue length does an incoming req see
20110628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::54                      297                       # What write queue length does an incoming req see
20210628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::55                      183                       # What write queue length does an incoming req see
20310628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::56                      128                       # What write queue length does an incoming req see
20410628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::57                       90                       # What write queue length does an incoming req see
20510628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::58                       45                       # What write queue length does an incoming req see
20610628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::59                       16                       # What write queue length does an incoming req see
20710628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::60                       11                       # What write queue length does an incoming req see
20810628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::61                        5                       # What write queue length does an incoming req see
20910628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::62                        1                       # What write queue length does an incoming req see
21010628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::63                        2                       # What write queue length does an incoming req see
21110628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::samples       724941                       # Bytes accessed per row activation
21210628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::mean      296.543548                       # Bytes accessed per row activation
21310628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::gmean     170.840359                       # Bytes accessed per row activation
21410628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::stdev     329.964737                       # Bytes accessed per row activation
21510628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::0-127         292739     40.38%     40.38% # Bytes accessed per row activation
21610628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::128-255       175978     24.27%     64.66% # Bytes accessed per row activation
21710628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::256-383        64522      8.90%     73.56% # Bytes accessed per row activation
21810628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::384-511        36242      5.00%     78.56% # Bytes accessed per row activation
21910628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::512-639        25200      3.48%     82.03% # Bytes accessed per row activation
22010628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::640-767        17306      2.39%     84.42% # Bytes accessed per row activation
22110628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::768-895        13334      1.84%     86.26% # Bytes accessed per row activation
22210628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::896-1023        11857      1.64%     87.89% # Bytes accessed per row activation
22310628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::1024-1151        87763     12.11%    100.00% # Bytes accessed per row activation
22410628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::total         724941                       # Bytes accessed per row activation
22510628Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::samples         98383                       # Reads before turning the bus around for writes
22610628Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::mean        12.504427                       # Reads before turning the bus around for writes
22710628Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::stdev      125.607658                       # Reads before turning the bus around for writes
22810628Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::0-1023          98380    100.00%    100.00% # Reads before turning the bus around for writes
22910628Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::1024-2047            1      0.00%    100.00% # Reads before turning the bus around for writes
23010585Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::25600-26623            1      0.00%    100.00% # Reads before turning the bus around for writes
23110585Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::28672-29695            1      0.00%    100.00% # Reads before turning the bus around for writes
23210628Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::total           98383                       # Reads before turning the bus around for writes
23310628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::samples         98383                       # Writes before turning the bus around for reads
23410628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::mean        21.637183                       # Writes before turning the bus around for reads
23510628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::gmean       20.054808                       # Writes before turning the bus around for reads
23610628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::stdev       12.113777                       # Writes before turning the bus around for reads
23710628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::16-23           71754     72.93%     72.93% # Writes before turning the bus around for reads
23810628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::24-31           19885     20.21%     93.15% # Writes before turning the bus around for reads
23910628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::32-39            3061      3.11%     96.26% # Writes before turning the bus around for reads
24010628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::40-47             745      0.76%     97.01% # Writes before turning the bus around for reads
24110628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::48-55             867      0.88%     97.89% # Writes before turning the bus around for reads
24210628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::56-63             408      0.41%     98.31% # Writes before turning the bus around for reads
24310628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::64-71             354      0.36%     98.67% # Writes before turning the bus around for reads
24410628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::72-79             234      0.24%     98.91% # Writes before turning the bus around for reads
24510628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::80-87             298      0.30%     99.21% # Writes before turning the bus around for reads
24610628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::88-95             183      0.19%     99.40% # Writes before turning the bus around for reads
24710628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::96-103            211      0.21%     99.61% # Writes before turning the bus around for reads
24810628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::104-111            51      0.05%     99.66% # Writes before turning the bus around for reads
24910628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::112-119            56      0.06%     99.72% # Writes before turning the bus around for reads
25010628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::120-127            41      0.04%     99.76% # Writes before turning the bus around for reads
25110628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::128-135           125      0.13%     99.89% # Writes before turning the bus around for reads
25210628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::136-143            21      0.02%     99.91% # Writes before turning the bus around for reads
25310628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::144-151            37      0.04%     99.95% # Writes before turning the bus around for reads
25410628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::152-159             9      0.01%     99.96% # Writes before turning the bus around for reads
25510628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::160-167            12      0.01%     99.97% # Writes before turning the bus around for reads
25610628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::168-175             3      0.00%     99.97% # Writes before turning the bus around for reads
25710628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::176-183             4      0.00%     99.98% # Writes before turning the bus around for reads
25810628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::184-191             7      0.01%     99.98% # Writes before turning the bus around for reads
25910628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::192-199             1      0.00%     99.98% # Writes before turning the bus around for reads
26010628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::200-207             4      0.00%     99.99% # Writes before turning the bus around for reads
26110628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::208-215             4      0.00%     99.99% # Writes before turning the bus around for reads
26210628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::216-223             1      0.00%     99.99% # Writes before turning the bus around for reads
26310628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::224-231             3      0.00%    100.00% # Writes before turning the bus around for reads
26410628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::240-247             1      0.00%    100.00% # Writes before turning the bus around for reads
26510628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::248-255             2      0.00%    100.00% # Writes before turning the bus around for reads
26610585Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::256-263             1      0.00%    100.00% # Writes before turning the bus around for reads
26710628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::total           98383                       # Writes before turning the bus around for reads
26810628Sandreas.hansson@arm.comsystem.physmem.totQLat                    15890716010                       # Total ticks spent queuing
26910628Sandreas.hansson@arm.comsystem.physmem.totMemAccLat               38958541010                       # Total ticks spent from burst creation until serviced by the DRAM
27010628Sandreas.hansson@arm.comsystem.physmem.totBusLat                   6151420000                       # Total ticks spent in databus transfers
27110628Sandreas.hansson@arm.comsystem.physmem.avgQLat                       12916.30                       # Average queueing delay per DRAM burst
27210515SAli.Saidi@ARM.comsystem.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
27310628Sandreas.hansson@arm.comsystem.physmem.avgMemAccLat                  31666.30                       # Average memory access latency per DRAM burst
27410585Sandreas.hansson@arm.comsystem.physmem.avgRdBW                           1.52                       # Average DRAM read bandwidth in MiByte/s
27510628Sandreas.hansson@arm.comsystem.physmem.avgWrBW                           2.63                       # Average achieved write bandwidth in MiByte/s
27610585Sandreas.hansson@arm.comsystem.physmem.avgRdBWSys                        1.52                       # Average system read bandwidth in MiByte/s
27710585Sandreas.hansson@arm.comsystem.physmem.avgWrBWSys                        2.64                       # Average system write bandwidth in MiByte/s
27810515SAli.Saidi@ARM.comsystem.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
27910585Sandreas.hansson@arm.comsystem.physmem.busUtil                           0.03                       # Data bus utilization in percentage
28010515SAli.Saidi@ARM.comsystem.physmem.busUtilRead                       0.01                       # Data bus utilization in percentage for reads
28110515SAli.Saidi@ARM.comsystem.physmem.busUtilWrite                      0.02                       # Data bus utilization in percentage for writes
28210515SAli.Saidi@ARM.comsystem.physmem.avgRdQLen                         1.00                       # Average read queue length when enqueuing
28310628Sandreas.hansson@arm.comsystem.physmem.avgWrQLen                        24.58                       # Average write queue length when enqueuing
28410628Sandreas.hansson@arm.comsystem.physmem.readRowHits                     953619                       # Number of row buffer hits during reads
28510628Sandreas.hansson@arm.comsystem.physmem.writeRowHits                   1680454                       # Number of row buffer hits during writes
28610628Sandreas.hansson@arm.comsystem.physmem.readRowHitRate                   77.51                       # Row buffer hit rate for reads
28710628Sandreas.hansson@arm.comsystem.physmem.writeRowHitRate                  78.94                       # Row buffer hit rate for writes
28810628Sandreas.hansson@arm.comsystem.physmem.avgGap                     15364341.39                       # Average gap between requests
28910628Sandreas.hansson@arm.comsystem.physmem.pageHitRate                      78.42                       # Row buffer hit rate, read and write combined
29010628Sandreas.hansson@arm.comsystem.physmem_0.actEnergy                 2748558960                       # Energy for activate commands per rank (pJ)
29110628Sandreas.hansson@arm.comsystem.physmem_0.preEnergy                 1499709750                       # Energy for precharge commands per rank (pJ)
29210628Sandreas.hansson@arm.comsystem.physmem_0.readEnergy                4605829800                       # Energy for read commands per rank (pJ)
29310628Sandreas.hansson@arm.comsystem.physmem_0.writeEnergy               6915067200                       # Energy for write commands per rank (pJ)
29410628Sandreas.hansson@arm.comsystem.physmem_0.refreshEnergy           3378632599680                       # Energy for refresh commands per rank (pJ)
29510628Sandreas.hansson@arm.comsystem.physmem_0.actBackEnergy           1310572243215                       # Energy for active background per rank (pJ)
29610628Sandreas.hansson@arm.comsystem.physmem_0.preBackEnergy           29887277315250                       # Energy for precharge background per rank (pJ)
29710628Sandreas.hansson@arm.comsystem.physmem_0.totalEnergy             34592251323855                       # Total energy per rank (pJ)
29810628Sandreas.hansson@arm.comsystem.physmem_0.averagePower              668.731394                       # Core power per rank (mW)
29910628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::IDLE   49719326487750                       # Time in different power states
30010628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::REF    1727317280000                       # Time in different power states
30110628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::PRE_PDN            0                       # Time in different power states
30210628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT    281530424750                       # Time in different power states
30310628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT_PDN            0                       # Time in different power states
30410628Sandreas.hansson@arm.comsystem.physmem_1.actEnergy                 2731995000                       # Energy for activate commands per rank (pJ)
30510628Sandreas.hansson@arm.comsystem.physmem_1.preEnergy                 1490671875                       # Energy for precharge commands per rank (pJ)
30610628Sandreas.hansson@arm.comsystem.physmem_1.readEnergy                4990338600                       # Energy for read commands per rank (pJ)
30710628Sandreas.hansson@arm.comsystem.physmem_1.writeEnergy               6879109680                       # Energy for write commands per rank (pJ)
30810628Sandreas.hansson@arm.comsystem.physmem_1.refreshEnergy           3378632599680                       # Energy for refresh commands per rank (pJ)
30910628Sandreas.hansson@arm.comsystem.physmem_1.actBackEnergy           1309819963770                       # Energy for active background per rank (pJ)
31010628Sandreas.hansson@arm.comsystem.physmem_1.preBackEnergy           29887937201250                       # Energy for precharge background per rank (pJ)
31110628Sandreas.hansson@arm.comsystem.physmem_1.totalEnergy             34592481879855                       # Total energy per rank (pJ)
31210628Sandreas.hansson@arm.comsystem.physmem_1.averagePower              668.735851                       # Core power per rank (mW)
31310628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::IDLE   49720391571002                       # Time in different power states
31410628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::REF    1727317280000                       # Time in different power states
31510628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::PRE_PDN            0                       # Time in different power states
31610628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::ACT    280461298998                       # Time in different power states
31710628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::ACT_PDN            0                       # Time in different power states
31810636Snilay@cs.wisc.edusystem.realview.nvmem.bytes_read::cpu.inst          704                       # Number of bytes read from this memory
31910636Snilay@cs.wisc.edusystem.realview.nvmem.bytes_read::cpu.data           36                       # Number of bytes read from this memory
32010515SAli.Saidi@ARM.comsystem.realview.nvmem.bytes_read::total           740                       # Number of bytes read from this memory
32110515SAli.Saidi@ARM.comsystem.realview.nvmem.bytes_inst_read::cpu.inst          704                       # Number of instructions bytes read from this memory
32210515SAli.Saidi@ARM.comsystem.realview.nvmem.bytes_inst_read::total          704                       # Number of instructions bytes read from this memory
32310636Snilay@cs.wisc.edusystem.realview.nvmem.num_reads::cpu.inst           11                       # Number of read requests responded to by this memory
32410636Snilay@cs.wisc.edusystem.realview.nvmem.num_reads::cpu.data            5                       # Number of read requests responded to by this memory
32510515SAli.Saidi@ARM.comsystem.realview.nvmem.num_reads::total             16                       # Number of read requests responded to by this memory
32610515SAli.Saidi@ARM.comsystem.realview.nvmem.bw_read::cpu.inst            14                       # Total read bandwidth from this memory (bytes/s)
32710636Snilay@cs.wisc.edusystem.realview.nvmem.bw_read::cpu.data             1                       # Total read bandwidth from this memory (bytes/s)
32810515SAli.Saidi@ARM.comsystem.realview.nvmem.bw_read::total               14                       # Total read bandwidth from this memory (bytes/s)
32910515SAli.Saidi@ARM.comsystem.realview.nvmem.bw_inst_read::cpu.inst           14                       # Instruction read bandwidth from this memory (bytes/s)
33010515SAli.Saidi@ARM.comsystem.realview.nvmem.bw_inst_read::total           14                       # Instruction read bandwidth from this memory (bytes/s)
33110515SAli.Saidi@ARM.comsystem.realview.nvmem.bw_total::cpu.inst           14                       # Total bandwidth to/from this memory (bytes/s)
33210636Snilay@cs.wisc.edusystem.realview.nvmem.bw_total::cpu.data            1                       # Total bandwidth to/from this memory (bytes/s)
33310515SAli.Saidi@ARM.comsystem.realview.nvmem.bw_total::total              14                       # Total bandwidth to/from this memory (bytes/s)
33410585Sandreas.hansson@arm.comsystem.cf0.dma_read_full_pages                    122                       # Number of full page size DMA reads (not PRD).
33510585Sandreas.hansson@arm.comsystem.cf0.dma_read_bytes                      499712                       # Number of bytes transfered via DMA reads (not PRD).
33610585Sandreas.hansson@arm.comsystem.cf0.dma_read_txs                           122                       # Number of DMA read transactions (not PRD).
33710585Sandreas.hansson@arm.comsystem.cf0.dma_write_full_pages                  1666                       # Number of full page size DMA writes.
33810585Sandreas.hansson@arm.comsystem.cf0.dma_write_bytes                    6826496                       # Number of bytes transfered via DMA writes.
33910585Sandreas.hansson@arm.comsystem.cf0.dma_write_txs                         1669                       # Number of DMA write transactions.
34010628Sandreas.hansson@arm.comsystem.cpu.branchPred.lookups               261740307                       # Number of BP lookups
34110628Sandreas.hansson@arm.comsystem.cpu.branchPred.condPredicted         183617747                       # Number of conditional branches predicted
34210628Sandreas.hansson@arm.comsystem.cpu.branchPred.condIncorrect          12193617                       # Number of conditional branches incorrect
34310628Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBLookups            193974198                       # Number of BTB lookups
34410628Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHits               136954935                       # Number of BTB hits
34510585Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
34610628Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHitPct             70.604718                       # BTB Hit Percentage
34710628Sandreas.hansson@arm.comsystem.cpu.branchPred.usedRAS                31757981                       # Number of times the RAS was used to get a target.
34810628Sandreas.hansson@arm.comsystem.cpu.branchPred.RASInCorrect            2120874                       # Number of incorrect RAS predictions.
34910585Sandreas.hansson@arm.comsystem.cpu_clk_domain.clock                       500                       # Clock period in ticks
35010628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
35110628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
35210628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
35310628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
35410628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
35510628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
35610628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
35710628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
35810585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
35910585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
36010585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
36110585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
36210585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
36310585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
36410585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
36510585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
36610585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
36710585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
36810585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
36910585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
37010585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
37110585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
37210585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
37310585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
37410585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
37510585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
37610585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.hits              0                       # DTB hits
37710585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.misses            0                       # DTB misses
37810585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
37910628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walks                    587644                       # Table walker walks requested
38010628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksLong                587644                       # Table walker walks initiated with long descriptors
38110628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksLongTerminationLevel::Level2        20971                       # Level at which table walker walks with long descriptors terminate
38210628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksLongTerminationLevel::Level3       193860                       # Level at which table walker walks with long descriptors terminate
38310628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::samples       587644                       # Table walker wait (enqueue to first request) latency
38410628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::0          587644    100.00%    100.00% # Table walker wait (enqueue to first request) latency
38510628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::total       587644                       # Table walker wait (enqueue to first request) latency
38610628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::samples       214831                       # Table walker service (enqueue to completion) latency
38710628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::mean 23073.231987                       # Table walker service (enqueue to completion) latency
38810628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::gmean 18856.280230                       # Table walker service (enqueue to completion) latency
38910628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::stdev 14797.492454                       # Table walker service (enqueue to completion) latency
39010628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::0-65535       212337     98.84%     98.84% # Table walker service (enqueue to completion) latency
39110628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::65536-131071         2138      1.00%     99.83% # Table walker service (enqueue to completion) latency
39210628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::131072-196607          152      0.07%     99.91% # Table walker service (enqueue to completion) latency
39310628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::196608-262143          133      0.06%     99.97% # Table walker service (enqueue to completion) latency
39410628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::262144-327679           38      0.02%     99.98% # Table walker service (enqueue to completion) latency
39510628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::327680-393215           25      0.01%    100.00% # Table walker service (enqueue to completion) latency
39610628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::393216-458751            6      0.00%    100.00% # Table walker service (enqueue to completion) latency
39710628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::458752-524287            1      0.00%    100.00% # Table walker service (enqueue to completion) latency
39810628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::589824-655359            1      0.00%    100.00% # Table walker service (enqueue to completion) latency
39910628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::total       214831                       # Table walker service (enqueue to completion) latency
40010628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::samples   -243009796                       # Table walker pending requests distribution
40110628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::0      -243009796    100.00%    100.00% # Table walker pending requests distribution
40210628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::total   -243009796                       # Table walker pending requests distribution
40310628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkPageSizes::4K        193861     90.24%     90.24% # Table walker page sizes translated
40410628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkPageSizes::2M         20971      9.76%    100.00% # Table walker page sizes translated
40510628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkPageSizes::total       214832                       # Table walker page sizes translated
40610628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Requested::Data       587644                       # Table walker requests started/completed, data/inst
40710628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
40810628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Requested::total       587644                       # Table walker requests started/completed, data/inst
40910628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Completed::Data       214832                       # Table walker requests started/completed, data/inst
41010628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
41110628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Completed::total       214832                       # Table walker requests started/completed, data/inst
41210628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkRequestOrigin::total       802476                       # Table walker requests started/completed, data/inst
41310585Sandreas.hansson@arm.comsystem.cpu.dtb.inst_hits                            0                       # ITB inst hits
41410585Sandreas.hansson@arm.comsystem.cpu.dtb.inst_misses                          0                       # ITB inst misses
41510628Sandreas.hansson@arm.comsystem.cpu.dtb.read_hits                    184101010                       # DTB read hits
41610628Sandreas.hansson@arm.comsystem.cpu.dtb.read_misses                     486113                       # DTB read misses
41710628Sandreas.hansson@arm.comsystem.cpu.dtb.write_hits                   163332837                       # DTB write hits
41810628Sandreas.hansson@arm.comsystem.cpu.dtb.write_misses                    101531                       # DTB write misses
41910585Sandreas.hansson@arm.comsystem.cpu.dtb.flush_tlb                           11                       # Number of times complete TLB was flushed
42010585Sandreas.hansson@arm.comsystem.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
42110628Sandreas.hansson@arm.comsystem.cpu.dtb.flush_tlb_mva_asid               47436                       # Number of times TLB was flushed by MVA & ASID
42210585Sandreas.hansson@arm.comsystem.cpu.dtb.flush_tlb_asid                    1113                       # Number of times TLB was flushed by ASID
42310628Sandreas.hansson@arm.comsystem.cpu.dtb.flush_entries                    79171                       # Number of entries that have been flushed from TLB
42410628Sandreas.hansson@arm.comsystem.cpu.dtb.align_faults                       889                       # Number of TLB faults due to alignment restrictions
42510628Sandreas.hansson@arm.comsystem.cpu.dtb.prefetch_faults                  14871                       # Number of TLB faults due to prefetch
42610585Sandreas.hansson@arm.comsystem.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
42710628Sandreas.hansson@arm.comsystem.cpu.dtb.perms_faults                     23598                       # Number of TLB faults due to permissions restrictions
42810628Sandreas.hansson@arm.comsystem.cpu.dtb.read_accesses                184587123                       # DTB read accesses
42910628Sandreas.hansson@arm.comsystem.cpu.dtb.write_accesses               163434368                       # DTB write accesses
43010585Sandreas.hansson@arm.comsystem.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
43110628Sandreas.hansson@arm.comsystem.cpu.dtb.hits                         347433847                       # DTB hits
43210628Sandreas.hansson@arm.comsystem.cpu.dtb.misses                          587644                       # DTB misses
43310628Sandreas.hansson@arm.comsystem.cpu.dtb.accesses                     348021491                       # DTB accesses
43410628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
43510628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
43610628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
43710628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
43810628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
43910628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
44010628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
44110628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
44210585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
44310585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
44410585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
44510585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
44610585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
44710585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
44810585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
44910585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
45010585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
45110585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
45210585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
45310585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
45410585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
45510585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
45610585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
45710585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
45810585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
45910585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
46010585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.hits              0                       # DTB hits
46110585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.misses            0                       # DTB misses
46210585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
46310628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walks                    136955                       # Table walker walks requested
46410628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksLong                136955                       # Table walker walks initiated with long descriptors
46510628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksLongTerminationLevel::Level2         1083                       # Level at which table walker walks with long descriptors terminate
46610628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksLongTerminationLevel::Level3       119238                       # Level at which table walker walks with long descriptors terminate
46710628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::samples       136955                       # Table walker wait (enqueue to first request) latency
46810628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::0          136955    100.00%    100.00% # Table walker wait (enqueue to first request) latency
46910628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::total       136955                       # Table walker wait (enqueue to first request) latency
47010628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::samples       120321                       # Table walker service (enqueue to completion) latency
47110628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::mean 25178.697160                       # Table walker service (enqueue to completion) latency
47210628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::gmean 21090.590253                       # Table walker service (enqueue to completion) latency
47310628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::stdev 16725.174106                       # Table walker service (enqueue to completion) latency
47410628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::0-65535       117467     97.63%     97.63% # Table walker service (enqueue to completion) latency
47510628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::65536-131071         2593      2.16%     99.78% # Table walker service (enqueue to completion) latency
47610628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::131072-196607          161      0.13%     99.92% # Table walker service (enqueue to completion) latency
47710628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::196608-262143           40      0.03%     99.95% # Table walker service (enqueue to completion) latency
47810628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::262144-327679           38      0.03%     99.98% # Table walker service (enqueue to completion) latency
47910628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::327680-393215           20      0.02%    100.00% # Table walker service (enqueue to completion) latency
48010628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::524288-589823            1      0.00%    100.00% # Table walker service (enqueue to completion) latency
48110628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::589824-655359            1      0.00%    100.00% # Table walker service (enqueue to completion) latency
48210628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::total       120321                       # Table walker service (enqueue to completion) latency
48310628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksPending::samples   -243525796                       # Table walker pending requests distribution
48410628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksPending::0      -243525796    100.00%    100.00% # Table walker pending requests distribution
48510628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksPending::total   -243525796                       # Table walker pending requests distribution
48610628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkPageSizes::4K        119238     99.10%     99.10% # Table walker page sizes translated
48710628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkPageSizes::2M          1083      0.90%    100.00% # Table walker page sizes translated
48810628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkPageSizes::total       120321                       # Table walker page sizes translated
48910628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
49010628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Requested::Inst       136955                       # Table walker requests started/completed, data/inst
49110628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Requested::total       136955                       # Table walker requests started/completed, data/inst
49210628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
49310628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Completed::Inst       120321                       # Table walker requests started/completed, data/inst
49410628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Completed::total       120321                       # Table walker requests started/completed, data/inst
49510628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkRequestOrigin::total       257276                       # Table walker requests started/completed, data/inst
49610628Sandreas.hansson@arm.comsystem.cpu.itb.inst_hits                    455989522                       # ITB inst hits
49710628Sandreas.hansson@arm.comsystem.cpu.itb.inst_misses                     136955                       # ITB inst misses
49810585Sandreas.hansson@arm.comsystem.cpu.itb.read_hits                            0                       # DTB read hits
49910585Sandreas.hansson@arm.comsystem.cpu.itb.read_misses                          0                       # DTB read misses
50010585Sandreas.hansson@arm.comsystem.cpu.itb.write_hits                           0                       # DTB write hits
50110585Sandreas.hansson@arm.comsystem.cpu.itb.write_misses                         0                       # DTB write misses
50210585Sandreas.hansson@arm.comsystem.cpu.itb.flush_tlb                           11                       # Number of times complete TLB was flushed
50310585Sandreas.hansson@arm.comsystem.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
50410628Sandreas.hansson@arm.comsystem.cpu.itb.flush_tlb_mva_asid               47436                       # Number of times TLB was flushed by MVA & ASID
50510585Sandreas.hansson@arm.comsystem.cpu.itb.flush_tlb_asid                    1113                       # Number of times TLB was flushed by ASID
50610628Sandreas.hansson@arm.comsystem.cpu.itb.flush_entries                    56761                       # Number of entries that have been flushed from TLB
50710585Sandreas.hansson@arm.comsystem.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
50810585Sandreas.hansson@arm.comsystem.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
50910585Sandreas.hansson@arm.comsystem.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
51010628Sandreas.hansson@arm.comsystem.cpu.itb.perms_faults                    364272                       # Number of TLB faults due to permissions restrictions
51110585Sandreas.hansson@arm.comsystem.cpu.itb.read_accesses                        0                       # DTB read accesses
51210585Sandreas.hansson@arm.comsystem.cpu.itb.write_accesses                       0                       # DTB write accesses
51310628Sandreas.hansson@arm.comsystem.cpu.itb.inst_accesses                456126477                       # ITB inst accesses
51410628Sandreas.hansson@arm.comsystem.cpu.itb.hits                         455989522                       # DTB hits
51510628Sandreas.hansson@arm.comsystem.cpu.itb.misses                          136955                       # DTB misses
51610628Sandreas.hansson@arm.comsystem.cpu.itb.accesses                     456126477                       # DTB accesses
51710628Sandreas.hansson@arm.comsystem.cpu.numCycles                       2523007146                       # number of cpu cycles simulated
51810585Sandreas.hansson@arm.comsystem.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
51910585Sandreas.hansson@arm.comsystem.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
52010628Sandreas.hansson@arm.comsystem.cpu.committedInsts                   953410832                       # Number of instructions committed
52110628Sandreas.hansson@arm.comsystem.cpu.committedOps                    1120287994                       # Number of ops (including micro ops) committed
52210628Sandreas.hansson@arm.comsystem.cpu.discardedOps                      97416264                       # Number of ops (including micro ops) which were discarded before commit
52310628Sandreas.hansson@arm.comsystem.cpu.numFetchSuspends                      7771                       # Number of times Execute suspended instruction fetching
52410628Sandreas.hansson@arm.comsystem.cpu.quiesceCycles                 100934517430                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
52510628Sandreas.hansson@arm.comsystem.cpu.cpi                               2.646296                       # CPI: cycles per instruction
52610628Sandreas.hansson@arm.comsystem.cpu.ipc                               0.377887                       # IPC: instructions per cycle
52710585Sandreas.hansson@arm.comsystem.cpu.kern.inst.arm                            0                       # number of arm instructions executed
52810628Sandreas.hansson@arm.comsystem.cpu.kern.inst.quiesce                    16631                       # number of quiesce instructions executed
52910628Sandreas.hansson@arm.comsystem.cpu.tickCycles                      1807938889                       # Number of cycles that the object actually ticked
53010628Sandreas.hansson@arm.comsystem.cpu.idleCycles                       715068257                       # Total number of cycles that the object has spent stopped
53110628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.replacements          11209162                       # number of replacements
53210628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tagsinuse           511.959689                       # Cycle average of tags in use
53310628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.total_refs           331084794                       # Total number of references to valid blocks.
53410628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.sampled_refs          11209674                       # Sample count of references to valid blocks.
53510628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.avg_refs             29.535631                       # Average number of references to valid blocks.
53610585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.warmup_cycle        4089991250                       # Cycle when the warmup percentage was hit.
53710636Snilay@cs.wisc.edusystem.cpu.dcache.tags.occ_blocks::cpu.data   511.959689                       # Average occupied blocks per requestor
53810636Snilay@cs.wisc.edusystem.cpu.dcache.tags.occ_percent::cpu.data     0.999921                       # Average percentage of cache occupancy
53910585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::total     0.999921                       # Average percentage of cache occupancy
54010585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
54110628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::0           70                       # Occupied blocks per task id
54210628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::1          392                       # Occupied blocks per task id
54310628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::2           48                       # Occupied blocks per task id
54410585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::3            2                       # Occupied blocks per task id
54510585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
54610628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tag_accesses        1391009936                       # Number of tag accesses
54710628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.data_accesses       1391009936                       # Number of data accesses
54810636Snilay@cs.wisc.edusystem.cpu.dcache.ReadReq_hits::cpu.data    169770938                       # number of ReadReq hits
54910628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::total       169770938                       # number of ReadReq hits
55010636Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_hits::cpu.data    152453541                       # number of WriteReq hits
55110628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::total      152453541                       # number of WriteReq hits
55210636Snilay@cs.wisc.edusystem.cpu.dcache.WriteInvalidateReq_hits::cpu.data       337498                       # number of WriteInvalidateReq hits
55310628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteInvalidateReq_hits::total       337498                       # number of WriteInvalidateReq hits
55410636Snilay@cs.wisc.edusystem.cpu.dcache.LoadLockedReq_hits::cpu.data      4114364                       # number of LoadLockedReq hits
55510628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_hits::total      4114364                       # number of LoadLockedReq hits
55610636Snilay@cs.wisc.edusystem.cpu.dcache.StoreCondReq_hits::cpu.data      4358642                       # number of StoreCondReq hits
55710628Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_hits::total      4358642                       # number of StoreCondReq hits
55810636Snilay@cs.wisc.edusystem.cpu.dcache.demand_hits::cpu.data     322224479                       # number of demand (read+write) hits
55910628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::total        322224479                       # number of demand (read+write) hits
56010636Snilay@cs.wisc.edusystem.cpu.dcache.overall_hits::cpu.data    322224479                       # number of overall hits
56110628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::total       322224479                       # number of overall hits
56210636Snilay@cs.wisc.edusystem.cpu.dcache.ReadReq_misses::cpu.data      8085158                       # number of ReadReq misses
56310628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::total       8085158                       # number of ReadReq misses
56410636Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_misses::cpu.data      4338895                       # number of WriteReq misses
56510628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::total      4338895                       # number of WriteReq misses
56610636Snilay@cs.wisc.edusystem.cpu.dcache.WriteInvalidateReq_misses::cpu.data      1245002                       # number of WriteInvalidateReq misses
56710628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteInvalidateReq_misses::total      1245002                       # number of WriteInvalidateReq misses
56810636Snilay@cs.wisc.edusystem.cpu.dcache.LoadLockedReq_misses::cpu.data       246013                       # number of LoadLockedReq misses
56910628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_misses::total       246013                       # number of LoadLockedReq misses
57010636Snilay@cs.wisc.edusystem.cpu.dcache.StoreCondReq_misses::cpu.data            2                       # number of StoreCondReq misses
57110585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_misses::total            2                       # number of StoreCondReq misses
57210636Snilay@cs.wisc.edusystem.cpu.dcache.demand_misses::cpu.data     12424053                       # number of demand (read+write) misses
57310628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::total       12424053                       # number of demand (read+write) misses
57410636Snilay@cs.wisc.edusystem.cpu.dcache.overall_misses::cpu.data     12424053                       # number of overall misses
57510628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::total      12424053                       # number of overall misses
57610636Snilay@cs.wisc.edusystem.cpu.dcache.ReadReq_miss_latency::cpu.data 128824080247                       # number of ReadReq miss cycles
57710628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::total 128824080247                       # number of ReadReq miss cycles
57810636Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_miss_latency::cpu.data 144514675403                       # number of WriteReq miss cycles
57910628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::total 144514675403                       # number of WriteReq miss cycles
58010636Snilay@cs.wisc.edusystem.cpu.dcache.WriteInvalidateReq_miss_latency::cpu.data  29607413192                       # number of WriteInvalidateReq miss cycles
58110628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteInvalidateReq_miss_latency::total  29607413192                       # number of WriteInvalidateReq miss cycles
58210636Snilay@cs.wisc.edusystem.cpu.dcache.LoadLockedReq_miss_latency::cpu.data   3571422003                       # number of LoadLockedReq miss cycles
58310628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_latency::total   3571422003                       # number of LoadLockedReq miss cycles
58410636Snilay@cs.wisc.edusystem.cpu.dcache.StoreCondReq_miss_latency::cpu.data       150500                       # number of StoreCondReq miss cycles
58510585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_miss_latency::total       150500                       # number of StoreCondReq miss cycles
58610636Snilay@cs.wisc.edusystem.cpu.dcache.demand_miss_latency::cpu.data 273338755650                       # number of demand (read+write) miss cycles
58710628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::total 273338755650                       # number of demand (read+write) miss cycles
58810636Snilay@cs.wisc.edusystem.cpu.dcache.overall_miss_latency::cpu.data 273338755650                       # number of overall miss cycles
58910628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::total 273338755650                       # number of overall miss cycles
59010636Snilay@cs.wisc.edusystem.cpu.dcache.ReadReq_accesses::cpu.data    177856096                       # number of ReadReq accesses(hits+misses)
59110628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::total    177856096                       # number of ReadReq accesses(hits+misses)
59210636Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_accesses::cpu.data    156792436                       # number of WriteReq accesses(hits+misses)
59310628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_accesses::total    156792436                       # number of WriteReq accesses(hits+misses)
59410636Snilay@cs.wisc.edusystem.cpu.dcache.WriteInvalidateReq_accesses::cpu.data      1582500                       # number of WriteInvalidateReq accesses(hits+misses)
59510628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteInvalidateReq_accesses::total      1582500                       # number of WriteInvalidateReq accesses(hits+misses)
59610636Snilay@cs.wisc.edusystem.cpu.dcache.LoadLockedReq_accesses::cpu.data      4360377                       # number of LoadLockedReq accesses(hits+misses)
59710628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_accesses::total      4360377                       # number of LoadLockedReq accesses(hits+misses)
59810636Snilay@cs.wisc.edusystem.cpu.dcache.StoreCondReq_accesses::cpu.data      4358644                       # number of StoreCondReq accesses(hits+misses)
59910628Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_accesses::total      4358644                       # number of StoreCondReq accesses(hits+misses)
60010636Snilay@cs.wisc.edusystem.cpu.dcache.demand_accesses::cpu.data    334648532                       # number of demand (read+write) accesses
60110628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::total    334648532                       # number of demand (read+write) accesses
60210636Snilay@cs.wisc.edusystem.cpu.dcache.overall_accesses::cpu.data    334648532                       # number of overall (read+write) accesses
60310628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::total    334648532                       # number of overall (read+write) accesses
60410636Snilay@cs.wisc.edusystem.cpu.dcache.ReadReq_miss_rate::cpu.data     0.045459                       # miss rate for ReadReq accesses
60510628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::total     0.045459                       # miss rate for ReadReq accesses
60610636Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_miss_rate::cpu.data     0.027673                       # miss rate for WriteReq accesses
60710628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_rate::total     0.027673                       # miss rate for WriteReq accesses
60810636Snilay@cs.wisc.edusystem.cpu.dcache.WriteInvalidateReq_miss_rate::cpu.data     0.786731                       # miss rate for WriteInvalidateReq accesses
60910628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteInvalidateReq_miss_rate::total     0.786731                       # miss rate for WriteInvalidateReq accesses
61010636Snilay@cs.wisc.edusystem.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.056420                       # miss rate for LoadLockedReq accesses
61110628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_rate::total     0.056420                       # miss rate for LoadLockedReq accesses
61210636Snilay@cs.wisc.edusystem.cpu.dcache.StoreCondReq_miss_rate::cpu.data     0.000000                       # miss rate for StoreCondReq accesses
61310585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_miss_rate::total     0.000000                       # miss rate for StoreCondReq accesses
61410636Snilay@cs.wisc.edusystem.cpu.dcache.demand_miss_rate::cpu.data     0.037126                       # miss rate for demand accesses
61510628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::total     0.037126                       # miss rate for demand accesses
61610636Snilay@cs.wisc.edusystem.cpu.dcache.overall_miss_rate::cpu.data     0.037126                       # miss rate for overall accesses
61710628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::total     0.037126                       # miss rate for overall accesses
61810636Snilay@cs.wisc.edusystem.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 15933.402940                       # average ReadReq miss latency
61910628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::total 15933.402940                       # average ReadReq miss latency
62010636Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33306.792490                       # average WriteReq miss latency
62110628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::total 33306.792490                       # average WriteReq miss latency
62210636Snilay@cs.wisc.edusystem.cpu.dcache.WriteInvalidateReq_avg_miss_latency::cpu.data 23781.016570                       # average WriteInvalidateReq miss latency
62310628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteInvalidateReq_avg_miss_latency::total 23781.016570                       # average WriteInvalidateReq miss latency
62410636Snilay@cs.wisc.edusystem.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 14517.208452                       # average LoadLockedReq miss latency
62510628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_miss_latency::total 14517.208452                       # average LoadLockedReq miss latency
62610636Snilay@cs.wisc.edusystem.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data        75250                       # average StoreCondReq miss latency
62710585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_avg_miss_latency::total        75250                       # average StoreCondReq miss latency
62810636Snilay@cs.wisc.edusystem.cpu.dcache.demand_avg_miss_latency::cpu.data 22000.771862                       # average overall miss latency
62910628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::total 22000.771862                       # average overall miss latency
63010636Snilay@cs.wisc.edusystem.cpu.dcache.overall_avg_miss_latency::cpu.data 22000.771862                       # average overall miss latency
63110628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::total 22000.771862                       # average overall miss latency
63210585Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
63310585Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
63410585Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
63510585Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
63610585Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
63710585Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
63810585Sandreas.hansson@arm.comsystem.cpu.dcache.fast_writes                       0                       # number of fast writes performed
63910585Sandreas.hansson@arm.comsystem.cpu.dcache.cache_copies                      0                       # number of cache copies performed
64010628Sandreas.hansson@arm.comsystem.cpu.dcache.writebacks::writebacks      8593512                       # number of writebacks
64110628Sandreas.hansson@arm.comsystem.cpu.dcache.writebacks::total           8593512                       # number of writebacks
64210636Snilay@cs.wisc.edusystem.cpu.dcache.ReadReq_mshr_hits::cpu.data       755938                       # number of ReadReq MSHR hits
64310628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::total       755938                       # number of ReadReq MSHR hits
64410636Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_mshr_hits::cpu.data      1899458                       # number of WriteReq MSHR hits
64510628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::total      1899458                       # number of WriteReq MSHR hits
64610636Snilay@cs.wisc.edusystem.cpu.dcache.WriteInvalidateReq_mshr_hits::cpu.data          141                       # number of WriteInvalidateReq MSHR hits
64710628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteInvalidateReq_mshr_hits::total          141                       # number of WriteInvalidateReq MSHR hits
64810636Snilay@cs.wisc.edusystem.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data            4                       # number of LoadLockedReq MSHR hits
64910628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_hits::total            4                       # number of LoadLockedReq MSHR hits
65010636Snilay@cs.wisc.edusystem.cpu.dcache.demand_mshr_hits::cpu.data      2655396                       # number of demand (read+write) MSHR hits
65110628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::total      2655396                       # number of demand (read+write) MSHR hits
65210636Snilay@cs.wisc.edusystem.cpu.dcache.overall_mshr_hits::cpu.data      2655396                       # number of overall MSHR hits
65310628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::total      2655396                       # number of overall MSHR hits
65410636Snilay@cs.wisc.edusystem.cpu.dcache.ReadReq_mshr_misses::cpu.data      7329220                       # number of ReadReq MSHR misses
65510628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::total      7329220                       # number of ReadReq MSHR misses
65610636Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_mshr_misses::cpu.data      2439437                       # number of WriteReq MSHR misses
65710628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::total      2439437                       # number of WriteReq MSHR misses
65810636Snilay@cs.wisc.edusystem.cpu.dcache.WriteInvalidateReq_mshr_misses::cpu.data      1244861                       # number of WriteInvalidateReq MSHR misses
65910628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteInvalidateReq_mshr_misses::total      1244861                       # number of WriteInvalidateReq MSHR misses
66010636Snilay@cs.wisc.edusystem.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data       246009                       # number of LoadLockedReq MSHR misses
66110628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_misses::total       246009                       # number of LoadLockedReq MSHR misses
66210636Snilay@cs.wisc.edusystem.cpu.dcache.StoreCondReq_mshr_misses::cpu.data            2                       # number of StoreCondReq MSHR misses
66310585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_misses::total            2                       # number of StoreCondReq MSHR misses
66410636Snilay@cs.wisc.edusystem.cpu.dcache.demand_mshr_misses::cpu.data      9768657                       # number of demand (read+write) MSHR misses
66510628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::total      9768657                       # number of demand (read+write) MSHR misses
66610636Snilay@cs.wisc.edusystem.cpu.dcache.overall_mshr_misses::cpu.data      9768657                       # number of overall MSHR misses
66710628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::total      9768657                       # number of overall MSHR misses
66810636Snilay@cs.wisc.edusystem.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 102525908749                       # number of ReadReq MSHR miss cycles
66910628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::total 102525908749                       # number of ReadReq MSHR miss cycles
67010636Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  73694416463                       # number of WriteReq MSHR miss cycles
67110628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::total  73694416463                       # number of WriteReq MSHR miss cycles
67210636Snilay@cs.wisc.edusystem.cpu.dcache.WriteInvalidateReq_mshr_miss_latency::cpu.data  27114416558                       # number of WriteInvalidateReq MSHR miss cycles
67310628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteInvalidateReq_mshr_miss_latency::total  27114416558                       # number of WriteInvalidateReq MSHR miss cycles
67410636Snilay@cs.wisc.edusystem.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data   3077572997                       # number of LoadLockedReq MSHR miss cycles
67510628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_miss_latency::total   3077572997                       # number of LoadLockedReq MSHR miss cycles
67610636Snilay@cs.wisc.edusystem.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data       146500                       # number of StoreCondReq MSHR miss cycles
67710585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_miss_latency::total       146500                       # number of StoreCondReq MSHR miss cycles
67810636Snilay@cs.wisc.edusystem.cpu.dcache.demand_mshr_miss_latency::cpu.data 176220325212                       # number of demand (read+write) MSHR miss cycles
67910628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::total 176220325212                       # number of demand (read+write) MSHR miss cycles
68010636Snilay@cs.wisc.edusystem.cpu.dcache.overall_mshr_miss_latency::cpu.data 176220325212                       # number of overall MSHR miss cycles
68110628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::total 176220325212                       # number of overall MSHR miss cycles
68210636Snilay@cs.wisc.edusystem.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data   5727815999                       # number of ReadReq MSHR uncacheable cycles
68310628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_uncacheable_latency::total   5727815999                       # number of ReadReq MSHR uncacheable cycles
68410636Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data   5585117500                       # number of WriteReq MSHR uncacheable cycles
68510628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_uncacheable_latency::total   5585117500                       # number of WriteReq MSHR uncacheable cycles
68610636Snilay@cs.wisc.edusystem.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data  11312933499                       # number of overall MSHR uncacheable cycles
68710628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_uncacheable_latency::total  11312933499                       # number of overall MSHR uncacheable cycles
68810636Snilay@cs.wisc.edusystem.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.041209                       # mshr miss rate for ReadReq accesses
68910628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::total     0.041209                       # mshr miss rate for ReadReq accesses
69010636Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.015558                       # mshr miss rate for WriteReq accesses
69110628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::total     0.015558                       # mshr miss rate for WriteReq accesses
69210636Snilay@cs.wisc.edusystem.cpu.dcache.WriteInvalidateReq_mshr_miss_rate::cpu.data     0.786642                       # mshr miss rate for WriteInvalidateReq accesses
69310628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteInvalidateReq_mshr_miss_rate::total     0.786642                       # mshr miss rate for WriteInvalidateReq accesses
69410636Snilay@cs.wisc.edusystem.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data     0.056419                       # mshr miss rate for LoadLockedReq accesses
69510628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_miss_rate::total     0.056419                       # mshr miss rate for LoadLockedReq accesses
69610636Snilay@cs.wisc.edusystem.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data     0.000000                       # mshr miss rate for StoreCondReq accesses
69710585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_miss_rate::total     0.000000                       # mshr miss rate for StoreCondReq accesses
69810636Snilay@cs.wisc.edusystem.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.029191                       # mshr miss rate for demand accesses
69910628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::total     0.029191                       # mshr miss rate for demand accesses
70010636Snilay@cs.wisc.edusystem.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.029191                       # mshr miss rate for overall accesses
70110628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::total     0.029191                       # mshr miss rate for overall accesses
70210636Snilay@cs.wisc.edusystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 13988.652101                       # average ReadReq mshr miss latency
70310628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 13988.652101                       # average ReadReq mshr miss latency
70410636Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 30209.600192                       # average WriteReq mshr miss latency
70510628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 30209.600192                       # average WriteReq mshr miss latency
70610636Snilay@cs.wisc.edusystem.cpu.dcache.WriteInvalidateReq_avg_mshr_miss_latency::cpu.data 21781.079621                       # average WriteInvalidateReq mshr miss latency
70710628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteInvalidateReq_avg_mshr_miss_latency::total 21781.079621                       # average WriteInvalidateReq mshr miss latency
70810636Snilay@cs.wisc.edusystem.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 12510.001654                       # average LoadLockedReq mshr miss latency
70910628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 12510.001654                       # average LoadLockedReq mshr miss latency
71010636Snilay@cs.wisc.edusystem.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data        73250                       # average StoreCondReq mshr miss latency
71110585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total        73250                       # average StoreCondReq mshr miss latency
71210636Snilay@cs.wisc.edusystem.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 18039.360499                       # average overall mshr miss latency
71310628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::total 18039.360499                       # average overall mshr miss latency
71410636Snilay@cs.wisc.edusystem.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 18039.360499                       # average overall mshr miss latency
71510628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::total 18039.360499                       # average overall mshr miss latency
71610636Snilay@cs.wisc.edusystem.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average ReadReq mshr uncacheable latency
71710585Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
71810636Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average WriteReq mshr uncacheable latency
71910585Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
72010636Snilay@cs.wisc.edusystem.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data          inf                       # average overall mshr uncacheable latency
72110585Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
72210585Sandreas.hansson@arm.comsystem.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
72310628Sandreas.hansson@arm.comsystem.cpu.icache.tags.replacements          24725990                       # number of replacements
72410628Sandreas.hansson@arm.comsystem.cpu.icache.tags.tagsinuse           511.931995                       # Cycle average of tags in use
72510628Sandreas.hansson@arm.comsystem.cpu.icache.tags.total_refs           430886861                       # Total number of references to valid blocks.
72610628Sandreas.hansson@arm.comsystem.cpu.icache.tags.sampled_refs          24726502                       # Sample count of references to valid blocks.
72710628Sandreas.hansson@arm.comsystem.cpu.icache.tags.avg_refs             17.426115                       # Average number of references to valid blocks.
72810628Sandreas.hansson@arm.comsystem.cpu.icache.tags.warmup_cycle       21192166000                       # Cycle when the warmup percentage was hit.
72910628Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_blocks::cpu.inst   511.931995                       # Average occupied blocks per requestor
73010585Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::cpu.inst     0.999867                       # Average percentage of cache occupancy
73110585Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::total     0.999867                       # Average percentage of cache occupancy
73210585Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
73310585Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::0           96                       # Occupied blocks per task id
73410628Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::1          273                       # Occupied blocks per task id
73510628Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::2          143                       # Occupied blocks per task id
73610585Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
73710628Sandreas.hansson@arm.comsystem.cpu.icache.tags.tag_accesses         480339884                       # Number of tag accesses
73810628Sandreas.hansson@arm.comsystem.cpu.icache.tags.data_accesses        480339884                       # Number of data accesses
73910628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::cpu.inst    430886861                       # number of ReadReq hits
74010628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::total       430886861                       # number of ReadReq hits
74110628Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::cpu.inst     430886861                       # number of demand (read+write) hits
74210628Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::total        430886861                       # number of demand (read+write) hits
74310628Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::cpu.inst    430886861                       # number of overall hits
74410628Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::total       430886861                       # number of overall hits
74510628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::cpu.inst     24726512                       # number of ReadReq misses
74610628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::total      24726512                       # number of ReadReq misses
74710628Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::cpu.inst     24726512                       # number of demand (read+write) misses
74810628Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::total       24726512                       # number of demand (read+write) misses
74910628Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::cpu.inst     24726512                       # number of overall misses
75010628Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::total      24726512                       # number of overall misses
75110628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::cpu.inst 328589993689                       # number of ReadReq miss cycles
75210628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::total 328589993689                       # number of ReadReq miss cycles
75310628Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::cpu.inst 328589993689                       # number of demand (read+write) miss cycles
75410628Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::total 328589993689                       # number of demand (read+write) miss cycles
75510628Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::cpu.inst 328589993689                       # number of overall miss cycles
75610628Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::total 328589993689                       # number of overall miss cycles
75710628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::cpu.inst    455613373                       # number of ReadReq accesses(hits+misses)
75810628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::total    455613373                       # number of ReadReq accesses(hits+misses)
75910628Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::cpu.inst    455613373                       # number of demand (read+write) accesses
76010628Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::total    455613373                       # number of demand (read+write) accesses
76110628Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::cpu.inst    455613373                       # number of overall (read+write) accesses
76210628Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::total    455613373                       # number of overall (read+write) accesses
76310628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::cpu.inst     0.054271                       # miss rate for ReadReq accesses
76410628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::total     0.054271                       # miss rate for ReadReq accesses
76510628Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::cpu.inst     0.054271                       # miss rate for demand accesses
76610628Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::total     0.054271                       # miss rate for demand accesses
76710628Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::cpu.inst     0.054271                       # miss rate for overall accesses
76810628Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::total     0.054271                       # miss rate for overall accesses
76910628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13288.974753                       # average ReadReq miss latency
77010628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::total 13288.974753                       # average ReadReq miss latency
77110628Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::cpu.inst 13288.974753                       # average overall miss latency
77210628Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::total 13288.974753                       # average overall miss latency
77310628Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::cpu.inst 13288.974753                       # average overall miss latency
77410628Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::total 13288.974753                       # average overall miss latency
77510585Sandreas.hansson@arm.comsystem.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
77610585Sandreas.hansson@arm.comsystem.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
77710585Sandreas.hansson@arm.comsystem.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
77810585Sandreas.hansson@arm.comsystem.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
77910585Sandreas.hansson@arm.comsystem.cpu.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
78010585Sandreas.hansson@arm.comsystem.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
78110585Sandreas.hansson@arm.comsystem.cpu.icache.fast_writes                       0                       # number of fast writes performed
78210585Sandreas.hansson@arm.comsystem.cpu.icache.cache_copies                      0                       # number of cache copies performed
78310628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::cpu.inst     24726512                       # number of ReadReq MSHR misses
78410628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::total     24726512                       # number of ReadReq MSHR misses
78510628Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::cpu.inst     24726512                       # number of demand (read+write) MSHR misses
78610628Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::total     24726512                       # number of demand (read+write) MSHR misses
78710628Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::cpu.inst     24726512                       # number of overall MSHR misses
78810628Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::total     24726512                       # number of overall MSHR misses
78910628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 279088621775                       # number of ReadReq MSHR miss cycles
79010628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::total 279088621775                       # number of ReadReq MSHR miss cycles
79110628Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::cpu.inst 279088621775                       # number of demand (read+write) MSHR miss cycles
79210628Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::total 279088621775                       # number of demand (read+write) MSHR miss cycles
79310628Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::cpu.inst 279088621775                       # number of overall MSHR miss cycles
79410628Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::total 279088621775                       # number of overall MSHR miss cycles
79510585Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst   3812277750                       # number of ReadReq MSHR uncacheable cycles
79610585Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_uncacheable_latency::total   3812277750                       # number of ReadReq MSHR uncacheable cycles
79710585Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst   3812277750                       # number of overall MSHR uncacheable cycles
79810585Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_uncacheable_latency::total   3812277750                       # number of overall MSHR uncacheable cycles
79910628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.054271                       # mshr miss rate for ReadReq accesses
80010628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::total     0.054271                       # mshr miss rate for ReadReq accesses
80110628Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.054271                       # mshr miss rate for demand accesses
80210628Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::total     0.054271                       # mshr miss rate for demand accesses
80310628Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.054271                       # mshr miss rate for overall accesses
80410628Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::total     0.054271                       # mshr miss rate for overall accesses
80510628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11287.019446                       # average ReadReq mshr miss latency
80610628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11287.019446                       # average ReadReq mshr miss latency
80710628Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11287.019446                       # average overall mshr miss latency
80810628Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::total 11287.019446                       # average overall mshr miss latency
80910628Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11287.019446                       # average overall mshr miss latency
81010628Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::total 11287.019446                       # average overall mshr miss latency
81110585Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst          inf                       # average ReadReq mshr uncacheable latency
81210585Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
81310585Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_uncacheable_latency::cpu.inst          inf                       # average overall mshr uncacheable latency
81410585Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
81510585Sandreas.hansson@arm.comsystem.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
81610628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.replacements          1618545                       # number of replacements
81710628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tagsinuse        65358.053127                       # Cycle average of tags in use
81810628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.total_refs           40402502                       # Total number of references to valid blocks.
81910628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.sampled_refs          1681764                       # Sample count of references to valid blocks.
82010628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.avg_refs            24.023883                       # Average number of references to valid blocks.
82110585Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.warmup_cycle       5745484000                       # Cycle when the warmup percentage was hit.
82210628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::writebacks 36067.634498                       # Average occupied blocks per requestor
82310628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker   340.939586                       # Average occupied blocks per requestor
82410628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.itb.walker   425.072148                       # Average occupied blocks per requestor
82510636Snilay@cs.wisc.edusystem.cpu.l2cache.tags.occ_blocks::cpu.inst  8071.479946                       # Average occupied blocks per requestor
82610636Snilay@cs.wisc.edusystem.cpu.l2cache.tags.occ_blocks::cpu.data 20452.926949                       # Average occupied blocks per requestor
82710628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::writebacks     0.550348                       # Average percentage of cache occupancy
82810628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.dtb.walker     0.005202                       # Average percentage of cache occupancy
82910628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.itb.walker     0.006486                       # Average percentage of cache occupancy
83010636Snilay@cs.wisc.edusystem.cpu.l2cache.tags.occ_percent::cpu.inst     0.123161                       # Average percentage of cache occupancy
83110636Snilay@cs.wisc.edusystem.cpu.l2cache.tags.occ_percent::cpu.data     0.312087                       # Average percentage of cache occupancy
83210628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::total     0.997285                       # Average percentage of cache occupancy
83310628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_blocks::1023          346                       # Occupied blocks per task id
83410628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_blocks::1024        62873                       # Occupied blocks per task id
83510628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1023::4          346                       # Occupied blocks per task id
83610628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::0           50                       # Occupied blocks per task id
83710628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::1          513                       # Occupied blocks per task id
83810628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::2         2402                       # Occupied blocks per task id
83910628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::3         5577                       # Occupied blocks per task id
84010628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::4        54331                       # Occupied blocks per task id
84110628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_percent::1023     0.005280                       # Percentage of cache occupancy per task id
84210628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_percent::1024     0.959366                       # Percentage of cache occupancy per task id
84310628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tag_accesses        371551924                       # Number of tag accesses
84410628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.data_accesses       371551924                       # Number of data accesses
84510628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::cpu.dtb.walker       967297                       # number of ReadReq hits
84610628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::cpu.itb.walker       281175                       # number of ReadReq hits
84710636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_hits::cpu.inst     24618722                       # number of ReadReq hits
84810636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_hits::cpu.data      7240126                       # number of ReadReq hits
84910628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::total       33107320                       # number of ReadReq hits
85010628Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_hits::writebacks      8593512                       # number of Writeback hits
85110628Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_hits::total      8593512                       # number of Writeback hits
85210636Snilay@cs.wisc.edusystem.cpu.l2cache.WriteInvalidateReq_hits::cpu.data       704117                       # number of WriteInvalidateReq hits
85310628Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteInvalidateReq_hits::total       704117                       # number of WriteInvalidateReq hits
85410636Snilay@cs.wisc.edusystem.cpu.l2cache.UpgradeReq_hits::cpu.data        10834                       # number of UpgradeReq hits
85510628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_hits::total        10834                       # number of UpgradeReq hits
85610636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_hits::cpu.data      1670528                       # number of ReadExReq hits
85710628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_hits::total      1670528                       # number of ReadExReq hits
85810628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.dtb.walker       967297                       # number of demand (read+write) hits
85910628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.itb.walker       281175                       # number of demand (read+write) hits
86010636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_hits::cpu.inst     24618722                       # number of demand (read+write) hits
86110636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_hits::cpu.data      8910654                       # number of demand (read+write) hits
86210628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::total        34777848                       # number of demand (read+write) hits
86310628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.dtb.walker       967297                       # number of overall hits
86410628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.itb.walker       281175                       # number of overall hits
86510636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_hits::cpu.inst     24618722                       # number of overall hits
86610636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_hits::cpu.data      8910654                       # number of overall hits
86710628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::total       34777848                       # number of overall hits
86810628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.dtb.walker         6169                       # number of ReadReq misses
86910628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.itb.walker         5233                       # number of ReadReq misses
87010636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_misses::cpu.inst       107787                       # number of ReadReq misses
87110636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_misses::cpu.data       334891                       # number of ReadReq misses
87210628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::total       454080                       # number of ReadReq misses
87310636Snilay@cs.wisc.edusystem.cpu.l2cache.WriteInvalidateReq_misses::cpu.data       540744                       # number of WriteInvalidateReq misses
87410628Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteInvalidateReq_misses::total       540744                       # number of WriteInvalidateReq misses
87510636Snilay@cs.wisc.edusystem.cpu.l2cache.UpgradeReq_misses::cpu.data        38969                       # number of UpgradeReq misses
87610628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_misses::total        38969                       # number of UpgradeReq misses
87710636Snilay@cs.wisc.edusystem.cpu.l2cache.SCUpgradeReq_misses::cpu.data            2                       # number of SCUpgradeReq misses
87810585Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_misses::total            2                       # number of SCUpgradeReq misses
87910636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_misses::cpu.data       719318                       # number of ReadExReq misses
88010628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::total       719318                       # number of ReadExReq misses
88110628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.dtb.walker         6169                       # number of demand (read+write) misses
88210628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.itb.walker         5233                       # number of demand (read+write) misses
88310636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_misses::cpu.inst       107787                       # number of demand (read+write) misses
88410636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_misses::cpu.data      1054209                       # number of demand (read+write) misses
88510628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::total       1173398                       # number of demand (read+write) misses
88610628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.dtb.walker         6169                       # number of overall misses
88710628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.itb.walker         5233                       # number of overall misses
88810636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_misses::cpu.inst       107787                       # number of overall misses
88910636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_misses::cpu.data      1054209                       # number of overall misses
89010628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::total      1173398                       # number of overall misses
89110628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker    490563500                       # number of ReadReq miss cycles
89210628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker    420808500                       # number of ReadReq miss cycles
89310636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_miss_latency::cpu.inst   7986963739                       # number of ReadReq miss cycles
89410636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_miss_latency::cpu.data  25374551222                       # number of ReadReq miss cycles
89510628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::total  34272886961                       # number of ReadReq miss cycles
89610636Snilay@cs.wisc.edusystem.cpu.l2cache.WriteInvalidateReq_miss_latency::cpu.data      4498807                       # number of WriteInvalidateReq miss cycles
89710628Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteInvalidateReq_miss_latency::total      4498807                       # number of WriteInvalidateReq miss cycles
89810636Snilay@cs.wisc.edusystem.cpu.l2cache.UpgradeReq_miss_latency::cpu.data    431949947                       # number of UpgradeReq miss cycles
89910628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_latency::total    431949947                       # number of UpgradeReq miss cycles
90010636Snilay@cs.wisc.edusystem.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data       144500                       # number of SCUpgradeReq miss cycles
90110585Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_miss_latency::total       144500                       # number of SCUpgradeReq miss cycles
90210636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_miss_latency::cpu.data  53534470118                       # number of ReadExReq miss cycles
90310628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::total  53534470118                       # number of ReadExReq miss cycles
90410628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.dtb.walker    490563500                       # number of demand (read+write) miss cycles
90510628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.itb.walker    420808500                       # number of demand (read+write) miss cycles
90610636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_miss_latency::cpu.inst   7986963739                       # number of demand (read+write) miss cycles
90710636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_miss_latency::cpu.data  78909021340                       # number of demand (read+write) miss cycles
90810628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::total  87807357079                       # number of demand (read+write) miss cycles
90910628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.dtb.walker    490563500                       # number of overall miss cycles
91010628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.itb.walker    420808500                       # number of overall miss cycles
91110636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_miss_latency::cpu.inst   7986963739                       # number of overall miss cycles
91210636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_miss_latency::cpu.data  78909021340                       # number of overall miss cycles
91310628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::total  87807357079                       # number of overall miss cycles
91410628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker       973466                       # number of ReadReq accesses(hits+misses)
91510628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.itb.walker       286408                       # number of ReadReq accesses(hits+misses)
91610636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_accesses::cpu.inst     24726509                       # number of ReadReq accesses(hits+misses)
91710636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_accesses::cpu.data      7575017                       # number of ReadReq accesses(hits+misses)
91810628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::total     33561400                       # number of ReadReq accesses(hits+misses)
91910628Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_accesses::writebacks      8593512                       # number of Writeback accesses(hits+misses)
92010628Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_accesses::total      8593512                       # number of Writeback accesses(hits+misses)
92110636Snilay@cs.wisc.edusystem.cpu.l2cache.WriteInvalidateReq_accesses::cpu.data      1244861                       # number of WriteInvalidateReq accesses(hits+misses)
92210628Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteInvalidateReq_accesses::total      1244861                       # number of WriteInvalidateReq accesses(hits+misses)
92310636Snilay@cs.wisc.edusystem.cpu.l2cache.UpgradeReq_accesses::cpu.data        49803                       # number of UpgradeReq accesses(hits+misses)
92410628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_accesses::total        49803                       # number of UpgradeReq accesses(hits+misses)
92510636Snilay@cs.wisc.edusystem.cpu.l2cache.SCUpgradeReq_accesses::cpu.data            2                       # number of SCUpgradeReq accesses(hits+misses)
92610585Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_accesses::total            2                       # number of SCUpgradeReq accesses(hits+misses)
92710636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_accesses::cpu.data      2389846                       # number of ReadExReq accesses(hits+misses)
92810628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::total      2389846                       # number of ReadExReq accesses(hits+misses)
92910628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.dtb.walker       973466                       # number of demand (read+write) accesses
93010628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.itb.walker       286408                       # number of demand (read+write) accesses
93110636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_accesses::cpu.inst     24726509                       # number of demand (read+write) accesses
93210636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_accesses::cpu.data      9964863                       # number of demand (read+write) accesses
93310628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::total     35951246                       # number of demand (read+write) accesses
93410628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.dtb.walker       973466                       # number of overall (read+write) accesses
93510628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.itb.walker       286408                       # number of overall (read+write) accesses
93610636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_accesses::cpu.inst     24726509                       # number of overall (read+write) accesses
93710636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_accesses::cpu.data      9964863                       # number of overall (read+write) accesses
93810628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::total     35951246                       # number of overall (read+write) accesses
93910628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker     0.006337                       # miss rate for ReadReq accesses
94010628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker     0.018271                       # miss rate for ReadReq accesses
94110636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.004359                       # miss rate for ReadReq accesses
94210636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.044210                       # miss rate for ReadReq accesses
94310628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::total     0.013530                       # miss rate for ReadReq accesses
94410636Snilay@cs.wisc.edusystem.cpu.l2cache.WriteInvalidateReq_miss_rate::cpu.data     0.434381                       # miss rate for WriteInvalidateReq accesses
94510628Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteInvalidateReq_miss_rate::total     0.434381                       # miss rate for WriteInvalidateReq accesses
94610636Snilay@cs.wisc.edusystem.cpu.l2cache.UpgradeReq_miss_rate::cpu.data     0.782463                       # miss rate for UpgradeReq accesses
94710628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_rate::total     0.782463                       # miss rate for UpgradeReq accesses
94810636Snilay@cs.wisc.edusystem.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data            1                       # miss rate for SCUpgradeReq accesses
94910585Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_miss_rate::total            1                       # miss rate for SCUpgradeReq accesses
95010636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.300989                       # miss rate for ReadExReq accesses
95110628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_rate::total     0.300989                       # miss rate for ReadExReq accesses
95210628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.dtb.walker     0.006337                       # miss rate for demand accesses
95310628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.itb.walker     0.018271                       # miss rate for demand accesses
95410636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_miss_rate::cpu.inst     0.004359                       # miss rate for demand accesses
95510636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_miss_rate::cpu.data     0.105793                       # miss rate for demand accesses
95610628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::total     0.032639                       # miss rate for demand accesses
95710628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.dtb.walker     0.006337                       # miss rate for overall accesses
95810628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.itb.walker     0.018271                       # miss rate for overall accesses
95910636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_miss_rate::cpu.inst     0.004359                       # miss rate for overall accesses
96010636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_miss_rate::cpu.data     0.105793                       # miss rate for overall accesses
96110628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::total     0.032639                       # miss rate for overall accesses
96210628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 79520.748906                       # average ReadReq miss latency
96310628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 80414.389452                       # average ReadReq miss latency
96410636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 74099.508651                       # average ReadReq miss latency
96510636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75769.582407                       # average ReadReq miss latency
96610628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::total 75477.640418                       # average ReadReq miss latency
96710636Snilay@cs.wisc.edusystem.cpu.l2cache.WriteInvalidateReq_avg_miss_latency::cpu.data     8.319661                       # average WriteInvalidateReq miss latency
96810628Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteInvalidateReq_avg_miss_latency::total     8.319661                       # average WriteInvalidateReq miss latency
96910636Snilay@cs.wisc.edusystem.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 11084.450384                       # average UpgradeReq miss latency
97010628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_miss_latency::total 11084.450384                       # average UpgradeReq miss latency
97110636Snilay@cs.wisc.edusystem.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data        72250                       # average SCUpgradeReq miss latency
97210585Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total        72250                       # average SCUpgradeReq miss latency
97310636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 74423.926717                       # average ReadExReq miss latency
97410628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::total 74423.926717                       # average ReadExReq miss latency
97510628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 79520.748906                       # average overall miss latency
97610628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 80414.389452                       # average overall miss latency
97710636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_avg_miss_latency::cpu.inst 74099.508651                       # average overall miss latency
97810636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_avg_miss_latency::cpu.data 74851.401705                       # average overall miss latency
97910628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::total 74831.691446                       # average overall miss latency
98010628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 79520.748906                       # average overall miss latency
98110628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 80414.389452                       # average overall miss latency
98210636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_avg_miss_latency::cpu.inst 74099.508651                       # average overall miss latency
98310636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_avg_miss_latency::cpu.data 74851.401705                       # average overall miss latency
98410628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::total 74831.691446                       # average overall miss latency
98510585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
98610585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
98710585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
98810585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
98910585Sandreas.hansson@arm.comsystem.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
99010585Sandreas.hansson@arm.comsystem.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
99110585Sandreas.hansson@arm.comsystem.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
99210585Sandreas.hansson@arm.comsystem.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
99310628Sandreas.hansson@arm.comsystem.cpu.l2cache.writebacks::writebacks      1379367                       # number of writebacks
99410628Sandreas.hansson@arm.comsystem.cpu.l2cache.writebacks::total          1379367                       # number of writebacks
99510636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_mshr_hits::cpu.inst            2                       # number of ReadReq MSHR hits
99610636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_mshr_hits::cpu.data           20                       # number of ReadReq MSHR hits
99710628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_hits::total           22                       # number of ReadReq MSHR hits
99810636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_mshr_hits::cpu.inst            2                       # number of demand (read+write) MSHR hits
99910636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_mshr_hits::cpu.data           20                       # number of demand (read+write) MSHR hits
100010628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_hits::total           22                       # number of demand (read+write) MSHR hits
100110636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_mshr_hits::cpu.inst            2                       # number of overall MSHR hits
100210636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_mshr_hits::cpu.data           20                       # number of overall MSHR hits
100310628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_hits::total           22                       # number of overall MSHR hits
100410628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker         6169                       # number of ReadReq MSHR misses
100510628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker         5233                       # number of ReadReq MSHR misses
100610636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_mshr_misses::cpu.inst       107785                       # number of ReadReq MSHR misses
100710636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_mshr_misses::cpu.data       334871                       # number of ReadReq MSHR misses
100810628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::total       454058                       # number of ReadReq MSHR misses
100910636Snilay@cs.wisc.edusystem.cpu.l2cache.WriteInvalidateReq_mshr_misses::cpu.data       540744                       # number of WriteInvalidateReq MSHR misses
101010628Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteInvalidateReq_mshr_misses::total       540744                       # number of WriteInvalidateReq MSHR misses
101110636Snilay@cs.wisc.edusystem.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data        38969                       # number of UpgradeReq MSHR misses
101210628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_misses::total        38969                       # number of UpgradeReq MSHR misses
101310636Snilay@cs.wisc.edusystem.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data            2                       # number of SCUpgradeReq MSHR misses
101410585Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_misses::total            2                       # number of SCUpgradeReq MSHR misses
101510636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       719318                       # number of ReadExReq MSHR misses
101610628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_misses::total       719318                       # number of ReadExReq MSHR misses
101710628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker         6169                       # number of demand (read+write) MSHR misses
101810628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.itb.walker         5233                       # number of demand (read+write) MSHR misses
101910636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_mshr_misses::cpu.inst       107785                       # number of demand (read+write) MSHR misses
102010636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_mshr_misses::cpu.data      1054189                       # number of demand (read+write) MSHR misses
102110628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::total      1173376                       # number of demand (read+write) MSHR misses
102210628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker         6169                       # number of overall MSHR misses
102310628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.itb.walker         5233                       # number of overall MSHR misses
102410636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_mshr_misses::cpu.inst       107785                       # number of overall MSHR misses
102510636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_mshr_misses::cpu.data      1054189                       # number of overall MSHR misses
102610628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::total      1173376                       # number of overall MSHR misses
102710628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker    413632000                       # number of ReadReq MSHR miss cycles
102810628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker    355518000                       # number of ReadReq MSHR miss cycles
102910636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst   6634859761                       # number of ReadReq MSHR miss cycles
103010636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data  21149756024                       # number of ReadReq MSHR miss cycles
103110628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::total  28553765785                       # number of ReadReq MSHR miss cycles
103210636Snilay@cs.wisc.edusystem.cpu.l2cache.WriteInvalidateReq_mshr_miss_latency::cpu.data  12667521943                       # number of WriteInvalidateReq MSHR miss cycles
103310628Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteInvalidateReq_mshr_miss_latency::total  12667521943                       # number of WriteInvalidateReq MSHR miss cycles
103410636Snilay@cs.wisc.edusystem.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data    390061961                       # number of UpgradeReq MSHR miss cycles
103510628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_latency::total    390061961                       # number of UpgradeReq MSHR miss cycles
103610636Snilay@cs.wisc.edusystem.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data       120500                       # number of SCUpgradeReq MSHR miss cycles
103710585Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total       120500                       # number of SCUpgradeReq MSHR miss cycles
103810636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data  44297743880                       # number of ReadExReq MSHR miss cycles
103910628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::total  44297743880                       # number of ReadExReq MSHR miss cycles
104010628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker    413632000                       # number of demand (read+write) MSHR miss cycles
104110628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker    355518000                       # number of demand (read+write) MSHR miss cycles
104210636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_mshr_miss_latency::cpu.inst   6634859761                       # number of demand (read+write) MSHR miss cycles
104310636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_mshr_miss_latency::cpu.data  65447499904                       # number of demand (read+write) MSHR miss cycles
104410628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::total  72851509665                       # number of demand (read+write) MSHR miss cycles
104510628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker    413632000                       # number of overall MSHR miss cycles
104610628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker    355518000                       # number of overall MSHR miss cycles
104710636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_mshr_miss_latency::cpu.inst   6634859761                       # number of overall MSHR miss cycles
104810636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_mshr_miss_latency::cpu.data  65447499904                       # number of overall MSHR miss cycles
104910628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::total  72851509665                       # number of overall MSHR miss cycles
105010636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst   2718370250                       # number of ReadReq MSHR uncacheable cycles
105110636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data   5287998001                       # number of ReadReq MSHR uncacheable cycles
105210628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total   8006368251                       # number of ReadReq MSHR uncacheable cycles
105310636Snilay@cs.wisc.edusystem.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data   5177591000                       # number of WriteReq MSHR uncacheable cycles
105410628Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total   5177591000                       # number of WriteReq MSHR uncacheable cycles
105510636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst   2718370250                       # number of overall MSHR uncacheable cycles
105610636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data  10465589001                       # number of overall MSHR uncacheable cycles
105710628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_uncacheable_latency::total  13183959251                       # number of overall MSHR uncacheable cycles
105810628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker     0.006337                       # mshr miss rate for ReadReq accesses
105910628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker     0.018271                       # mshr miss rate for ReadReq accesses
106010636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.004359                       # mshr miss rate for ReadReq accesses
106110636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.044207                       # mshr miss rate for ReadReq accesses
106210628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.013529                       # mshr miss rate for ReadReq accesses
106310636Snilay@cs.wisc.edusystem.cpu.l2cache.WriteInvalidateReq_mshr_miss_rate::cpu.data     0.434381                       # mshr miss rate for WriteInvalidateReq accesses
106410628Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteInvalidateReq_mshr_miss_rate::total     0.434381                       # mshr miss rate for WriteInvalidateReq accesses
106510636Snilay@cs.wisc.edusystem.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data     0.782463                       # mshr miss rate for UpgradeReq accesses
106610628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_rate::total     0.782463                       # mshr miss rate for UpgradeReq accesses
106710636Snilay@cs.wisc.edusystem.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for SCUpgradeReq accesses
106810585Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total            1                       # mshr miss rate for SCUpgradeReq accesses
106910636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.300989                       # mshr miss rate for ReadExReq accesses
107010628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.300989                       # mshr miss rate for ReadExReq accesses
107110628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker     0.006337                       # mshr miss rate for demand accesses
107210628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker     0.018271                       # mshr miss rate for demand accesses
107310636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.004359                       # mshr miss rate for demand accesses
107410636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.105791                       # mshr miss rate for demand accesses
107510628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::total     0.032638                       # mshr miss rate for demand accesses
107610628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker     0.006337                       # mshr miss rate for overall accesses
107710628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker     0.018271                       # mshr miss rate for overall accesses
107810636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.004359                       # mshr miss rate for overall accesses
107910636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.105791                       # mshr miss rate for overall accesses
108010628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::total     0.032638                       # mshr miss rate for overall accesses
108110628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 67050.089155                       # average ReadReq mshr miss latency
108210628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 67937.703038                       # average ReadReq mshr miss latency
108310636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 61556.429568                       # average ReadReq mshr miss latency
108410636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 63157.920584                       # average ReadReq mshr miss latency
108510628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 62885.723377                       # average ReadReq mshr miss latency
108610636Snilay@cs.wisc.edusystem.cpu.l2cache.WriteInvalidateReq_avg_mshr_miss_latency::cpu.data 23426.098011                       # average WriteInvalidateReq mshr miss latency
108710628Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteInvalidateReq_avg_mshr_miss_latency::total 23426.098011                       # average WriteInvalidateReq mshr miss latency
108810636Snilay@cs.wisc.edusystem.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10009.545049                       # average UpgradeReq mshr miss latency
108910628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10009.545049                       # average UpgradeReq mshr miss latency
109010636Snilay@cs.wisc.edusystem.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data        60250                       # average SCUpgradeReq mshr miss latency
109110585Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total        60250                       # average SCUpgradeReq mshr miss latency
109210636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 61582.977042                       # average ReadExReq mshr miss latency
109310628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 61582.977042                       # average ReadExReq mshr miss latency
109410628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 67050.089155                       # average overall mshr miss latency
109510628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 67937.703038                       # average overall mshr miss latency
109610636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 61556.429568                       # average overall mshr miss latency
109710636Snilay@cs.wisc.edusystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 62083.269607                       # average overall mshr miss latency
109810628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::total 62087.097116                       # average overall mshr miss latency
109910628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 67050.089155                       # average overall mshr miss latency
110010628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 67937.703038                       # average overall mshr miss latency
110110636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 61556.429568                       # average overall mshr miss latency
110210636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 62083.269607                       # average overall mshr miss latency
110310628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::total 62087.097116                       # average overall mshr miss latency
110410585Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst          inf                       # average ReadReq mshr uncacheable latency
110510636Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average ReadReq mshr uncacheable latency
110610585Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
110710636Snilay@cs.wisc.edusystem.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average WriteReq mshr uncacheable latency
110810585Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
110910585Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.inst          inf                       # average overall mshr uncacheable latency
111010636Snilay@cs.wisc.edusystem.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data          inf                       # average overall mshr uncacheable latency
111110585Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
111210585Sandreas.hansson@arm.comsystem.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
111310628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadReq       34111380                       # Transaction distribution
111410628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadResp      34103268                       # Transaction distribution
111510628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::WriteReq         33870                       # Transaction distribution
111610628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::WriteResp        33870                       # Transaction distribution
111710628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::Writeback      8593512                       # Transaction distribution
111810628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::WriteInvalidateReq      1351525                       # Transaction distribution
111910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::WriteInvalidateResp      1244861                       # Transaction distribution
112010628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::UpgradeReq        49806                       # Transaction distribution
112110585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::SCUpgradeReq            2                       # Transaction distribution
112210628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::UpgradeResp        49808                       # Transaction distribution
112310628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExReq      2389846                       # Transaction distribution
112410628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExResp      2389846                       # Transaction distribution
112510628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side     49557548                       # Packet count per connected master and slave (bytes)
112610628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side     31248640                       # Packet count per connected master and slave (bytes)
112710628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side       695589                       # Packet count per connected master and slave (bytes)
112810628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side      2279215                       # Packet count per connected master and slave (bytes)
112910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count::total          83780992                       # Packet count per connected master and slave (bytes)
113010628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side   1585841408                       # Cumulative packet size per connected master and slave (bytes)
113110628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side   1267646988                       # Cumulative packet size per connected master and slave (bytes)
113210628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side      2291264                       # Cumulative packet size per connected master and slave (bytes)
113310628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side      7787728                       # Cumulative packet size per connected master and slave (bytes)
113410628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size::total         2863567388                       # Cumulative packet size per connected master and slave (bytes)
113510628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoops                      571370                       # Total snoops (count)
113610628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::samples     46410026                       # Request fanout histogram
113710628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::mean        5.002490                       # Request fanout histogram
113810628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::stdev       0.049834                       # Request fanout histogram
113910585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
114010585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::0                  0      0.00%      0.00% # Request fanout histogram
114110585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::1                  0      0.00%      0.00% # Request fanout histogram
114210585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::2                  0      0.00%      0.00% # Request fanout histogram
114310585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::3                  0      0.00%      0.00% # Request fanout histogram
114410585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::4                  0      0.00%      0.00% # Request fanout histogram
114510628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::5           46294483     99.75%     99.75% # Request fanout histogram
114610628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::6             115543      0.25%    100.00% # Request fanout histogram
114710585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
114810585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::min_value            5                       # Request fanout histogram
114910585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::max_value            6                       # Request fanout histogram
115010628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::total       46410026                       # Request fanout histogram
115110628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.occupancy    33063458385                       # Layer occupancy (ticks)
115210585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.utilization          0.1                       # Layer utilization (%)
115310628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoopLayer0.occupancy      1149000                       # Layer occupancy (ticks)
115410585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoopLayer0.utilization          0.0                       # Layer utilization (%)
115510628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.occupancy   37204558207                       # Layer occupancy (ticks)
115610585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.utilization          0.1                       # Layer utilization (%)
115710628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.occupancy   15864083234                       # Layer occupancy (ticks)
115810585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.utilization          0.0                       # Layer utilization (%)
115910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer2.occupancy     409855669                       # Layer occupancy (ticks)
116010585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer2.utilization          0.0                       # Layer utilization (%)
116110628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer3.occupancy    1306481232                       # Layer occupancy (ticks)
116210585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer3.utilization          0.0                       # Layer utilization (%)
116310628Sandreas.hansson@arm.comsystem.iobus.trans_dist::ReadReq                40405                       # Transaction distribution
116410628Sandreas.hansson@arm.comsystem.iobus.trans_dist::ReadResp               40405                       # Transaction distribution
116510585Sandreas.hansson@arm.comsystem.iobus.trans_dist::WriteReq              136733                       # Transaction distribution
116610585Sandreas.hansson@arm.comsystem.iobus.trans_dist::WriteResp              30069                       # Transaction distribution
116710585Sandreas.hansson@arm.comsystem.iobus.trans_dist::WriteInvalidateResp       106664                       # Transaction distribution
116810585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.uart.pio        48308                       # Packet count per connected master and slave (bytes)
116910585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio           14                       # Packet count per connected master and slave (bytes)
117010585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio           16                       # Packet count per connected master and slave (bytes)
117110585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio           16                       # Packet count per connected master and slave (bytes)
117210585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio           16                       # Packet count per connected master and slave (bytes)
117310585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.uart1_fake.pio           16                       # Packet count per connected master and slave (bytes)
117410585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.uart2_fake.pio           16                       # Packet count per connected master and slave (bytes)
117510585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.uart3_fake.pio           16                       # Packet count per connected master and slave (bytes)
117610585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio           24                       # Packet count per connected master and slave (bytes)
117710585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.watchdog_fake.pio           16                       # Packet count per connected master and slave (bytes)
117810585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.ide.pio        29548                       # Packet count per connected master and slave (bytes)
117910585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.ide-pciconf          210                       # Packet count per connected master and slave (bytes)
118010585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.ethernet.pio        44750                       # Packet count per connected master and slave (bytes)
118110585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.ethernet-pciconf          164                       # Packet count per connected master and slave (bytes)
118210585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.pciconfig.pio           60                       # Packet count per connected master and slave (bytes)
118310585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::total       123190                       # Packet count per connected master and slave (bytes)
118410628Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.realview.ide.dma::system.iocache.cpu_side       231006                       # Packet count per connected master and slave (bytes)
118510628Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.realview.ide.dma::total       231006                       # Packet count per connected master and slave (bytes)
118610585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.realview.ethernet.dma::system.iocache.cpu_side           80                       # Packet count per connected master and slave (bytes)
118710585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.realview.ethernet.dma::total           80                       # Packet count per connected master and slave (bytes)
118810628Sandreas.hansson@arm.comsystem.iobus.pkt_count::total                  354276                       # Packet count per connected master and slave (bytes)
118910585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.uart.pio        48328                       # Cumulative packet size per connected master and slave (bytes)
119010585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio           28                       # Cumulative packet size per connected master and slave (bytes)
119110585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.timer0.pio           32                       # Cumulative packet size per connected master and slave (bytes)
119210585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio           32                       # Cumulative packet size per connected master and slave (bytes)
119310585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio           32                       # Cumulative packet size per connected master and slave (bytes)
119410585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.uart1_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
119510585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.uart2_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
119610585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.uart3_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
119710585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio           48                       # Cumulative packet size per connected master and slave (bytes)
119810585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.watchdog_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
119910585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.ide.pio        17558                       # Cumulative packet size per connected master and slave (bytes)
120010585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.ide-pciconf          263                       # Cumulative packet size per connected master and slave (bytes)
120110585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.ethernet.pio        89500                       # Cumulative packet size per connected master and slave (bytes)
120210585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.ethernet-pciconf          251                       # Cumulative packet size per connected master and slave (bytes)
120310585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.pciconfig.pio          120                       # Cumulative packet size per connected master and slave (bytes)
120410585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::total       156320                       # Cumulative packet size per connected master and slave (bytes)
120510628Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.realview.ide.dma::system.iocache.cpu_side      7334456                       # Cumulative packet size per connected master and slave (bytes)
120610628Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.realview.ide.dma::total      7334456                       # Cumulative packet size per connected master and slave (bytes)
120710585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.realview.ethernet.dma::system.iocache.cpu_side         2086                       # Cumulative packet size per connected master and slave (bytes)
120810585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.realview.ethernet.dma::total         2086                       # Cumulative packet size per connected master and slave (bytes)
120910628Sandreas.hansson@arm.comsystem.iobus.pkt_size::total                  7492862                       # Cumulative packet size per connected master and slave (bytes)
121010585Sandreas.hansson@arm.comsystem.iobus.reqLayer0.occupancy             36706000                       # Layer occupancy (ticks)
121110585Sandreas.hansson@arm.comsystem.iobus.reqLayer0.utilization                0.0                       # Layer utilization (%)
121210585Sandreas.hansson@arm.comsystem.iobus.reqLayer1.occupancy                 9000                       # Layer occupancy (ticks)
121310585Sandreas.hansson@arm.comsystem.iobus.reqLayer1.utilization                0.0                       # Layer utilization (%)
121410585Sandreas.hansson@arm.comsystem.iobus.reqLayer2.occupancy                 8000                       # Layer occupancy (ticks)
121510585Sandreas.hansson@arm.comsystem.iobus.reqLayer2.utilization                0.0                       # Layer utilization (%)
121610585Sandreas.hansson@arm.comsystem.iobus.reqLayer3.occupancy                 8000                       # Layer occupancy (ticks)
121710585Sandreas.hansson@arm.comsystem.iobus.reqLayer3.utilization                0.0                       # Layer utilization (%)
121810585Sandreas.hansson@arm.comsystem.iobus.reqLayer10.occupancy                8000                       # Layer occupancy (ticks)
121910585Sandreas.hansson@arm.comsystem.iobus.reqLayer10.utilization               0.0                       # Layer utilization (%)
122010585Sandreas.hansson@arm.comsystem.iobus.reqLayer13.occupancy                8000                       # Layer occupancy (ticks)
122110585Sandreas.hansson@arm.comsystem.iobus.reqLayer13.utilization               0.0                       # Layer utilization (%)
122210585Sandreas.hansson@arm.comsystem.iobus.reqLayer14.occupancy                8000                       # Layer occupancy (ticks)
122310585Sandreas.hansson@arm.comsystem.iobus.reqLayer14.utilization               0.0                       # Layer utilization (%)
122410585Sandreas.hansson@arm.comsystem.iobus.reqLayer15.occupancy                8000                       # Layer occupancy (ticks)
122510585Sandreas.hansson@arm.comsystem.iobus.reqLayer15.utilization               0.0                       # Layer utilization (%)
122610585Sandreas.hansson@arm.comsystem.iobus.reqLayer16.occupancy               12000                       # Layer occupancy (ticks)
122710585Sandreas.hansson@arm.comsystem.iobus.reqLayer16.utilization               0.0                       # Layer utilization (%)
122810585Sandreas.hansson@arm.comsystem.iobus.reqLayer17.occupancy                8000                       # Layer occupancy (ticks)
122910585Sandreas.hansson@arm.comsystem.iobus.reqLayer17.utilization               0.0                       # Layer utilization (%)
123010585Sandreas.hansson@arm.comsystem.iobus.reqLayer23.occupancy            21947000                       # Layer occupancy (ticks)
123110585Sandreas.hansson@arm.comsystem.iobus.reqLayer23.utilization               0.0                       # Layer utilization (%)
123210585Sandreas.hansson@arm.comsystem.iobus.reqLayer24.occupancy              142000                       # Layer occupancy (ticks)
123310585Sandreas.hansson@arm.comsystem.iobus.reqLayer24.utilization               0.0                       # Layer utilization (%)
123410585Sandreas.hansson@arm.comsystem.iobus.reqLayer25.occupancy            32658000                       # Layer occupancy (ticks)
123510585Sandreas.hansson@arm.comsystem.iobus.reqLayer25.utilization               0.0                       # Layer utilization (%)
123610585Sandreas.hansson@arm.comsystem.iobus.reqLayer26.occupancy              101000                       # Layer occupancy (ticks)
123710585Sandreas.hansson@arm.comsystem.iobus.reqLayer26.utilization               0.0                       # Layer utilization (%)
123810628Sandreas.hansson@arm.comsystem.iobus.reqLayer27.occupancy          1042384689                       # Layer occupancy (ticks)
123910585Sandreas.hansson@arm.comsystem.iobus.reqLayer27.utilization               0.0                       # Layer utilization (%)
124010585Sandreas.hansson@arm.comsystem.iobus.reqLayer28.occupancy               30000                       # Layer occupancy (ticks)
124110585Sandreas.hansson@arm.comsystem.iobus.reqLayer28.utilization               0.0                       # Layer utilization (%)
124210585Sandreas.hansson@arm.comsystem.iobus.respLayer0.occupancy            93124000                       # Layer occupancy (ticks)
124310585Sandreas.hansson@arm.comsystem.iobus.respLayer0.utilization               0.0                       # Layer utilization (%)
124410628Sandreas.hansson@arm.comsystem.iobus.respLayer3.occupancy           179052263                       # Layer occupancy (ticks)
124510585Sandreas.hansson@arm.comsystem.iobus.respLayer3.utilization               0.0                       # Layer utilization (%)
124610585Sandreas.hansson@arm.comsystem.iobus.respLayer4.occupancy              297000                       # Layer occupancy (ticks)
124710585Sandreas.hansson@arm.comsystem.iobus.respLayer4.utilization               0.0                       # Layer utilization (%)
124810628Sandreas.hansson@arm.comsystem.iocache.tags.replacements               115484                       # number of replacements
124910628Sandreas.hansson@arm.comsystem.iocache.tags.tagsinuse               10.452585                       # Cycle average of tags in use
125010585Sandreas.hansson@arm.comsystem.iocache.tags.total_refs                      3                       # Total number of references to valid blocks.
125110628Sandreas.hansson@arm.comsystem.iocache.tags.sampled_refs               115500                       # Sample count of references to valid blocks.
125210585Sandreas.hansson@arm.comsystem.iocache.tags.avg_refs                 0.000026                       # Average number of references to valid blocks.
125310628Sandreas.hansson@arm.comsystem.iocache.tags.warmup_cycle         13141230176000                       # Cycle when the warmup percentage was hit.
125410628Sandreas.hansson@arm.comsystem.iocache.tags.occ_blocks::realview.ethernet     3.516704                       # Average occupied blocks per requestor
125510628Sandreas.hansson@arm.comsystem.iocache.tags.occ_blocks::realview.ide     6.935881                       # Average occupied blocks per requestor
125610628Sandreas.hansson@arm.comsystem.iocache.tags.occ_percent::realview.ethernet     0.219794                       # Average percentage of cache occupancy
125710628Sandreas.hansson@arm.comsystem.iocache.tags.occ_percent::realview.ide     0.433493                       # Average percentage of cache occupancy
125810628Sandreas.hansson@arm.comsystem.iocache.tags.occ_percent::total       0.653287                       # Average percentage of cache occupancy
125910585Sandreas.hansson@arm.comsystem.iocache.tags.occ_task_id_blocks::1023           16                       # Occupied blocks per task id
126010585Sandreas.hansson@arm.comsystem.iocache.tags.age_task_id_blocks_1023::3           16                       # Occupied blocks per task id
126110585Sandreas.hansson@arm.comsystem.iocache.tags.occ_task_id_percent::1023            1                       # Percentage of cache occupancy per task id
126210628Sandreas.hansson@arm.comsystem.iocache.tags.tag_accesses              1039884                       # Number of tag accesses
126310628Sandreas.hansson@arm.comsystem.iocache.tags.data_accesses             1039884                       # Number of data accesses
126410585Sandreas.hansson@arm.comsystem.iocache.ReadReq_misses::realview.ethernet           37                       # number of ReadReq misses
126510628Sandreas.hansson@arm.comsystem.iocache.ReadReq_misses::realview.ide         8839                       # number of ReadReq misses
126610628Sandreas.hansson@arm.comsystem.iocache.ReadReq_misses::total             8876                       # number of ReadReq misses
126710585Sandreas.hansson@arm.comsystem.iocache.WriteReq_misses::realview.ethernet            3                       # number of WriteReq misses
126810585Sandreas.hansson@arm.comsystem.iocache.WriteReq_misses::total               3                       # number of WriteReq misses
126910585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_misses::realview.ide       106664                       # number of WriteInvalidateReq misses
127010585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_misses::total       106664                       # number of WriteInvalidateReq misses
127110585Sandreas.hansson@arm.comsystem.iocache.demand_misses::realview.ethernet           40                       # number of demand (read+write) misses
127210628Sandreas.hansson@arm.comsystem.iocache.demand_misses::realview.ide         8839                       # number of demand (read+write) misses
127310628Sandreas.hansson@arm.comsystem.iocache.demand_misses::total              8879                       # number of demand (read+write) misses
127410585Sandreas.hansson@arm.comsystem.iocache.overall_misses::realview.ethernet           40                       # number of overall misses
127510628Sandreas.hansson@arm.comsystem.iocache.overall_misses::realview.ide         8839                       # number of overall misses
127610628Sandreas.hansson@arm.comsystem.iocache.overall_misses::total             8879                       # number of overall misses
127710585Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_latency::realview.ethernet      5485000                       # number of ReadReq miss cycles
127810628Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_latency::realview.ide   1924538358                       # number of ReadReq miss cycles
127910628Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_latency::total   1930023358                       # number of ReadReq miss cycles
128010585Sandreas.hansson@arm.comsystem.iocache.WriteReq_miss_latency::realview.ethernet       339000                       # number of WriteReq miss cycles
128110585Sandreas.hansson@arm.comsystem.iocache.WriteReq_miss_latency::total       339000                       # number of WriteReq miss cycles
128210628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_miss_latency::realview.ide  28851084068                       # number of WriteInvalidateReq miss cycles
128310628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_miss_latency::total  28851084068                       # number of WriteInvalidateReq miss cycles
128410585Sandreas.hansson@arm.comsystem.iocache.demand_miss_latency::realview.ethernet      5824000                       # number of demand (read+write) miss cycles
128510628Sandreas.hansson@arm.comsystem.iocache.demand_miss_latency::realview.ide   1924538358                       # number of demand (read+write) miss cycles
128610628Sandreas.hansson@arm.comsystem.iocache.demand_miss_latency::total   1930362358                       # number of demand (read+write) miss cycles
128710585Sandreas.hansson@arm.comsystem.iocache.overall_miss_latency::realview.ethernet      5824000                       # number of overall miss cycles
128810628Sandreas.hansson@arm.comsystem.iocache.overall_miss_latency::realview.ide   1924538358                       # number of overall miss cycles
128910628Sandreas.hansson@arm.comsystem.iocache.overall_miss_latency::total   1930362358                       # number of overall miss cycles
129010585Sandreas.hansson@arm.comsystem.iocache.ReadReq_accesses::realview.ethernet           37                       # number of ReadReq accesses(hits+misses)
129110628Sandreas.hansson@arm.comsystem.iocache.ReadReq_accesses::realview.ide         8839                       # number of ReadReq accesses(hits+misses)
129210628Sandreas.hansson@arm.comsystem.iocache.ReadReq_accesses::total           8876                       # number of ReadReq accesses(hits+misses)
129310585Sandreas.hansson@arm.comsystem.iocache.WriteReq_accesses::realview.ethernet            3                       # number of WriteReq accesses(hits+misses)
129410585Sandreas.hansson@arm.comsystem.iocache.WriteReq_accesses::total             3                       # number of WriteReq accesses(hits+misses)
129510585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_accesses::realview.ide       106664                       # number of WriteInvalidateReq accesses(hits+misses)
129610585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_accesses::total       106664                       # number of WriteInvalidateReq accesses(hits+misses)
129710585Sandreas.hansson@arm.comsystem.iocache.demand_accesses::realview.ethernet           40                       # number of demand (read+write) accesses
129810628Sandreas.hansson@arm.comsystem.iocache.demand_accesses::realview.ide         8839                       # number of demand (read+write) accesses
129910628Sandreas.hansson@arm.comsystem.iocache.demand_accesses::total            8879                       # number of demand (read+write) accesses
130010585Sandreas.hansson@arm.comsystem.iocache.overall_accesses::realview.ethernet           40                       # number of overall (read+write) accesses
130110628Sandreas.hansson@arm.comsystem.iocache.overall_accesses::realview.ide         8839                       # number of overall (read+write) accesses
130210628Sandreas.hansson@arm.comsystem.iocache.overall_accesses::total           8879                       # number of overall (read+write) accesses
130310585Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_rate::realview.ethernet            1                       # miss rate for ReadReq accesses
130410585Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_rate::realview.ide            1                       # miss rate for ReadReq accesses
130510585Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_rate::total             1                       # miss rate for ReadReq accesses
130610585Sandreas.hansson@arm.comsystem.iocache.WriteReq_miss_rate::realview.ethernet            1                       # miss rate for WriteReq accesses
130710585Sandreas.hansson@arm.comsystem.iocache.WriteReq_miss_rate::total            1                       # miss rate for WriteReq accesses
130810585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_miss_rate::realview.ide            1                       # miss rate for WriteInvalidateReq accesses
130910585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_miss_rate::total            1                       # miss rate for WriteInvalidateReq accesses
131010585Sandreas.hansson@arm.comsystem.iocache.demand_miss_rate::realview.ethernet            1                       # miss rate for demand accesses
131110585Sandreas.hansson@arm.comsystem.iocache.demand_miss_rate::realview.ide            1                       # miss rate for demand accesses
131210585Sandreas.hansson@arm.comsystem.iocache.demand_miss_rate::total              1                       # miss rate for demand accesses
131310585Sandreas.hansson@arm.comsystem.iocache.overall_miss_rate::realview.ethernet            1                       # miss rate for overall accesses
131410585Sandreas.hansson@arm.comsystem.iocache.overall_miss_rate::realview.ide            1                       # miss rate for overall accesses
131510585Sandreas.hansson@arm.comsystem.iocache.overall_miss_rate::total             1                       # miss rate for overall accesses
131610585Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_miss_latency::realview.ethernet 148243.243243                       # average ReadReq miss latency
131710628Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_miss_latency::realview.ide 217732.589433                       # average ReadReq miss latency
131810628Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_miss_latency::total 217442.920009                       # average ReadReq miss latency
131910585Sandreas.hansson@arm.comsystem.iocache.WriteReq_avg_miss_latency::realview.ethernet       113000                       # average WriteReq miss latency
132010585Sandreas.hansson@arm.comsystem.iocache.WriteReq_avg_miss_latency::total       113000                       # average WriteReq miss latency
132110628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_avg_miss_latency::realview.ide 270485.675279                       # average WriteInvalidateReq miss latency
132210628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_avg_miss_latency::total 270485.675279                       # average WriteInvalidateReq miss latency
132310585Sandreas.hansson@arm.comsystem.iocache.demand_avg_miss_latency::realview.ethernet       145600                       # average overall miss latency
132410628Sandreas.hansson@arm.comsystem.iocache.demand_avg_miss_latency::realview.ide 217732.589433                       # average overall miss latency
132510628Sandreas.hansson@arm.comsystem.iocache.demand_avg_miss_latency::total 217407.631265                       # average overall miss latency
132610585Sandreas.hansson@arm.comsystem.iocache.overall_avg_miss_latency::realview.ethernet       145600                       # average overall miss latency
132710628Sandreas.hansson@arm.comsystem.iocache.overall_avg_miss_latency::realview.ide 217732.589433                       # average overall miss latency
132810628Sandreas.hansson@arm.comsystem.iocache.overall_avg_miss_latency::total 217407.631265                       # average overall miss latency
132910628Sandreas.hansson@arm.comsystem.iocache.blocked_cycles::no_mshrs        225366                       # number of cycles access was blocked
133010585Sandreas.hansson@arm.comsystem.iocache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
133110628Sandreas.hansson@arm.comsystem.iocache.blocked::no_mshrs                27560                       # number of cycles access was blocked
133210585Sandreas.hansson@arm.comsystem.iocache.blocked::no_targets                  0                       # number of cycles access was blocked
133310628Sandreas.hansson@arm.comsystem.iocache.avg_blocked_cycles::no_mshrs     8.177286                       # average number of cycles each access was blocked
133410585Sandreas.hansson@arm.comsystem.iocache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
133510585Sandreas.hansson@arm.comsystem.iocache.fast_writes                          0                       # number of fast writes performed
133610585Sandreas.hansson@arm.comsystem.iocache.cache_copies                         0                       # number of cache copies performed
133710585Sandreas.hansson@arm.comsystem.iocache.writebacks::writebacks          106630                       # number of writebacks
133810585Sandreas.hansson@arm.comsystem.iocache.writebacks::total               106630                       # number of writebacks
133910585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_misses::realview.ethernet           37                       # number of ReadReq MSHR misses
134010628Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_misses::realview.ide         8839                       # number of ReadReq MSHR misses
134110628Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_misses::total         8876                       # number of ReadReq MSHR misses
134210585Sandreas.hansson@arm.comsystem.iocache.WriteReq_mshr_misses::realview.ethernet            3                       # number of WriteReq MSHR misses
134310585Sandreas.hansson@arm.comsystem.iocache.WriteReq_mshr_misses::total            3                       # number of WriteReq MSHR misses
134410585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_misses::realview.ide       106664                       # number of WriteInvalidateReq MSHR misses
134510585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_misses::total       106664                       # number of WriteInvalidateReq MSHR misses
134610585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_misses::realview.ethernet           40                       # number of demand (read+write) MSHR misses
134710628Sandreas.hansson@arm.comsystem.iocache.demand_mshr_misses::realview.ide         8839                       # number of demand (read+write) MSHR misses
134810628Sandreas.hansson@arm.comsystem.iocache.demand_mshr_misses::total         8879                       # number of demand (read+write) MSHR misses
134910585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_misses::realview.ethernet           40                       # number of overall MSHR misses
135010628Sandreas.hansson@arm.comsystem.iocache.overall_mshr_misses::realview.ide         8839                       # number of overall MSHR misses
135110628Sandreas.hansson@arm.comsystem.iocache.overall_mshr_misses::total         8879                       # number of overall MSHR misses
135210585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_latency::realview.ethernet      3561000                       # number of ReadReq MSHR miss cycles
135310628Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_latency::realview.ide   1464798862                       # number of ReadReq MSHR miss cycles
135410628Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_latency::total   1468359862                       # number of ReadReq MSHR miss cycles
135510585Sandreas.hansson@arm.comsystem.iocache.WriteReq_mshr_miss_latency::realview.ethernet       183000                       # number of WriteReq MSHR miss cycles
135610585Sandreas.hansson@arm.comsystem.iocache.WriteReq_mshr_miss_latency::total       183000                       # number of WriteReq MSHR miss cycles
135710628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_miss_latency::realview.ide  23304534090                       # number of WriteInvalidateReq MSHR miss cycles
135810628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_miss_latency::total  23304534090                       # number of WriteInvalidateReq MSHR miss cycles
135910585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_latency::realview.ethernet      3744000                       # number of demand (read+write) MSHR miss cycles
136010628Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_latency::realview.ide   1464798862                       # number of demand (read+write) MSHR miss cycles
136110628Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_latency::total   1468542862                       # number of demand (read+write) MSHR miss cycles
136210585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_latency::realview.ethernet      3744000                       # number of overall MSHR miss cycles
136310628Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_latency::realview.ide   1464798862                       # number of overall MSHR miss cycles
136410628Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_latency::total   1468542862                       # number of overall MSHR miss cycles
136510585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_rate::realview.ethernet            1                       # mshr miss rate for ReadReq accesses
136610585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_rate::realview.ide            1                       # mshr miss rate for ReadReq accesses
136710585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadReq accesses
136810585Sandreas.hansson@arm.comsystem.iocache.WriteReq_mshr_miss_rate::realview.ethernet            1                       # mshr miss rate for WriteReq accesses
136910585Sandreas.hansson@arm.comsystem.iocache.WriteReq_mshr_miss_rate::total            1                       # mshr miss rate for WriteReq accesses
137010585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_miss_rate::realview.ide            1                       # mshr miss rate for WriteInvalidateReq accesses
137110585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_miss_rate::total            1                       # mshr miss rate for WriteInvalidateReq accesses
137210585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_rate::realview.ethernet            1                       # mshr miss rate for demand accesses
137310585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_rate::realview.ide            1                       # mshr miss rate for demand accesses
137410585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_rate::total            1                       # mshr miss rate for demand accesses
137510585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_rate::realview.ethernet            1                       # mshr miss rate for overall accesses
137610585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_rate::realview.ide            1                       # mshr miss rate for overall accesses
137710585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_rate::total            1                       # mshr miss rate for overall accesses
137810585Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_mshr_miss_latency::realview.ethernet 96243.243243                       # average ReadReq mshr miss latency
137910628Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 165719.975337                       # average ReadReq mshr miss latency
138010628Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_mshr_miss_latency::total 165430.358495                       # average ReadReq mshr miss latency
138110585Sandreas.hansson@arm.comsystem.iocache.WriteReq_avg_mshr_miss_latency::realview.ethernet        61000                       # average WriteReq mshr miss latency
138210585Sandreas.hansson@arm.comsystem.iocache.WriteReq_avg_mshr_miss_latency::total        61000                       # average WriteReq mshr miss latency
138310628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_avg_mshr_miss_latency::realview.ide 218485.469230                       # average WriteInvalidateReq mshr miss latency
138410628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 218485.469230                       # average WriteInvalidateReq mshr miss latency
138510585Sandreas.hansson@arm.comsystem.iocache.demand_avg_mshr_miss_latency::realview.ethernet        93600                       # average overall mshr miss latency
138610628Sandreas.hansson@arm.comsystem.iocache.demand_avg_mshr_miss_latency::realview.ide 165719.975337                       # average overall mshr miss latency
138710628Sandreas.hansson@arm.comsystem.iocache.demand_avg_mshr_miss_latency::total 165395.073995                       # average overall mshr miss latency
138810585Sandreas.hansson@arm.comsystem.iocache.overall_avg_mshr_miss_latency::realview.ethernet        93600                       # average overall mshr miss latency
138910628Sandreas.hansson@arm.comsystem.iocache.overall_avg_mshr_miss_latency::realview.ide 165719.975337                       # average overall mshr miss latency
139010628Sandreas.hansson@arm.comsystem.iocache.overall_avg_mshr_miss_latency::total 165395.073995                       # average overall mshr miss latency
139110585Sandreas.hansson@arm.comsystem.iocache.no_allocate_misses                   0                       # Number of misses that were no-allocate
139210628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadReq              548979                       # Transaction distribution
139310628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadResp             548979                       # Transaction distribution
139410628Sandreas.hansson@arm.comsystem.membus.trans_dist::WriteReq              33870                       # Transaction distribution
139510628Sandreas.hansson@arm.comsystem.membus.trans_dist::WriteResp             33870                       # Transaction distribution
139610628Sandreas.hansson@arm.comsystem.membus.trans_dist::Writeback           1485997                       # Transaction distribution
139710628Sandreas.hansson@arm.comsystem.membus.trans_dist::WriteInvalidateReq       647215                       # Transaction distribution
139810628Sandreas.hansson@arm.comsystem.membus.trans_dist::WriteInvalidateResp       647215                       # Transaction distribution
139910628Sandreas.hansson@arm.comsystem.membus.trans_dist::UpgradeReq            39795                       # Transaction distribution
140010585Sandreas.hansson@arm.comsystem.membus.trans_dist::SCUpgradeReq              2                       # Transaction distribution
140110628Sandreas.hansson@arm.comsystem.membus.trans_dist::UpgradeResp           39797                       # Transaction distribution
140210628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExReq            718688                       # Transaction distribution
140310628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExResp           718688                       # Transaction distribution
140410515SAli.Saidi@ARM.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave       123190                       # Packet count per connected master and slave (bytes)
140510515SAli.Saidi@ARM.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.nvmem.port           32                       # Packet count per connected master and slave (bytes)
140610628Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.gic.pio         6926                       # Packet count per connected master and slave (bytes)
140710628Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port      4994566                       # Packet count per connected master and slave (bytes)
140810628Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::total      5124714                       # Packet count per connected master and slave (bytes)
140910628Sandreas.hansson@arm.comsystem.membus.pkt_count_system.iocache.mem_side::system.physmem.port       335466                       # Packet count per connected master and slave (bytes)
141010628Sandreas.hansson@arm.comsystem.membus.pkt_count_system.iocache.mem_side::total       335466                       # Packet count per connected master and slave (bytes)
141110628Sandreas.hansson@arm.comsystem.membus.pkt_count::total                5460180                       # Packet count per connected master and slave (bytes)
141210515SAli.Saidi@ARM.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave       156320                       # Cumulative packet size per connected master and slave (bytes)
141310515SAli.Saidi@ARM.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.nvmem.port          740                       # Cumulative packet size per connected master and slave (bytes)
141410628Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.gic.pio        13852                       # Cumulative packet size per connected master and slave (bytes)
141510628Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port    201253164                       # Cumulative packet size per connected master and slave (bytes)
141610628Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::total    201424076                       # Cumulative packet size per connected master and slave (bytes)
141710628Sandreas.hansson@arm.comsystem.membus.pkt_size_system.iocache.mem_side::system.physmem.port     14075072                       # Cumulative packet size per connected master and slave (bytes)
141810628Sandreas.hansson@arm.comsystem.membus.pkt_size_system.iocache.mem_side::total     14075072                       # Cumulative packet size per connected master and slave (bytes)
141910628Sandreas.hansson@arm.comsystem.membus.pkt_size::total               215499148                       # Cumulative packet size per connected master and slave (bytes)
142010628Sandreas.hansson@arm.comsystem.membus.snoops                             2915                       # Total snoops (count)
142110628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::samples           3354632                       # Request fanout histogram
142210515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::mean                    1                       # Request fanout histogram
142310515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
142410515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
142510515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::0                       0      0.00%      0.00% # Request fanout histogram
142610628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::1                 3354632    100.00%    100.00% # Request fanout histogram
142710515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::2                       0      0.00%    100.00% # Request fanout histogram
142810515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
142910515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::min_value               1                       # Request fanout histogram
143010515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::max_value               1                       # Request fanout histogram
143110628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::total             3354632                       # Request fanout histogram
143210628Sandreas.hansson@arm.comsystem.membus.reqLayer0.occupancy           113785000                       # Layer occupancy (ticks)
143310515SAli.Saidi@ARM.comsystem.membus.reqLayer0.utilization               0.0                       # Layer utilization (%)
143410515SAli.Saidi@ARM.comsystem.membus.reqLayer1.occupancy               23328                       # Layer occupancy (ticks)
143510515SAli.Saidi@ARM.comsystem.membus.reqLayer1.utilization               0.0                       # Layer utilization (%)
143610628Sandreas.hansson@arm.comsystem.membus.reqLayer2.occupancy             5606499                       # Layer occupancy (ticks)
143710515SAli.Saidi@ARM.comsystem.membus.reqLayer2.utilization               0.0                       # Layer utilization (%)
143810628Sandreas.hansson@arm.comsystem.membus.reqLayer5.occupancy         21358745741                       # Layer occupancy (ticks)
143910515SAli.Saidi@ARM.comsystem.membus.reqLayer5.utilization               0.0                       # Layer utilization (%)
144010628Sandreas.hansson@arm.comsystem.membus.respLayer2.occupancy        12484485177                       # Layer occupancy (ticks)
144110515SAli.Saidi@ARM.comsystem.membus.respLayer2.utilization              0.0                       # Layer utilization (%)
144210628Sandreas.hansson@arm.comsystem.membus.respLayer3.occupancy          186617737                       # Layer occupancy (ticks)
144310515SAli.Saidi@ARM.comsystem.membus.respLayer3.utilization              0.0                       # Layer utilization (%)
144410515SAli.Saidi@ARM.comsystem.realview.ethernet.txBytes                  966                       # Bytes Transmitted
144510515SAli.Saidi@ARM.comsystem.realview.ethernet.txPackets                  3                       # Number of Packets Transmitted
144610515SAli.Saidi@ARM.comsystem.realview.ethernet.txIpChecksums              0                       # Number of tx IP Checksums done by device
144710515SAli.Saidi@ARM.comsystem.realview.ethernet.txTcpChecksums             0                       # Number of tx TCP Checksums done by device
144810515SAli.Saidi@ARM.comsystem.realview.ethernet.txUdpChecksums             0                       # Number of tx UDP Checksums done by device
144910515SAli.Saidi@ARM.comsystem.realview.ethernet.descDMAReads               0                       # Number of descriptors the device read w/ DMA
145010515SAli.Saidi@ARM.comsystem.realview.ethernet.descDMAWrites              0                       # Number of descriptors the device wrote w/ DMA
145110515SAli.Saidi@ARM.comsystem.realview.ethernet.descDmaReadBytes            0                       # number of descriptor bytes read w/ DMA
145210515SAli.Saidi@ARM.comsystem.realview.ethernet.descDmaWriteBytes            0                       # number of descriptor bytes write w/ DMA
145310628Sandreas.hansson@arm.comsystem.realview.ethernet.totBandwidth             149                       # Total Bandwidth (bits/s)
145410515SAli.Saidi@ARM.comsystem.realview.ethernet.totPackets                 3                       # Total Packets
145510515SAli.Saidi@ARM.comsystem.realview.ethernet.totBytes                 966                       # Total Bytes
145610515SAli.Saidi@ARM.comsystem.realview.ethernet.totPPS                     0                       # Total Tranmission Rate (packets/s)
145710628Sandreas.hansson@arm.comsystem.realview.ethernet.txBandwidth              149                       # Transmit Bandwidth (bits/s)
145810515SAli.Saidi@ARM.comsystem.realview.ethernet.txPPS                      0                       # Packet Tranmission Rate (packets/s)
145910515SAli.Saidi@ARM.comsystem.realview.ethernet.postedSwi                  0                       # number of software interrupts posted to CPU
146010515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedSwi               0                       # average number of Swi's coalesced into each post
146110515SAli.Saidi@ARM.comsystem.realview.ethernet.totalSwi                   0                       # total number of Swi written to ISR
146210515SAli.Saidi@ARM.comsystem.realview.ethernet.postedRxIdle               0                       # number of rxIdle interrupts posted to CPU
146310515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedRxIdle            0                       # average number of RxIdle's coalesced into each post
146410515SAli.Saidi@ARM.comsystem.realview.ethernet.totalRxIdle                0                       # total number of RxIdle written to ISR
146510515SAli.Saidi@ARM.comsystem.realview.ethernet.postedRxOk                 0                       # number of RxOk interrupts posted to CPU
146610515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedRxOk              0                       # average number of RxOk's coalesced into each post
146710515SAli.Saidi@ARM.comsystem.realview.ethernet.totalRxOk                  0                       # total number of RxOk written to ISR
146810515SAli.Saidi@ARM.comsystem.realview.ethernet.postedRxDesc               0                       # number of RxDesc interrupts posted to CPU
146910515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedRxDesc            0                       # average number of RxDesc's coalesced into each post
147010515SAli.Saidi@ARM.comsystem.realview.ethernet.totalRxDesc                0                       # total number of RxDesc written to ISR
147110515SAli.Saidi@ARM.comsystem.realview.ethernet.postedTxOk                 0                       # number of TxOk interrupts posted to CPU
147210515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedTxOk              0                       # average number of TxOk's coalesced into each post
147310515SAli.Saidi@ARM.comsystem.realview.ethernet.totalTxOk                  0                       # total number of TxOk written to ISR
147410515SAli.Saidi@ARM.comsystem.realview.ethernet.postedTxIdle               0                       # number of TxIdle interrupts posted to CPU
147510515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedTxIdle            0                       # average number of TxIdle's coalesced into each post
147610515SAli.Saidi@ARM.comsystem.realview.ethernet.totalTxIdle                0                       # total number of TxIdle written to ISR
147710515SAli.Saidi@ARM.comsystem.realview.ethernet.postedTxDesc               0                       # number of TxDesc interrupts posted to CPU
147810515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedTxDesc            0                       # average number of TxDesc's coalesced into each post
147910515SAli.Saidi@ARM.comsystem.realview.ethernet.totalTxDesc                0                       # total number of TxDesc written to ISR
148010515SAli.Saidi@ARM.comsystem.realview.ethernet.postedRxOrn                0                       # number of RxOrn posted to CPU
148110515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedRxOrn             0                       # average number of RxOrn's coalesced into each post
148210515SAli.Saidi@ARM.comsystem.realview.ethernet.totalRxOrn                 0                       # total number of RxOrn written to ISR
148310515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedTotal             0                       # average number of interrupts coalesced into each post
148410515SAli.Saidi@ARM.comsystem.realview.ethernet.postedInterrupts           13                       # number of posts to CPU
148510515SAli.Saidi@ARM.comsystem.realview.ethernet.droppedPackets             0                       # number of packets dropped
148610515SAli.Saidi@ARM.com
148710515SAli.Saidi@ARM.com---------- End Simulation Statistics   ----------
1488