system.cc revision 11793
12689Sktlim@umich.edu/* 210282Sdam.sunwoo@arm.com * Copyright (c) 2011-2014 ARM Limited 38666SPrakash.Ramrakhyani@arm.com * All rights reserved 48666SPrakash.Ramrakhyani@arm.com * 58666SPrakash.Ramrakhyani@arm.com * The license below extends only to copyright in the software and shall 68666SPrakash.Ramrakhyani@arm.com * not be construed as granting a license to any other intellectual 78666SPrakash.Ramrakhyani@arm.com * property including but not limited to intellectual property relating 88666SPrakash.Ramrakhyani@arm.com * to a hardware implementation of the functionality of the software 98666SPrakash.Ramrakhyani@arm.com * licensed hereunder. You may use the software subject to the license 108666SPrakash.Ramrakhyani@arm.com * terms below provided that you ensure that this notice is replicated 118666SPrakash.Ramrakhyani@arm.com * unmodified and in its entirety in all distributions of the software, 128666SPrakash.Ramrakhyani@arm.com * modified or unmodified, in source code or in binary form. 138666SPrakash.Ramrakhyani@arm.com * 142689Sktlim@umich.edu * Copyright (c) 2003-2006 The Regents of The University of Michigan 157897Shestness@cs.utexas.edu * Copyright (c) 2011 Regents of the University of California 162689Sktlim@umich.edu * All rights reserved. 172689Sktlim@umich.edu * 182689Sktlim@umich.edu * Redistribution and use in source and binary forms, with or without 192689Sktlim@umich.edu * modification, are permitted provided that the following conditions are 202689Sktlim@umich.edu * met: redistributions of source code must retain the above copyright 212689Sktlim@umich.edu * notice, this list of conditions and the following disclaimer; 222689Sktlim@umich.edu * redistributions in binary form must reproduce the above copyright 232689Sktlim@umich.edu * notice, this list of conditions and the following disclaimer in the 242689Sktlim@umich.edu * documentation and/or other materials provided with the distribution; 252689Sktlim@umich.edu * neither the name of the copyright holders nor the names of its 262689Sktlim@umich.edu * contributors may be used to endorse or promote products derived from 272689Sktlim@umich.edu * this software without specific prior written permission. 282689Sktlim@umich.edu * 292689Sktlim@umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 302689Sktlim@umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 312689Sktlim@umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 322689Sktlim@umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 332689Sktlim@umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 342689Sktlim@umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 352689Sktlim@umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 362689Sktlim@umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 372689Sktlim@umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 382689Sktlim@umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 392689Sktlim@umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 402689Sktlim@umich.edu * 412689Sktlim@umich.edu * Authors: Steve Reinhardt 422689Sktlim@umich.edu * Lisa Hsu 432689Sktlim@umich.edu * Nathan Binkert 442689Sktlim@umich.edu * Ali Saidi 457897Shestness@cs.utexas.edu * Rick Strong 462689Sktlim@umich.edu */ 472689Sktlim@umich.edu 4811793Sbrandon.potter@amd.com#include "sim/system.hh" 4911793Sbrandon.potter@amd.com 503960Sgblack@eecs.umich.edu#include "arch/remote_gdb.hh" 514194Ssaidi@eecs.umich.edu#include "arch/utility.hh" 521070SN/A#include "base/loader/object_file.hh" 531070SN/A#include "base/loader/symtab.hh" 549142Ssteve.reinhardt@amd.com#include "base/str.hh" 552521SN/A#include "base/trace.hh" 568229Snate@binkert.org#include "cpu/thread_context.hh" 578232Snate@binkert.org#include "debug/Loader.hh" 588666SPrakash.Ramrakhyani@arm.com#include "debug/WorkItems.hh" 599293Sandreas.hansson@arm.com#include "mem/abstract_mem.hh" 602522SN/A#include "mem/physical.hh" 618769Sgblack@eecs.umich.edu#include "params/System.hh" 622037SN/A#include "sim/byteswap.hh" 638229Snate@binkert.org#include "sim/debug.hh" 648769Sgblack@eecs.umich.edu#include "sim/full_system.hh" 656658Snate@binkert.org 6610494Sandreas.hansson@arm.com/** 6710494Sandreas.hansson@arm.com * To avoid linking errors with LTO, only include the header if we 6810494Sandreas.hansson@arm.com * actually have a definition. 6910494Sandreas.hansson@arm.com */ 7010494Sandreas.hansson@arm.com#if THE_ISA != NULL_ISA 7110494Sandreas.hansson@arm.com#include "kern/kernel_stats.hh" 7211793Sbrandon.potter@amd.com 7310494Sandreas.hansson@arm.com#endif 7410494Sandreas.hansson@arm.com 752SN/Ausing namespace std; 762107SN/Ausing namespace TheISA; 772SN/A 782SN/Avector<System *> System::systemList; 792SN/A 802SN/Aint System::numSystemsRunning = 0; 812SN/A 821070SN/ASystem::System(Params *p) 838703Sandreas.hansson@arm.com : MemObject(p), _systemPort("system_port", this), 848703Sandreas.hansson@arm.com _numContexts(0), 8511146Smitch.hayenga@arm.com multiThread(p->multi_thread), 868826Snilay@cs.wisc.edu pagePtr(0), 872521SN/A init_param(p->init_param), 889814Sandreas.hansson@arm.com physProxy(_systemPort, p->cache_line_size), 8910360Sandreas.hansson@arm.com kernelSymtab(nullptr), 9010360Sandreas.hansson@arm.com kernel(nullptr), 917580SAli.Saidi@arm.com loadAddrMask(p->load_addr_mask), 9210037SARM gem5 Developers loadAddrOffset(p->load_offset), 937770SAli.Saidi@ARM.com nextPID(0), 9410700Sandreas.hansson@arm.com physmem(name() + ".physmem", p->memories, p->mmap_using_noreserve), 957914SBrad.Beckmann@amd.com memoryMode(p->mem_mode), 969814Sandreas.hansson@arm.com _cacheLineSize(p->cache_line_size), 977914SBrad.Beckmann@amd.com workItemsBegin(0), 987914SBrad.Beckmann@amd.com workItemsEnd(0), 998666SPrakash.Ramrakhyani@arm.com numWorkIds(p->num_work_ids), 10011420Sdavid.guillen@arm.com thermalModel(p->thermal_model), 1017914SBrad.Beckmann@amd.com _params(p), 1028666SPrakash.Ramrakhyani@arm.com totalNumInsts(0), 1037897Shestness@cs.utexas.edu instEventQueue("system instruction-based event queue") 1042SN/A{ 1051070SN/A // add self to global system list 1061070SN/A systemList.push_back(this); 1071070SN/A 1088769Sgblack@eecs.umich.edu if (FullSystem) { 1098769Sgblack@eecs.umich.edu kernelSymtab = new SymbolTable; 1108769Sgblack@eecs.umich.edu if (!debugSymbolTable) 1118769Sgblack@eecs.umich.edu debugSymbolTable = new SymbolTable; 1128666SPrakash.Ramrakhyani@arm.com } 1138832SAli.Saidi@ARM.com 1149814Sandreas.hansson@arm.com // check if the cache line size is a value known to work 1159814Sandreas.hansson@arm.com if (!(_cacheLineSize == 16 || _cacheLineSize == 32 || 1169814Sandreas.hansson@arm.com _cacheLineSize == 64 || _cacheLineSize == 128)) 1179814Sandreas.hansson@arm.com warn_once("Cache line size is neither 16, 32, 64 nor 128 bytes.\n"); 1189814Sandreas.hansson@arm.com 1198832SAli.Saidi@ARM.com // Get the generic system master IDs 1208832SAli.Saidi@ARM.com MasterID tmp_id M5_VAR_USED; 1218832SAli.Saidi@ARM.com tmp_id = getMasterId("writebacks"); 1228832SAli.Saidi@ARM.com assert(tmp_id == Request::wbMasterId); 1238832SAli.Saidi@ARM.com tmp_id = getMasterId("functional"); 1248832SAli.Saidi@ARM.com assert(tmp_id == Request::funcMasterId); 1258832SAli.Saidi@ARM.com tmp_id = getMasterId("interrupt"); 1268832SAli.Saidi@ARM.com assert(tmp_id == Request::intMasterId); 1278832SAli.Saidi@ARM.com 1288885SAli.Saidi@ARM.com if (FullSystem) { 1298885SAli.Saidi@ARM.com if (params()->kernel == "") { 1308885SAli.Saidi@ARM.com inform("No kernel set for full system simulation. " 1319147Snilay@cs.wisc.edu "Assuming you know what you're doing\n"); 1328885SAli.Saidi@ARM.com } else { 1338885SAli.Saidi@ARM.com // Get the kernel code 1348885SAli.Saidi@ARM.com kernel = createObjectFile(params()->kernel); 1358885SAli.Saidi@ARM.com inform("kernel located at: %s", params()->kernel); 1368885SAli.Saidi@ARM.com 1378885SAli.Saidi@ARM.com if (kernel == NULL) 1388885SAli.Saidi@ARM.com fatal("Could not load kernel file %s", params()->kernel); 1398885SAli.Saidi@ARM.com 1408885SAli.Saidi@ARM.com // setup entry points 1418885SAli.Saidi@ARM.com kernelStart = kernel->textBase(); 1428885SAli.Saidi@ARM.com kernelEnd = kernel->bssBase() + kernel->bssSize(); 1438885SAli.Saidi@ARM.com kernelEntry = kernel->entryPoint(); 1448885SAli.Saidi@ARM.com 1458885SAli.Saidi@ARM.com // load symbols 1468885SAli.Saidi@ARM.com if (!kernel->loadGlobalSymbols(kernelSymtab)) 1478885SAli.Saidi@ARM.com fatal("could not load kernel symbols\n"); 1488885SAli.Saidi@ARM.com 1498885SAli.Saidi@ARM.com if (!kernel->loadLocalSymbols(kernelSymtab)) 1508885SAli.Saidi@ARM.com fatal("could not load kernel local symbols\n"); 1518885SAli.Saidi@ARM.com 1528885SAli.Saidi@ARM.com if (!kernel->loadGlobalSymbols(debugSymbolTable)) 1538885SAli.Saidi@ARM.com fatal("could not load kernel symbols\n"); 1548885SAli.Saidi@ARM.com 1558885SAli.Saidi@ARM.com if (!kernel->loadLocalSymbols(debugSymbolTable)) 1568885SAli.Saidi@ARM.com fatal("could not load kernel local symbols\n"); 1578885SAli.Saidi@ARM.com 1588885SAli.Saidi@ARM.com // Loading only needs to happen once and after memory system is 1598885SAli.Saidi@ARM.com // connected so it will happen in initState() 1608885SAli.Saidi@ARM.com } 1618885SAli.Saidi@ARM.com } 1628885SAli.Saidi@ARM.com 1638885SAli.Saidi@ARM.com // increment the number of running systms 1648885SAli.Saidi@ARM.com numSystemsRunning++; 1658885SAli.Saidi@ARM.com 1669053Sdam.sunwoo@arm.com // Set back pointers to the system in all memories 1679053Sdam.sunwoo@arm.com for (int x = 0; x < params()->memories.size(); x++) 1689053Sdam.sunwoo@arm.com params()->memories[x]->system(this); 1692SN/A} 1702SN/A 1712SN/ASystem::~System() 1722SN/A{ 1731070SN/A delete kernelSymtab; 1741070SN/A delete kernel; 1758666SPrakash.Ramrakhyani@arm.com 1768666SPrakash.Ramrakhyani@arm.com for (uint32_t j = 0; j < numWorkIds; j++) 1778666SPrakash.Ramrakhyani@arm.com delete workItemStats[j]; 1782SN/A} 1792SN/A 1808706Sandreas.hansson@arm.comvoid 1818706Sandreas.hansson@arm.comSystem::init() 1828706Sandreas.hansson@arm.com{ 1838706Sandreas.hansson@arm.com // check that the system port is connected 1848706Sandreas.hansson@arm.com if (!_systemPort.isConnected()) 1858706Sandreas.hansson@arm.com panic("System port on %s is not connected.\n", name()); 1868706Sandreas.hansson@arm.com} 1878706Sandreas.hansson@arm.com 1889294Sandreas.hansson@arm.comBaseMasterPort& 1899294Sandreas.hansson@arm.comSystem::getMasterPort(const std::string &if_name, PortID idx) 1908703Sandreas.hansson@arm.com{ 1918703Sandreas.hansson@arm.com // no need to distinguish at the moment (besides checking) 1928922Swilliam.wang@arm.com return _systemPort; 1938703Sandreas.hansson@arm.com} 1948703Sandreas.hansson@arm.com 1952901Ssaidi@eecs.umich.eduvoid 1964762Snate@binkert.orgSystem::setMemoryMode(Enums::MemoryMode mode) 1972901Ssaidi@eecs.umich.edu{ 19810913Sandreas.sandberg@arm.com assert(drainState() == DrainState::Drained); 1992901Ssaidi@eecs.umich.edu memoryMode = mode; 2002901Ssaidi@eecs.umich.edu} 2012901Ssaidi@eecs.umich.edu 2023960Sgblack@eecs.umich.edubool System::breakpoint() 2033960Sgblack@eecs.umich.edu{ 2044095Sbinkertn@umich.edu if (remoteGDB.size()) 2054095Sbinkertn@umich.edu return remoteGDB[0]->breakpoint(); 2064095Sbinkertn@umich.edu return false; 2073960Sgblack@eecs.umich.edu} 2083960Sgblack@eecs.umich.edu 2097445Ssteve.reinhardt@amd.com/** 2107445Ssteve.reinhardt@amd.com * Setting rgdb_wait to a positive integer waits for a remote debugger to 2117445Ssteve.reinhardt@amd.com * connect to that context ID before continuing. This should really 2127445Ssteve.reinhardt@amd.com be a parameter on the CPU object or something... 2137445Ssteve.reinhardt@amd.com */ 2147445Ssteve.reinhardt@amd.comint rgdb_wait = -1; 2157445Ssteve.reinhardt@amd.com 21611005Sandreas.sandberg@arm.comContextID 21711005Sandreas.sandberg@arm.comSystem::registerThreadContext(ThreadContext *tc, ContextID assigned) 2182SN/A{ 2195712Shsul@eecs.umich.edu int id; 22011005Sandreas.sandberg@arm.com if (assigned == InvalidContextID) { 2215718Shsul@eecs.umich.edu for (id = 0; id < threadContexts.size(); id++) { 2225718Shsul@eecs.umich.edu if (!threadContexts[id]) 2235718Shsul@eecs.umich.edu break; 2245718Shsul@eecs.umich.edu } 2255718Shsul@eecs.umich.edu 2265718Shsul@eecs.umich.edu if (threadContexts.size() <= id) 2275718Shsul@eecs.umich.edu threadContexts.resize(id + 1); 2285718Shsul@eecs.umich.edu } else { 2295718Shsul@eecs.umich.edu if (threadContexts.size() <= assigned) 2305718Shsul@eecs.umich.edu threadContexts.resize(assigned + 1); 2315718Shsul@eecs.umich.edu id = assigned; 2321806SN/A } 2331806SN/A 2342680Sktlim@umich.edu if (threadContexts[id]) 2355823Ssaidi@eecs.umich.edu fatal("Cannot have two CPUs with the same id (%d)\n", id); 2361806SN/A 2372680Sktlim@umich.edu threadContexts[id] = tc; 2385714Shsul@eecs.umich.edu _numContexts++; 2391070SN/A 2409850Sandreas.hansson@arm.com#if THE_ISA != NULL_ISA 2415512SMichael.Adler@intel.com int port = getRemoteGDBPort(); 2427445Ssteve.reinhardt@amd.com if (port) { 2434095Sbinkertn@umich.edu RemoteGDB *rgdb = new RemoteGDB(this, tc); 2445512SMichael.Adler@intel.com GDBListener *gdbl = new GDBListener(rgdb, port + id); 2454095Sbinkertn@umich.edu gdbl->listen(); 2467445Ssteve.reinhardt@amd.com 2474095Sbinkertn@umich.edu if (rgdb_wait != -1 && rgdb_wait == id) 2484095Sbinkertn@umich.edu gdbl->accept(); 2491070SN/A 2504095Sbinkertn@umich.edu if (remoteGDB.size() <= id) { 2514095Sbinkertn@umich.edu remoteGDB.resize(id + 1); 2524095Sbinkertn@umich.edu } 2534095Sbinkertn@umich.edu 2544095Sbinkertn@umich.edu remoteGDB[id] = rgdb; 2551070SN/A } 2569850Sandreas.hansson@arm.com#endif 2571070SN/A 2587914SBrad.Beckmann@amd.com activeCpus.push_back(false); 2597914SBrad.Beckmann@amd.com 2601806SN/A return id; 261180SN/A} 26275SN/A 2636029Ssteve.reinhardt@amd.comint 2646029Ssteve.reinhardt@amd.comSystem::numRunningContexts() 2656029Ssteve.reinhardt@amd.com{ 2666029Ssteve.reinhardt@amd.com int running = 0; 2676029Ssteve.reinhardt@amd.com for (int i = 0; i < _numContexts; ++i) { 2686029Ssteve.reinhardt@amd.com if (threadContexts[i]->status() != ThreadContext::Halted) 2696029Ssteve.reinhardt@amd.com ++running; 2706029Ssteve.reinhardt@amd.com } 2716029Ssteve.reinhardt@amd.com return running; 2726029Ssteve.reinhardt@amd.com} 2736029Ssteve.reinhardt@amd.com 274180SN/Avoid 2757733SAli.Saidi@ARM.comSystem::initState() 2761129SN/A{ 2778769Sgblack@eecs.umich.edu if (FullSystem) { 2789172Snilay@cs.wisc.edu for (int i = 0; i < threadContexts.size(); i++) 2798769Sgblack@eecs.umich.edu TheISA::startupCPU(threadContexts[i], i); 2808799Sgblack@eecs.umich.edu // Moved from the constructor to here since it relies on the 2818799Sgblack@eecs.umich.edu // address map being resolved in the interconnect 2828799Sgblack@eecs.umich.edu /** 2838799Sgblack@eecs.umich.edu * Load the kernel code into memory 2848799Sgblack@eecs.umich.edu */ 2858885SAli.Saidi@ARM.com if (params()->kernel != "") { 28610282Sdam.sunwoo@arm.com if (params()->kernel_addr_check) { 28710282Sdam.sunwoo@arm.com // Validate kernel mapping before loading binary 28810282Sdam.sunwoo@arm.com if (!(isMemAddr((kernelStart & loadAddrMask) + 28910282Sdam.sunwoo@arm.com loadAddrOffset) && 29010282Sdam.sunwoo@arm.com isMemAddr((kernelEnd & loadAddrMask) + 29110282Sdam.sunwoo@arm.com loadAddrOffset))) { 29210282Sdam.sunwoo@arm.com fatal("Kernel is mapped to invalid location (not memory). " 29310282Sdam.sunwoo@arm.com "kernelStart 0x(%x) - kernelEnd 0x(%x) %#x:%#x\n", 29410282Sdam.sunwoo@arm.com kernelStart, 29510282Sdam.sunwoo@arm.com kernelEnd, (kernelStart & loadAddrMask) + 29610282Sdam.sunwoo@arm.com loadAddrOffset, 29710282Sdam.sunwoo@arm.com (kernelEnd & loadAddrMask) + loadAddrOffset); 29810282Sdam.sunwoo@arm.com } 2999187SKrishnendra.Nathella@arm.com } 3008799Sgblack@eecs.umich.edu // Load program sections into memory 30110037SARM gem5 Developers kernel->loadSections(physProxy, loadAddrMask, loadAddrOffset); 3028706Sandreas.hansson@arm.com 3038799Sgblack@eecs.umich.edu DPRINTF(Loader, "Kernel start = %#x\n", kernelStart); 3048799Sgblack@eecs.umich.edu DPRINTF(Loader, "Kernel end = %#x\n", kernelEnd); 3058799Sgblack@eecs.umich.edu DPRINTF(Loader, "Kernel entry = %#x\n", kernelEntry); 3068799Sgblack@eecs.umich.edu DPRINTF(Loader, "Kernel loaded...\n"); 3078799Sgblack@eecs.umich.edu } 3088706Sandreas.hansson@arm.com } 3091129SN/A} 3101129SN/A 3111129SN/Avoid 31211005Sandreas.sandberg@arm.comSystem::replaceThreadContext(ThreadContext *tc, ContextID context_id) 313180SN/A{ 3145713Shsul@eecs.umich.edu if (context_id >= threadContexts.size()) { 3152680Sktlim@umich.edu panic("replaceThreadContext: bad id, %d >= %d\n", 3165713Shsul@eecs.umich.edu context_id, threadContexts.size()); 317180SN/A } 318180SN/A 3195713Shsul@eecs.umich.edu threadContexts[context_id] = tc; 3205713Shsul@eecs.umich.edu if (context_id < remoteGDB.size()) 3215713Shsul@eecs.umich.edu remoteGDB[context_id]->replaceThreadContext(tc); 3222SN/A} 3232SN/A 3242378SN/AAddr 3258601Ssteve.reinhardt@amd.comSystem::allocPhysPages(int npages) 3262378SN/A{ 32710318Sandreas.hansson@arm.com Addr return_addr = pagePtr << PageShift; 3288601Ssteve.reinhardt@amd.com pagePtr += npages; 32910553Salexandru.dutu@amd.com 33010553Salexandru.dutu@amd.com Addr next_return_addr = pagePtr << PageShift; 33110553Salexandru.dutu@amd.com 33210553Salexandru.dutu@amd.com AddrRange m5opRange(0xffff0000, 0xffffffff); 33310553Salexandru.dutu@amd.com if (m5opRange.contains(next_return_addr)) { 33410553Salexandru.dutu@amd.com warn("Reached m5ops MMIO region\n"); 33510553Salexandru.dutu@amd.com return_addr = 0xffffffff; 33610553Salexandru.dutu@amd.com pagePtr = 0xffffffff >> PageShift; 33710553Salexandru.dutu@amd.com } 33810553Salexandru.dutu@amd.com 33910318Sandreas.hansson@arm.com if ((pagePtr << PageShift) > physmem.totalSize()) 3403162Ssaidi@eecs.umich.edu fatal("Out of memory, please increase size of physical memory."); 3412378SN/A return return_addr; 3422378SN/A} 3435795Ssaidi@eecs.umich.edu 3445795Ssaidi@eecs.umich.eduAddr 3458931Sandreas.hansson@arm.comSystem::memSize() const 3465795Ssaidi@eecs.umich.edu{ 3478931Sandreas.hansson@arm.com return physmem.totalSize(); 3485795Ssaidi@eecs.umich.edu} 3495795Ssaidi@eecs.umich.edu 3505795Ssaidi@eecs.umich.eduAddr 3518931Sandreas.hansson@arm.comSystem::freeMemSize() const 3525795Ssaidi@eecs.umich.edu{ 35310318Sandreas.hansson@arm.com return physmem.totalSize() - (pagePtr << PageShift); 3545795Ssaidi@eecs.umich.edu} 3555795Ssaidi@eecs.umich.edu 3568460SAli.Saidi@ARM.combool 3578931Sandreas.hansson@arm.comSystem::isMemAddr(Addr addr) const 3588460SAli.Saidi@ARM.com{ 3598931Sandreas.hansson@arm.com return physmem.isMemAddr(addr); 3608460SAli.Saidi@ARM.com} 3618460SAli.Saidi@ARM.com 3621070SN/Avoid 3639342SAndreas.Sandberg@arm.comSystem::drainResume() 3647897Shestness@cs.utexas.edu{ 3657897Shestness@cs.utexas.edu totalNumInsts = 0; 3667897Shestness@cs.utexas.edu} 3677897Shestness@cs.utexas.edu 3687897Shestness@cs.utexas.eduvoid 36910905Sandreas.sandberg@arm.comSystem::serialize(CheckpointOut &cp) const 3701070SN/A{ 3718769Sgblack@eecs.umich.edu if (FullSystem) 37210905Sandreas.sandberg@arm.com kernelSymtab->serialize("kernel_symtab", cp); 3737770SAli.Saidi@ARM.com SERIALIZE_SCALAR(pagePtr); 3747770SAli.Saidi@ARM.com SERIALIZE_SCALAR(nextPID); 37510905Sandreas.sandberg@arm.com serializeSymtab(cp); 3769293Sandreas.hansson@arm.com 3779293Sandreas.hansson@arm.com // also serialize the memories in the system 37810905Sandreas.sandberg@arm.com physmem.serializeSection(cp, "physmem"); 3791070SN/A} 3801070SN/A 3811070SN/A 3821070SN/Avoid 38310905Sandreas.sandberg@arm.comSystem::unserialize(CheckpointIn &cp) 3841070SN/A{ 3858769Sgblack@eecs.umich.edu if (FullSystem) 38610905Sandreas.sandberg@arm.com kernelSymtab->unserialize("kernel_symtab", cp); 3877770SAli.Saidi@ARM.com UNSERIALIZE_SCALAR(pagePtr); 3887770SAli.Saidi@ARM.com UNSERIALIZE_SCALAR(nextPID); 38910905Sandreas.sandberg@arm.com unserializeSymtab(cp); 3909293Sandreas.hansson@arm.com 3919293Sandreas.hansson@arm.com // also unserialize the memories in the system 39210905Sandreas.sandberg@arm.com physmem.unserializeSection(cp, "physmem"); 3931070SN/A} 3942SN/A 3952SN/Avoid 3968666SPrakash.Ramrakhyani@arm.comSystem::regStats() 3978666SPrakash.Ramrakhyani@arm.com{ 39811522Sstephan.diestelhorst@arm.com MemObject::regStats(); 39911522Sstephan.diestelhorst@arm.com 4008666SPrakash.Ramrakhyani@arm.com for (uint32_t j = 0; j < numWorkIds ; j++) { 4018666SPrakash.Ramrakhyani@arm.com workItemStats[j] = new Stats::Histogram(); 4028666SPrakash.Ramrakhyani@arm.com stringstream namestr; 4038666SPrakash.Ramrakhyani@arm.com ccprintf(namestr, "work_item_type%d", j); 4048666SPrakash.Ramrakhyani@arm.com workItemStats[j]->init(20) 4058666SPrakash.Ramrakhyani@arm.com .name(name() + "." + namestr.str()) 4068666SPrakash.Ramrakhyani@arm.com .desc("Run time stat for" + namestr.str()) 4078666SPrakash.Ramrakhyani@arm.com .prereq(*workItemStats[j]); 4088666SPrakash.Ramrakhyani@arm.com } 4098666SPrakash.Ramrakhyani@arm.com} 4108666SPrakash.Ramrakhyani@arm.com 4118666SPrakash.Ramrakhyani@arm.comvoid 4128666SPrakash.Ramrakhyani@arm.comSystem::workItemEnd(uint32_t tid, uint32_t workid) 4138666SPrakash.Ramrakhyani@arm.com{ 4148666SPrakash.Ramrakhyani@arm.com std::pair<uint32_t,uint32_t> p(tid, workid); 4158666SPrakash.Ramrakhyani@arm.com if (!lastWorkItemStarted.count(p)) 4168666SPrakash.Ramrakhyani@arm.com return; 4178666SPrakash.Ramrakhyani@arm.com 4188666SPrakash.Ramrakhyani@arm.com Tick samp = curTick() - lastWorkItemStarted[p]; 4198666SPrakash.Ramrakhyani@arm.com DPRINTF(WorkItems, "Work item end: %d\t%d\t%lld\n", tid, workid, samp); 4208666SPrakash.Ramrakhyani@arm.com 4218666SPrakash.Ramrakhyani@arm.com if (workid >= numWorkIds) 4228666SPrakash.Ramrakhyani@arm.com fatal("Got workid greater than specified in system configuration\n"); 4238666SPrakash.Ramrakhyani@arm.com 4248666SPrakash.Ramrakhyani@arm.com workItemStats[workid]->sample(samp); 4258666SPrakash.Ramrakhyani@arm.com lastWorkItemStarted.erase(p); 4268666SPrakash.Ramrakhyani@arm.com} 4278666SPrakash.Ramrakhyani@arm.com 4288666SPrakash.Ramrakhyani@arm.comvoid 4292SN/ASystem::printSystems() 4302SN/A{ 43110375Sandreas.hansson@arm.com ios::fmtflags flags(cerr.flags()); 43210375Sandreas.hansson@arm.com 4332SN/A vector<System *>::iterator i = systemList.begin(); 4342SN/A vector<System *>::iterator end = systemList.end(); 4352SN/A for (; i != end; ++i) { 4362SN/A System *sys = *i; 4372SN/A cerr << "System " << sys->name() << ": " << hex << sys << endl; 4382SN/A } 43910375Sandreas.hansson@arm.com 44010375Sandreas.hansson@arm.com cerr.flags(flags); 4412SN/A} 4422SN/A 4432SN/Avoid 4442SN/AprintSystems() 4452SN/A{ 4462SN/A System::printSystems(); 4472SN/A} 4482SN/A 4498832SAli.Saidi@ARM.comMasterID 4508832SAli.Saidi@ARM.comSystem::getMasterId(std::string master_name) 4518832SAli.Saidi@ARM.com{ 4528832SAli.Saidi@ARM.com // strip off system name if the string starts with it 4539142Ssteve.reinhardt@amd.com if (startswith(master_name, name())) 4548832SAli.Saidi@ARM.com master_name = master_name.erase(0, name().size() + 1); 4558832SAli.Saidi@ARM.com 4568832SAli.Saidi@ARM.com // CPUs in switch_cpus ask for ids again after switching 4578832SAli.Saidi@ARM.com for (int i = 0; i < masterIds.size(); i++) { 4588832SAli.Saidi@ARM.com if (masterIds[i] == master_name) { 4598832SAli.Saidi@ARM.com return i; 4608832SAli.Saidi@ARM.com } 4618832SAli.Saidi@ARM.com } 4628832SAli.Saidi@ARM.com 4638986SAli.Saidi@ARM.com // Verify that the statistics haven't been enabled yet 4648986SAli.Saidi@ARM.com // Otherwise objects will have sized their stat buckets and 4658986SAli.Saidi@ARM.com // they will be too small 4668832SAli.Saidi@ARM.com 46710367SAndrew.Bardsley@arm.com if (Stats::enabled()) { 46810367SAndrew.Bardsley@arm.com fatal("Can't request a masterId after regStats(). " 46910367SAndrew.Bardsley@arm.com "You must do so in init().\n"); 47010367SAndrew.Bardsley@arm.com } 4718832SAli.Saidi@ARM.com 4728832SAli.Saidi@ARM.com masterIds.push_back(master_name); 4738832SAli.Saidi@ARM.com 4748832SAli.Saidi@ARM.com return masterIds.size() - 1; 4758832SAli.Saidi@ARM.com} 4768832SAli.Saidi@ARM.com 4778832SAli.Saidi@ARM.comstd::string 4788832SAli.Saidi@ARM.comSystem::getMasterName(MasterID master_id) 4798832SAli.Saidi@ARM.com{ 4808832SAli.Saidi@ARM.com if (master_id >= masterIds.size()) 4818832SAli.Saidi@ARM.com fatal("Invalid master_id passed to getMasterName()\n"); 4828832SAli.Saidi@ARM.com 4838832SAli.Saidi@ARM.com return masterIds[master_id]; 4848832SAli.Saidi@ARM.com} 4858832SAli.Saidi@ARM.com 4864762Snate@binkert.orgSystem * 4874762Snate@binkert.orgSystemParams::create() 4882424SN/A{ 4895530Snate@binkert.org return new System(this); 4902424SN/A} 491