system.cc revision 11522
12689Sktlim@umich.edu/* 210282Sdam.sunwoo@arm.com * Copyright (c) 2011-2014 ARM Limited 38666SPrakash.Ramrakhyani@arm.com * All rights reserved 48666SPrakash.Ramrakhyani@arm.com * 58666SPrakash.Ramrakhyani@arm.com * The license below extends only to copyright in the software and shall 68666SPrakash.Ramrakhyani@arm.com * not be construed as granting a license to any other intellectual 78666SPrakash.Ramrakhyani@arm.com * property including but not limited to intellectual property relating 88666SPrakash.Ramrakhyani@arm.com * to a hardware implementation of the functionality of the software 98666SPrakash.Ramrakhyani@arm.com * licensed hereunder. You may use the software subject to the license 108666SPrakash.Ramrakhyani@arm.com * terms below provided that you ensure that this notice is replicated 118666SPrakash.Ramrakhyani@arm.com * unmodified and in its entirety in all distributions of the software, 128666SPrakash.Ramrakhyani@arm.com * modified or unmodified, in source code or in binary form. 138666SPrakash.Ramrakhyani@arm.com * 142689Sktlim@umich.edu * Copyright (c) 2003-2006 The Regents of The University of Michigan 157897Shestness@cs.utexas.edu * Copyright (c) 2011 Regents of the University of California 162689Sktlim@umich.edu * All rights reserved. 172689Sktlim@umich.edu * 182689Sktlim@umich.edu * Redistribution and use in source and binary forms, with or without 192689Sktlim@umich.edu * modification, are permitted provided that the following conditions are 202689Sktlim@umich.edu * met: redistributions of source code must retain the above copyright 212689Sktlim@umich.edu * notice, this list of conditions and the following disclaimer; 222689Sktlim@umich.edu * redistributions in binary form must reproduce the above copyright 232689Sktlim@umich.edu * notice, this list of conditions and the following disclaimer in the 242689Sktlim@umich.edu * documentation and/or other materials provided with the distribution; 252689Sktlim@umich.edu * neither the name of the copyright holders nor the names of its 262689Sktlim@umich.edu * contributors may be used to endorse or promote products derived from 272689Sktlim@umich.edu * this software without specific prior written permission. 282689Sktlim@umich.edu * 292689Sktlim@umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 302689Sktlim@umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 312689Sktlim@umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 322689Sktlim@umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 332689Sktlim@umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 342689Sktlim@umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 352689Sktlim@umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 362689Sktlim@umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 372689Sktlim@umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 382689Sktlim@umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 392689Sktlim@umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 402689Sktlim@umich.edu * 412689Sktlim@umich.edu * Authors: Steve Reinhardt 422689Sktlim@umich.edu * Lisa Hsu 432689Sktlim@umich.edu * Nathan Binkert 442689Sktlim@umich.edu * Ali Saidi 457897Shestness@cs.utexas.edu * Rick Strong 462689Sktlim@umich.edu */ 472689Sktlim@umich.edu 483960Sgblack@eecs.umich.edu#include "arch/remote_gdb.hh" 494194Ssaidi@eecs.umich.edu#include "arch/utility.hh" 501070SN/A#include "base/loader/object_file.hh" 511070SN/A#include "base/loader/symtab.hh" 529142Ssteve.reinhardt@amd.com#include "base/str.hh" 532521SN/A#include "base/trace.hh" 548229Snate@binkert.org#include "cpu/thread_context.hh" 558232Snate@binkert.org#include "debug/Loader.hh" 568666SPrakash.Ramrakhyani@arm.com#include "debug/WorkItems.hh" 579293Sandreas.hansson@arm.com#include "mem/abstract_mem.hh" 582522SN/A#include "mem/physical.hh" 598769Sgblack@eecs.umich.edu#include "params/System.hh" 602037SN/A#include "sim/byteswap.hh" 618229Snate@binkert.org#include "sim/debug.hh" 628769Sgblack@eecs.umich.edu#include "sim/full_system.hh" 6356SN/A#include "sim/system.hh" 646658Snate@binkert.org 6510494Sandreas.hansson@arm.com/** 6610494Sandreas.hansson@arm.com * To avoid linking errors with LTO, only include the header if we 6710494Sandreas.hansson@arm.com * actually have a definition. 6810494Sandreas.hansson@arm.com */ 6910494Sandreas.hansson@arm.com#if THE_ISA != NULL_ISA 7010494Sandreas.hansson@arm.com#include "kern/kernel_stats.hh" 7110494Sandreas.hansson@arm.com#endif 7210494Sandreas.hansson@arm.com 732SN/Ausing namespace std; 742107SN/Ausing namespace TheISA; 752SN/A 762SN/Avector<System *> System::systemList; 772SN/A 782SN/Aint System::numSystemsRunning = 0; 792SN/A 801070SN/ASystem::System(Params *p) 818703Sandreas.hansson@arm.com : MemObject(p), _systemPort("system_port", this), 828703Sandreas.hansson@arm.com _numContexts(0), 8311146Smitch.hayenga@arm.com multiThread(p->multi_thread), 848826Snilay@cs.wisc.edu pagePtr(0), 852521SN/A init_param(p->init_param), 869814Sandreas.hansson@arm.com physProxy(_systemPort, p->cache_line_size), 8710360Sandreas.hansson@arm.com kernelSymtab(nullptr), 8810360Sandreas.hansson@arm.com kernel(nullptr), 897580SAli.Saidi@arm.com loadAddrMask(p->load_addr_mask), 9010037SARM gem5 Developers loadAddrOffset(p->load_offset), 917770SAli.Saidi@ARM.com nextPID(0), 9210700Sandreas.hansson@arm.com physmem(name() + ".physmem", p->memories, p->mmap_using_noreserve), 937914SBrad.Beckmann@amd.com memoryMode(p->mem_mode), 949814Sandreas.hansson@arm.com _cacheLineSize(p->cache_line_size), 957914SBrad.Beckmann@amd.com workItemsBegin(0), 967914SBrad.Beckmann@amd.com workItemsEnd(0), 978666SPrakash.Ramrakhyani@arm.com numWorkIds(p->num_work_ids), 9811420Sdavid.guillen@arm.com thermalModel(p->thermal_model), 997914SBrad.Beckmann@amd.com _params(p), 1008666SPrakash.Ramrakhyani@arm.com totalNumInsts(0), 1017897Shestness@cs.utexas.edu instEventQueue("system instruction-based event queue") 1022SN/A{ 1031070SN/A // add self to global system list 1041070SN/A systemList.push_back(this); 1051070SN/A 1068769Sgblack@eecs.umich.edu if (FullSystem) { 1078769Sgblack@eecs.umich.edu kernelSymtab = new SymbolTable; 1088769Sgblack@eecs.umich.edu if (!debugSymbolTable) 1098769Sgblack@eecs.umich.edu debugSymbolTable = new SymbolTable; 1108666SPrakash.Ramrakhyani@arm.com } 1118832SAli.Saidi@ARM.com 1129814Sandreas.hansson@arm.com // check if the cache line size is a value known to work 1139814Sandreas.hansson@arm.com if (!(_cacheLineSize == 16 || _cacheLineSize == 32 || 1149814Sandreas.hansson@arm.com _cacheLineSize == 64 || _cacheLineSize == 128)) 1159814Sandreas.hansson@arm.com warn_once("Cache line size is neither 16, 32, 64 nor 128 bytes.\n"); 1169814Sandreas.hansson@arm.com 1178832SAli.Saidi@ARM.com // Get the generic system master IDs 1188832SAli.Saidi@ARM.com MasterID tmp_id M5_VAR_USED; 1198832SAli.Saidi@ARM.com tmp_id = getMasterId("writebacks"); 1208832SAli.Saidi@ARM.com assert(tmp_id == Request::wbMasterId); 1218832SAli.Saidi@ARM.com tmp_id = getMasterId("functional"); 1228832SAli.Saidi@ARM.com assert(tmp_id == Request::funcMasterId); 1238832SAli.Saidi@ARM.com tmp_id = getMasterId("interrupt"); 1248832SAli.Saidi@ARM.com assert(tmp_id == Request::intMasterId); 1258832SAli.Saidi@ARM.com 1268885SAli.Saidi@ARM.com if (FullSystem) { 1278885SAli.Saidi@ARM.com if (params()->kernel == "") { 1288885SAli.Saidi@ARM.com inform("No kernel set for full system simulation. " 1299147Snilay@cs.wisc.edu "Assuming you know what you're doing\n"); 1308885SAli.Saidi@ARM.com } else { 1318885SAli.Saidi@ARM.com // Get the kernel code 1328885SAli.Saidi@ARM.com kernel = createObjectFile(params()->kernel); 1338885SAli.Saidi@ARM.com inform("kernel located at: %s", params()->kernel); 1348885SAli.Saidi@ARM.com 1358885SAli.Saidi@ARM.com if (kernel == NULL) 1368885SAli.Saidi@ARM.com fatal("Could not load kernel file %s", params()->kernel); 1378885SAli.Saidi@ARM.com 1388885SAli.Saidi@ARM.com // setup entry points 1398885SAli.Saidi@ARM.com kernelStart = kernel->textBase(); 1408885SAli.Saidi@ARM.com kernelEnd = kernel->bssBase() + kernel->bssSize(); 1418885SAli.Saidi@ARM.com kernelEntry = kernel->entryPoint(); 1428885SAli.Saidi@ARM.com 1438885SAli.Saidi@ARM.com // load symbols 1448885SAli.Saidi@ARM.com if (!kernel->loadGlobalSymbols(kernelSymtab)) 1458885SAli.Saidi@ARM.com fatal("could not load kernel symbols\n"); 1468885SAli.Saidi@ARM.com 1478885SAli.Saidi@ARM.com if (!kernel->loadLocalSymbols(kernelSymtab)) 1488885SAli.Saidi@ARM.com fatal("could not load kernel local symbols\n"); 1498885SAli.Saidi@ARM.com 1508885SAli.Saidi@ARM.com if (!kernel->loadGlobalSymbols(debugSymbolTable)) 1518885SAli.Saidi@ARM.com fatal("could not load kernel symbols\n"); 1528885SAli.Saidi@ARM.com 1538885SAli.Saidi@ARM.com if (!kernel->loadLocalSymbols(debugSymbolTable)) 1548885SAli.Saidi@ARM.com fatal("could not load kernel local symbols\n"); 1558885SAli.Saidi@ARM.com 1568885SAli.Saidi@ARM.com // Loading only needs to happen once and after memory system is 1578885SAli.Saidi@ARM.com // connected so it will happen in initState() 1588885SAli.Saidi@ARM.com } 1598885SAli.Saidi@ARM.com } 1608885SAli.Saidi@ARM.com 1618885SAli.Saidi@ARM.com // increment the number of running systms 1628885SAli.Saidi@ARM.com numSystemsRunning++; 1638885SAli.Saidi@ARM.com 1649053Sdam.sunwoo@arm.com // Set back pointers to the system in all memories 1659053Sdam.sunwoo@arm.com for (int x = 0; x < params()->memories.size(); x++) 1669053Sdam.sunwoo@arm.com params()->memories[x]->system(this); 1672SN/A} 1682SN/A 1692SN/ASystem::~System() 1702SN/A{ 1711070SN/A delete kernelSymtab; 1721070SN/A delete kernel; 1738666SPrakash.Ramrakhyani@arm.com 1748666SPrakash.Ramrakhyani@arm.com for (uint32_t j = 0; j < numWorkIds; j++) 1758666SPrakash.Ramrakhyani@arm.com delete workItemStats[j]; 1762SN/A} 1772SN/A 1788706Sandreas.hansson@arm.comvoid 1798706Sandreas.hansson@arm.comSystem::init() 1808706Sandreas.hansson@arm.com{ 1818706Sandreas.hansson@arm.com // check that the system port is connected 1828706Sandreas.hansson@arm.com if (!_systemPort.isConnected()) 1838706Sandreas.hansson@arm.com panic("System port on %s is not connected.\n", name()); 1848706Sandreas.hansson@arm.com} 1858706Sandreas.hansson@arm.com 1869294Sandreas.hansson@arm.comBaseMasterPort& 1879294Sandreas.hansson@arm.comSystem::getMasterPort(const std::string &if_name, PortID idx) 1888703Sandreas.hansson@arm.com{ 1898703Sandreas.hansson@arm.com // no need to distinguish at the moment (besides checking) 1908922Swilliam.wang@arm.com return _systemPort; 1918703Sandreas.hansson@arm.com} 1928703Sandreas.hansson@arm.com 1932901Ssaidi@eecs.umich.eduvoid 1944762Snate@binkert.orgSystem::setMemoryMode(Enums::MemoryMode mode) 1952901Ssaidi@eecs.umich.edu{ 19610913Sandreas.sandberg@arm.com assert(drainState() == DrainState::Drained); 1972901Ssaidi@eecs.umich.edu memoryMode = mode; 1982901Ssaidi@eecs.umich.edu} 1992901Ssaidi@eecs.umich.edu 2003960Sgblack@eecs.umich.edubool System::breakpoint() 2013960Sgblack@eecs.umich.edu{ 2024095Sbinkertn@umich.edu if (remoteGDB.size()) 2034095Sbinkertn@umich.edu return remoteGDB[0]->breakpoint(); 2044095Sbinkertn@umich.edu return false; 2053960Sgblack@eecs.umich.edu} 2063960Sgblack@eecs.umich.edu 2077445Ssteve.reinhardt@amd.com/** 2087445Ssteve.reinhardt@amd.com * Setting rgdb_wait to a positive integer waits for a remote debugger to 2097445Ssteve.reinhardt@amd.com * connect to that context ID before continuing. This should really 2107445Ssteve.reinhardt@amd.com be a parameter on the CPU object or something... 2117445Ssteve.reinhardt@amd.com */ 2127445Ssteve.reinhardt@amd.comint rgdb_wait = -1; 2137445Ssteve.reinhardt@amd.com 21411005Sandreas.sandberg@arm.comContextID 21511005Sandreas.sandberg@arm.comSystem::registerThreadContext(ThreadContext *tc, ContextID assigned) 2162SN/A{ 2175712Shsul@eecs.umich.edu int id; 21811005Sandreas.sandberg@arm.com if (assigned == InvalidContextID) { 2195718Shsul@eecs.umich.edu for (id = 0; id < threadContexts.size(); id++) { 2205718Shsul@eecs.umich.edu if (!threadContexts[id]) 2215718Shsul@eecs.umich.edu break; 2225718Shsul@eecs.umich.edu } 2235718Shsul@eecs.umich.edu 2245718Shsul@eecs.umich.edu if (threadContexts.size() <= id) 2255718Shsul@eecs.umich.edu threadContexts.resize(id + 1); 2265718Shsul@eecs.umich.edu } else { 2275718Shsul@eecs.umich.edu if (threadContexts.size() <= assigned) 2285718Shsul@eecs.umich.edu threadContexts.resize(assigned + 1); 2295718Shsul@eecs.umich.edu id = assigned; 2301806SN/A } 2311806SN/A 2322680Sktlim@umich.edu if (threadContexts[id]) 2335823Ssaidi@eecs.umich.edu fatal("Cannot have two CPUs with the same id (%d)\n", id); 2341806SN/A 2352680Sktlim@umich.edu threadContexts[id] = tc; 2365714Shsul@eecs.umich.edu _numContexts++; 2371070SN/A 2389850Sandreas.hansson@arm.com#if THE_ISA != NULL_ISA 2395512SMichael.Adler@intel.com int port = getRemoteGDBPort(); 2407445Ssteve.reinhardt@amd.com if (port) { 2414095Sbinkertn@umich.edu RemoteGDB *rgdb = new RemoteGDB(this, tc); 2425512SMichael.Adler@intel.com GDBListener *gdbl = new GDBListener(rgdb, port + id); 2434095Sbinkertn@umich.edu gdbl->listen(); 2447445Ssteve.reinhardt@amd.com 2454095Sbinkertn@umich.edu if (rgdb_wait != -1 && rgdb_wait == id) 2464095Sbinkertn@umich.edu gdbl->accept(); 2471070SN/A 2484095Sbinkertn@umich.edu if (remoteGDB.size() <= id) { 2494095Sbinkertn@umich.edu remoteGDB.resize(id + 1); 2504095Sbinkertn@umich.edu } 2514095Sbinkertn@umich.edu 2524095Sbinkertn@umich.edu remoteGDB[id] = rgdb; 2531070SN/A } 2549850Sandreas.hansson@arm.com#endif 2551070SN/A 2567914SBrad.Beckmann@amd.com activeCpus.push_back(false); 2577914SBrad.Beckmann@amd.com 2581806SN/A return id; 259180SN/A} 26075SN/A 2616029Ssteve.reinhardt@amd.comint 2626029Ssteve.reinhardt@amd.comSystem::numRunningContexts() 2636029Ssteve.reinhardt@amd.com{ 2646029Ssteve.reinhardt@amd.com int running = 0; 2656029Ssteve.reinhardt@amd.com for (int i = 0; i < _numContexts; ++i) { 2666029Ssteve.reinhardt@amd.com if (threadContexts[i]->status() != ThreadContext::Halted) 2676029Ssteve.reinhardt@amd.com ++running; 2686029Ssteve.reinhardt@amd.com } 2696029Ssteve.reinhardt@amd.com return running; 2706029Ssteve.reinhardt@amd.com} 2716029Ssteve.reinhardt@amd.com 272180SN/Avoid 2737733SAli.Saidi@ARM.comSystem::initState() 2741129SN/A{ 2758769Sgblack@eecs.umich.edu if (FullSystem) { 2769172Snilay@cs.wisc.edu for (int i = 0; i < threadContexts.size(); i++) 2778769Sgblack@eecs.umich.edu TheISA::startupCPU(threadContexts[i], i); 2788799Sgblack@eecs.umich.edu // Moved from the constructor to here since it relies on the 2798799Sgblack@eecs.umich.edu // address map being resolved in the interconnect 2808799Sgblack@eecs.umich.edu /** 2818799Sgblack@eecs.umich.edu * Load the kernel code into memory 2828799Sgblack@eecs.umich.edu */ 2838885SAli.Saidi@ARM.com if (params()->kernel != "") { 28410282Sdam.sunwoo@arm.com if (params()->kernel_addr_check) { 28510282Sdam.sunwoo@arm.com // Validate kernel mapping before loading binary 28610282Sdam.sunwoo@arm.com if (!(isMemAddr((kernelStart & loadAddrMask) + 28710282Sdam.sunwoo@arm.com loadAddrOffset) && 28810282Sdam.sunwoo@arm.com isMemAddr((kernelEnd & loadAddrMask) + 28910282Sdam.sunwoo@arm.com loadAddrOffset))) { 29010282Sdam.sunwoo@arm.com fatal("Kernel is mapped to invalid location (not memory). " 29110282Sdam.sunwoo@arm.com "kernelStart 0x(%x) - kernelEnd 0x(%x) %#x:%#x\n", 29210282Sdam.sunwoo@arm.com kernelStart, 29310282Sdam.sunwoo@arm.com kernelEnd, (kernelStart & loadAddrMask) + 29410282Sdam.sunwoo@arm.com loadAddrOffset, 29510282Sdam.sunwoo@arm.com (kernelEnd & loadAddrMask) + loadAddrOffset); 29610282Sdam.sunwoo@arm.com } 2979187SKrishnendra.Nathella@arm.com } 2988799Sgblack@eecs.umich.edu // Load program sections into memory 29910037SARM gem5 Developers kernel->loadSections(physProxy, loadAddrMask, loadAddrOffset); 3008706Sandreas.hansson@arm.com 3018799Sgblack@eecs.umich.edu DPRINTF(Loader, "Kernel start = %#x\n", kernelStart); 3028799Sgblack@eecs.umich.edu DPRINTF(Loader, "Kernel end = %#x\n", kernelEnd); 3038799Sgblack@eecs.umich.edu DPRINTF(Loader, "Kernel entry = %#x\n", kernelEntry); 3048799Sgblack@eecs.umich.edu DPRINTF(Loader, "Kernel loaded...\n"); 3058799Sgblack@eecs.umich.edu } 3068706Sandreas.hansson@arm.com } 3071129SN/A} 3081129SN/A 3091129SN/Avoid 31011005Sandreas.sandberg@arm.comSystem::replaceThreadContext(ThreadContext *tc, ContextID context_id) 311180SN/A{ 3125713Shsul@eecs.umich.edu if (context_id >= threadContexts.size()) { 3132680Sktlim@umich.edu panic("replaceThreadContext: bad id, %d >= %d\n", 3145713Shsul@eecs.umich.edu context_id, threadContexts.size()); 315180SN/A } 316180SN/A 3175713Shsul@eecs.umich.edu threadContexts[context_id] = tc; 3185713Shsul@eecs.umich.edu if (context_id < remoteGDB.size()) 3195713Shsul@eecs.umich.edu remoteGDB[context_id]->replaceThreadContext(tc); 3202SN/A} 3212SN/A 3222378SN/AAddr 3238601Ssteve.reinhardt@amd.comSystem::allocPhysPages(int npages) 3242378SN/A{ 32510318Sandreas.hansson@arm.com Addr return_addr = pagePtr << PageShift; 3268601Ssteve.reinhardt@amd.com pagePtr += npages; 32710553Salexandru.dutu@amd.com 32810553Salexandru.dutu@amd.com Addr next_return_addr = pagePtr << PageShift; 32910553Salexandru.dutu@amd.com 33010553Salexandru.dutu@amd.com AddrRange m5opRange(0xffff0000, 0xffffffff); 33110553Salexandru.dutu@amd.com if (m5opRange.contains(next_return_addr)) { 33210553Salexandru.dutu@amd.com warn("Reached m5ops MMIO region\n"); 33310553Salexandru.dutu@amd.com return_addr = 0xffffffff; 33410553Salexandru.dutu@amd.com pagePtr = 0xffffffff >> PageShift; 33510553Salexandru.dutu@amd.com } 33610553Salexandru.dutu@amd.com 33710318Sandreas.hansson@arm.com if ((pagePtr << PageShift) > physmem.totalSize()) 3383162Ssaidi@eecs.umich.edu fatal("Out of memory, please increase size of physical memory."); 3392378SN/A return return_addr; 3402378SN/A} 3415795Ssaidi@eecs.umich.edu 3425795Ssaidi@eecs.umich.eduAddr 3438931Sandreas.hansson@arm.comSystem::memSize() const 3445795Ssaidi@eecs.umich.edu{ 3458931Sandreas.hansson@arm.com return physmem.totalSize(); 3465795Ssaidi@eecs.umich.edu} 3475795Ssaidi@eecs.umich.edu 3485795Ssaidi@eecs.umich.eduAddr 3498931Sandreas.hansson@arm.comSystem::freeMemSize() const 3505795Ssaidi@eecs.umich.edu{ 35110318Sandreas.hansson@arm.com return physmem.totalSize() - (pagePtr << PageShift); 3525795Ssaidi@eecs.umich.edu} 3535795Ssaidi@eecs.umich.edu 3548460SAli.Saidi@ARM.combool 3558931Sandreas.hansson@arm.comSystem::isMemAddr(Addr addr) const 3568460SAli.Saidi@ARM.com{ 3578931Sandreas.hansson@arm.com return physmem.isMemAddr(addr); 3588460SAli.Saidi@ARM.com} 3598460SAli.Saidi@ARM.com 3601070SN/Avoid 3619342SAndreas.Sandberg@arm.comSystem::drainResume() 3627897Shestness@cs.utexas.edu{ 3637897Shestness@cs.utexas.edu totalNumInsts = 0; 3647897Shestness@cs.utexas.edu} 3657897Shestness@cs.utexas.edu 3667897Shestness@cs.utexas.eduvoid 36710905Sandreas.sandberg@arm.comSystem::serialize(CheckpointOut &cp) const 3681070SN/A{ 3698769Sgblack@eecs.umich.edu if (FullSystem) 37010905Sandreas.sandberg@arm.com kernelSymtab->serialize("kernel_symtab", cp); 3717770SAli.Saidi@ARM.com SERIALIZE_SCALAR(pagePtr); 3727770SAli.Saidi@ARM.com SERIALIZE_SCALAR(nextPID); 37310905Sandreas.sandberg@arm.com serializeSymtab(cp); 3749293Sandreas.hansson@arm.com 3759293Sandreas.hansson@arm.com // also serialize the memories in the system 37610905Sandreas.sandberg@arm.com physmem.serializeSection(cp, "physmem"); 3771070SN/A} 3781070SN/A 3791070SN/A 3801070SN/Avoid 38110905Sandreas.sandberg@arm.comSystem::unserialize(CheckpointIn &cp) 3821070SN/A{ 3838769Sgblack@eecs.umich.edu if (FullSystem) 38410905Sandreas.sandberg@arm.com kernelSymtab->unserialize("kernel_symtab", cp); 3857770SAli.Saidi@ARM.com UNSERIALIZE_SCALAR(pagePtr); 3867770SAli.Saidi@ARM.com UNSERIALIZE_SCALAR(nextPID); 38710905Sandreas.sandberg@arm.com unserializeSymtab(cp); 3889293Sandreas.hansson@arm.com 3899293Sandreas.hansson@arm.com // also unserialize the memories in the system 39010905Sandreas.sandberg@arm.com physmem.unserializeSection(cp, "physmem"); 3911070SN/A} 3922SN/A 3932SN/Avoid 3948666SPrakash.Ramrakhyani@arm.comSystem::regStats() 3958666SPrakash.Ramrakhyani@arm.com{ 39611522Sstephan.diestelhorst@arm.com MemObject::regStats(); 39711522Sstephan.diestelhorst@arm.com 3988666SPrakash.Ramrakhyani@arm.com for (uint32_t j = 0; j < numWorkIds ; j++) { 3998666SPrakash.Ramrakhyani@arm.com workItemStats[j] = new Stats::Histogram(); 4008666SPrakash.Ramrakhyani@arm.com stringstream namestr; 4018666SPrakash.Ramrakhyani@arm.com ccprintf(namestr, "work_item_type%d", j); 4028666SPrakash.Ramrakhyani@arm.com workItemStats[j]->init(20) 4038666SPrakash.Ramrakhyani@arm.com .name(name() + "." + namestr.str()) 4048666SPrakash.Ramrakhyani@arm.com .desc("Run time stat for" + namestr.str()) 4058666SPrakash.Ramrakhyani@arm.com .prereq(*workItemStats[j]); 4068666SPrakash.Ramrakhyani@arm.com } 4078666SPrakash.Ramrakhyani@arm.com} 4088666SPrakash.Ramrakhyani@arm.com 4098666SPrakash.Ramrakhyani@arm.comvoid 4108666SPrakash.Ramrakhyani@arm.comSystem::workItemEnd(uint32_t tid, uint32_t workid) 4118666SPrakash.Ramrakhyani@arm.com{ 4128666SPrakash.Ramrakhyani@arm.com std::pair<uint32_t,uint32_t> p(tid, workid); 4138666SPrakash.Ramrakhyani@arm.com if (!lastWorkItemStarted.count(p)) 4148666SPrakash.Ramrakhyani@arm.com return; 4158666SPrakash.Ramrakhyani@arm.com 4168666SPrakash.Ramrakhyani@arm.com Tick samp = curTick() - lastWorkItemStarted[p]; 4178666SPrakash.Ramrakhyani@arm.com DPRINTF(WorkItems, "Work item end: %d\t%d\t%lld\n", tid, workid, samp); 4188666SPrakash.Ramrakhyani@arm.com 4198666SPrakash.Ramrakhyani@arm.com if (workid >= numWorkIds) 4208666SPrakash.Ramrakhyani@arm.com fatal("Got workid greater than specified in system configuration\n"); 4218666SPrakash.Ramrakhyani@arm.com 4228666SPrakash.Ramrakhyani@arm.com workItemStats[workid]->sample(samp); 4238666SPrakash.Ramrakhyani@arm.com lastWorkItemStarted.erase(p); 4248666SPrakash.Ramrakhyani@arm.com} 4258666SPrakash.Ramrakhyani@arm.com 4268666SPrakash.Ramrakhyani@arm.comvoid 4272SN/ASystem::printSystems() 4282SN/A{ 42910375Sandreas.hansson@arm.com ios::fmtflags flags(cerr.flags()); 43010375Sandreas.hansson@arm.com 4312SN/A vector<System *>::iterator i = systemList.begin(); 4322SN/A vector<System *>::iterator end = systemList.end(); 4332SN/A for (; i != end; ++i) { 4342SN/A System *sys = *i; 4352SN/A cerr << "System " << sys->name() << ": " << hex << sys << endl; 4362SN/A } 43710375Sandreas.hansson@arm.com 43810375Sandreas.hansson@arm.com cerr.flags(flags); 4392SN/A} 4402SN/A 4412SN/Avoid 4422SN/AprintSystems() 4432SN/A{ 4442SN/A System::printSystems(); 4452SN/A} 4462SN/A 4478832SAli.Saidi@ARM.comMasterID 4488832SAli.Saidi@ARM.comSystem::getMasterId(std::string master_name) 4498832SAli.Saidi@ARM.com{ 4508832SAli.Saidi@ARM.com // strip off system name if the string starts with it 4519142Ssteve.reinhardt@amd.com if (startswith(master_name, name())) 4528832SAli.Saidi@ARM.com master_name = master_name.erase(0, name().size() + 1); 4538832SAli.Saidi@ARM.com 4548832SAli.Saidi@ARM.com // CPUs in switch_cpus ask for ids again after switching 4558832SAli.Saidi@ARM.com for (int i = 0; i < masterIds.size(); i++) { 4568832SAli.Saidi@ARM.com if (masterIds[i] == master_name) { 4578832SAli.Saidi@ARM.com return i; 4588832SAli.Saidi@ARM.com } 4598832SAli.Saidi@ARM.com } 4608832SAli.Saidi@ARM.com 4618986SAli.Saidi@ARM.com // Verify that the statistics haven't been enabled yet 4628986SAli.Saidi@ARM.com // Otherwise objects will have sized their stat buckets and 4638986SAli.Saidi@ARM.com // they will be too small 4648832SAli.Saidi@ARM.com 46510367SAndrew.Bardsley@arm.com if (Stats::enabled()) { 46610367SAndrew.Bardsley@arm.com fatal("Can't request a masterId after regStats(). " 46710367SAndrew.Bardsley@arm.com "You must do so in init().\n"); 46810367SAndrew.Bardsley@arm.com } 4698832SAli.Saidi@ARM.com 4708832SAli.Saidi@ARM.com masterIds.push_back(master_name); 4718832SAli.Saidi@ARM.com 4728832SAli.Saidi@ARM.com return masterIds.size() - 1; 4738832SAli.Saidi@ARM.com} 4748832SAli.Saidi@ARM.com 4758832SAli.Saidi@ARM.comstd::string 4768832SAli.Saidi@ARM.comSystem::getMasterName(MasterID master_id) 4778832SAli.Saidi@ARM.com{ 4788832SAli.Saidi@ARM.com if (master_id >= masterIds.size()) 4798832SAli.Saidi@ARM.com fatal("Invalid master_id passed to getMasterName()\n"); 4808832SAli.Saidi@ARM.com 4818832SAli.Saidi@ARM.com return masterIds[master_id]; 4828832SAli.Saidi@ARM.com} 4838832SAli.Saidi@ARM.com 4844762Snate@binkert.orgSystem * 4854762Snate@binkert.orgSystemParams::create() 4862424SN/A{ 4875530Snate@binkert.org return new System(this); 4882424SN/A} 489