system.cc revision 10360
12689Sktlim@umich.edu/* 210282Sdam.sunwoo@arm.com * Copyright (c) 2011-2014 ARM Limited 38666SPrakash.Ramrakhyani@arm.com * All rights reserved 48666SPrakash.Ramrakhyani@arm.com * 58666SPrakash.Ramrakhyani@arm.com * The license below extends only to copyright in the software and shall 68666SPrakash.Ramrakhyani@arm.com * not be construed as granting a license to any other intellectual 78666SPrakash.Ramrakhyani@arm.com * property including but not limited to intellectual property relating 88666SPrakash.Ramrakhyani@arm.com * to a hardware implementation of the functionality of the software 98666SPrakash.Ramrakhyani@arm.com * licensed hereunder. You may use the software subject to the license 108666SPrakash.Ramrakhyani@arm.com * terms below provided that you ensure that this notice is replicated 118666SPrakash.Ramrakhyani@arm.com * unmodified and in its entirety in all distributions of the software, 128666SPrakash.Ramrakhyani@arm.com * modified or unmodified, in source code or in binary form. 138666SPrakash.Ramrakhyani@arm.com * 142689Sktlim@umich.edu * Copyright (c) 2003-2006 The Regents of The University of Michigan 157897Shestness@cs.utexas.edu * Copyright (c) 2011 Regents of the University of California 162689Sktlim@umich.edu * All rights reserved. 172689Sktlim@umich.edu * 182689Sktlim@umich.edu * Redistribution and use in source and binary forms, with or without 192689Sktlim@umich.edu * modification, are permitted provided that the following conditions are 202689Sktlim@umich.edu * met: redistributions of source code must retain the above copyright 212689Sktlim@umich.edu * notice, this list of conditions and the following disclaimer; 222689Sktlim@umich.edu * redistributions in binary form must reproduce the above copyright 232689Sktlim@umich.edu * notice, this list of conditions and the following disclaimer in the 242689Sktlim@umich.edu * documentation and/or other materials provided with the distribution; 252689Sktlim@umich.edu * neither the name of the copyright holders nor the names of its 262689Sktlim@umich.edu * contributors may be used to endorse or promote products derived from 272689Sktlim@umich.edu * this software without specific prior written permission. 282689Sktlim@umich.edu * 292689Sktlim@umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 302689Sktlim@umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 312689Sktlim@umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 322689Sktlim@umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 332689Sktlim@umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 342689Sktlim@umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 352689Sktlim@umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 362689Sktlim@umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 372689Sktlim@umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 382689Sktlim@umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 392689Sktlim@umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 402689Sktlim@umich.edu * 412689Sktlim@umich.edu * Authors: Steve Reinhardt 422689Sktlim@umich.edu * Lisa Hsu 432689Sktlim@umich.edu * Nathan Binkert 442689Sktlim@umich.edu * Ali Saidi 457897Shestness@cs.utexas.edu * Rick Strong 462689Sktlim@umich.edu */ 472689Sktlim@umich.edu 483960Sgblack@eecs.umich.edu#include "arch/isa_traits.hh" 494194Ssaidi@eecs.umich.edu#include "arch/remote_gdb.hh" 501070SN/A#include "arch/utility.hh" 511070SN/A#include "base/loader/object_file.hh" 529142Ssteve.reinhardt@amd.com#include "base/loader/symtab.hh" 532521SN/A#include "base/str.hh" 548229Snate@binkert.org#include "base/trace.hh" 558232Snate@binkert.org#include "config/the_isa.hh" 568666SPrakash.Ramrakhyani@arm.com#include "cpu/thread_context.hh" 579293Sandreas.hansson@arm.com#include "debug/Loader.hh" 582522SN/A#include "debug/WorkItems.hh" 598769Sgblack@eecs.umich.edu#include "kern/kernel_stats.hh" 602037SN/A#include "mem/abstract_mem.hh" 618229Snate@binkert.org#include "mem/physical.hh" 628769Sgblack@eecs.umich.edu#include "params/System.hh" 6356SN/A#include "sim/byteswap.hh" 646658Snate@binkert.org#include "sim/debug.hh" 6510494Sandreas.hansson@arm.com#include "sim/full_system.hh" 6610494Sandreas.hansson@arm.com#include "sim/system.hh" 6710494Sandreas.hansson@arm.com 6810494Sandreas.hansson@arm.comusing namespace std; 6910494Sandreas.hansson@arm.comusing namespace TheISA; 7010494Sandreas.hansson@arm.com 7110494Sandreas.hansson@arm.comvector<System *> System::systemList; 7210494Sandreas.hansson@arm.com 732SN/Aint System::numSystemsRunning = 0; 742107SN/A 752SN/ASystem::System(Params *p) 762SN/A : MemObject(p), _systemPort("system_port", this), 772SN/A _numContexts(0), 782SN/A pagePtr(0), 792SN/A init_param(p->init_param), 801070SN/A physProxy(_systemPort, p->cache_line_size), 818703Sandreas.hansson@arm.com kernelSymtab(nullptr), 828703Sandreas.hansson@arm.com kernel(nullptr), 838826Snilay@cs.wisc.edu loadAddrMask(p->load_addr_mask), 842521SN/A loadAddrOffset(p->load_offset), 859814Sandreas.hansson@arm.com nextPID(0), 8610360Sandreas.hansson@arm.com physmem(name() + ".physmem", p->memories), 8710360Sandreas.hansson@arm.com memoryMode(p->mem_mode), 887580SAli.Saidi@arm.com _cacheLineSize(p->cache_line_size), 8910037SARM gem5 Developers workItemsBegin(0), 907770SAli.Saidi@ARM.com workItemsEnd(0), 9110700Sandreas.hansson@arm.com numWorkIds(p->num_work_ids), 927914SBrad.Beckmann@amd.com _params(p), 939814Sandreas.hansson@arm.com totalNumInsts(0), 947914SBrad.Beckmann@amd.com instEventQueue("system instruction-based event queue") 957914SBrad.Beckmann@amd.com{ 968666SPrakash.Ramrakhyani@arm.com // add self to global system list 977914SBrad.Beckmann@amd.com systemList.push_back(this); 988666SPrakash.Ramrakhyani@arm.com 997897Shestness@cs.utexas.edu if (FullSystem) { 1002SN/A kernelSymtab = new SymbolTable; 1011070SN/A if (!debugSymbolTable) 1021070SN/A debugSymbolTable = new SymbolTable; 1031070SN/A } 1048769Sgblack@eecs.umich.edu 1058769Sgblack@eecs.umich.edu // check if the cache line size is a value known to work 1068769Sgblack@eecs.umich.edu if (!(_cacheLineSize == 16 || _cacheLineSize == 32 || 1078769Sgblack@eecs.umich.edu _cacheLineSize == 64 || _cacheLineSize == 128)) 1088666SPrakash.Ramrakhyani@arm.com warn_once("Cache line size is neither 16, 32, 64 nor 128 bytes.\n"); 1098832SAli.Saidi@ARM.com 1109814Sandreas.hansson@arm.com // Get the generic system master IDs 1119814Sandreas.hansson@arm.com MasterID tmp_id M5_VAR_USED; 1129814Sandreas.hansson@arm.com tmp_id = getMasterId("writebacks"); 1139814Sandreas.hansson@arm.com assert(tmp_id == Request::wbMasterId); 1149814Sandreas.hansson@arm.com tmp_id = getMasterId("functional"); 1158832SAli.Saidi@ARM.com assert(tmp_id == Request::funcMasterId); 1168832SAli.Saidi@ARM.com tmp_id = getMasterId("interrupt"); 1178832SAli.Saidi@ARM.com assert(tmp_id == Request::intMasterId); 1188832SAli.Saidi@ARM.com 1198832SAli.Saidi@ARM.com if (FullSystem) { 1208832SAli.Saidi@ARM.com if (params()->kernel == "") { 1218832SAli.Saidi@ARM.com inform("No kernel set for full system simulation. " 1228832SAli.Saidi@ARM.com "Assuming you know what you're doing\n"); 1238832SAli.Saidi@ARM.com } else { 1248885SAli.Saidi@ARM.com // Get the kernel code 1258885SAli.Saidi@ARM.com kernel = createObjectFile(params()->kernel); 1268885SAli.Saidi@ARM.com inform("kernel located at: %s", params()->kernel); 1279147Snilay@cs.wisc.edu 1288885SAli.Saidi@ARM.com if (kernel == NULL) 1298885SAli.Saidi@ARM.com fatal("Could not load kernel file %s", params()->kernel); 1308885SAli.Saidi@ARM.com 1318885SAli.Saidi@ARM.com // setup entry points 1328885SAli.Saidi@ARM.com kernelStart = kernel->textBase(); 1338885SAli.Saidi@ARM.com kernelEnd = kernel->bssBase() + kernel->bssSize(); 1348885SAli.Saidi@ARM.com kernelEntry = kernel->entryPoint(); 1358885SAli.Saidi@ARM.com 1368885SAli.Saidi@ARM.com // load symbols 1378885SAli.Saidi@ARM.com if (!kernel->loadGlobalSymbols(kernelSymtab)) 1388885SAli.Saidi@ARM.com fatal("could not load kernel symbols\n"); 1398885SAli.Saidi@ARM.com 1408885SAli.Saidi@ARM.com if (!kernel->loadLocalSymbols(kernelSymtab)) 1418885SAli.Saidi@ARM.com fatal("could not load kernel local symbols\n"); 1428885SAli.Saidi@ARM.com 1438885SAli.Saidi@ARM.com if (!kernel->loadGlobalSymbols(debugSymbolTable)) 1448885SAli.Saidi@ARM.com fatal("could not load kernel symbols\n"); 1458885SAli.Saidi@ARM.com 1468885SAli.Saidi@ARM.com if (!kernel->loadLocalSymbols(debugSymbolTable)) 1478885SAli.Saidi@ARM.com fatal("could not load kernel local symbols\n"); 1488885SAli.Saidi@ARM.com 1498885SAli.Saidi@ARM.com // Loading only needs to happen once and after memory system is 1508885SAli.Saidi@ARM.com // connected so it will happen in initState() 1518885SAli.Saidi@ARM.com } 1528885SAli.Saidi@ARM.com } 1538885SAli.Saidi@ARM.com 1548885SAli.Saidi@ARM.com // increment the number of running systms 1558885SAli.Saidi@ARM.com numSystemsRunning++; 1568885SAli.Saidi@ARM.com 1578885SAli.Saidi@ARM.com // Set back pointers to the system in all memories 1588885SAli.Saidi@ARM.com for (int x = 0; x < params()->memories.size(); x++) 1598885SAli.Saidi@ARM.com params()->memories[x]->system(this); 1608885SAli.Saidi@ARM.com} 1618885SAli.Saidi@ARM.com 1629053Sdam.sunwoo@arm.comSystem::~System() 1639053Sdam.sunwoo@arm.com{ 1649053Sdam.sunwoo@arm.com delete kernelSymtab; 1652SN/A delete kernel; 1662SN/A 1672SN/A for (uint32_t j = 0; j < numWorkIds; j++) 1682SN/A delete workItemStats[j]; 1691070SN/A} 1701070SN/A 1718666SPrakash.Ramrakhyani@arm.comvoid 1728666SPrakash.Ramrakhyani@arm.comSystem::init() 1738666SPrakash.Ramrakhyani@arm.com{ 1742SN/A // check that the system port is connected 1752SN/A if (!_systemPort.isConnected()) 1768706Sandreas.hansson@arm.com panic("System port on %s is not connected.\n", name()); 1778706Sandreas.hansson@arm.com} 1788706Sandreas.hansson@arm.com 1798706Sandreas.hansson@arm.comBaseMasterPort& 1808706Sandreas.hansson@arm.comSystem::getMasterPort(const std::string &if_name, PortID idx) 1818706Sandreas.hansson@arm.com{ 1828706Sandreas.hansson@arm.com // no need to distinguish at the moment (besides checking) 1838706Sandreas.hansson@arm.com return _systemPort; 1849294Sandreas.hansson@arm.com} 1859294Sandreas.hansson@arm.com 1868703Sandreas.hansson@arm.comvoid 1878703Sandreas.hansson@arm.comSystem::setMemoryMode(Enums::MemoryMode mode) 1888922Swilliam.wang@arm.com{ 1898703Sandreas.hansson@arm.com assert(getDrainState() == Drainable::Drained); 1908703Sandreas.hansson@arm.com memoryMode = mode; 1912901Ssaidi@eecs.umich.edu} 1924762Snate@binkert.org 1932901Ssaidi@eecs.umich.edubool System::breakpoint() 1949342SAndreas.Sandberg@arm.com{ 1952901Ssaidi@eecs.umich.edu if (remoteGDB.size()) 1962901Ssaidi@eecs.umich.edu return remoteGDB[0]->breakpoint(); 1972901Ssaidi@eecs.umich.edu return false; 1983960Sgblack@eecs.umich.edu} 1993960Sgblack@eecs.umich.edu 2004095Sbinkertn@umich.edu/** 2014095Sbinkertn@umich.edu * Setting rgdb_wait to a positive integer waits for a remote debugger to 2024095Sbinkertn@umich.edu * connect to that context ID before continuing. This should really 2033960Sgblack@eecs.umich.edu be a parameter on the CPU object or something... 2043960Sgblack@eecs.umich.edu */ 2057445Ssteve.reinhardt@amd.comint rgdb_wait = -1; 2067445Ssteve.reinhardt@amd.com 2077445Ssteve.reinhardt@amd.comint 2087445Ssteve.reinhardt@amd.comSystem::registerThreadContext(ThreadContext *tc, int assigned) 2097445Ssteve.reinhardt@amd.com{ 2107445Ssteve.reinhardt@amd.com int id; 2117445Ssteve.reinhardt@amd.com if (assigned == -1) { 212180SN/A for (id = 0; id < threadContexts.size(); id++) { 2135718Shsul@eecs.umich.edu if (!threadContexts[id]) 2142SN/A break; 2155712Shsul@eecs.umich.edu } 2165718Shsul@eecs.umich.edu 2175718Shsul@eecs.umich.edu if (threadContexts.size() <= id) 2185718Shsul@eecs.umich.edu threadContexts.resize(id + 1); 2195718Shsul@eecs.umich.edu } else { 2205718Shsul@eecs.umich.edu if (threadContexts.size() <= assigned) 2215718Shsul@eecs.umich.edu threadContexts.resize(assigned + 1); 2225718Shsul@eecs.umich.edu id = assigned; 2235718Shsul@eecs.umich.edu } 2245718Shsul@eecs.umich.edu 2255718Shsul@eecs.umich.edu if (threadContexts[id]) 2265718Shsul@eecs.umich.edu fatal("Cannot have two CPUs with the same id (%d)\n", id); 2275718Shsul@eecs.umich.edu 2281806SN/A threadContexts[id] = tc; 2291806SN/A _numContexts++; 2302680Sktlim@umich.edu 2315823Ssaidi@eecs.umich.edu#if THE_ISA != NULL_ISA 2321806SN/A int port = getRemoteGDBPort(); 2332680Sktlim@umich.edu if (port) { 2345714Shsul@eecs.umich.edu RemoteGDB *rgdb = new RemoteGDB(this, tc); 2351070SN/A GDBListener *gdbl = new GDBListener(rgdb, port + id); 2369850Sandreas.hansson@arm.com gdbl->listen(); 2375512SMichael.Adler@intel.com 2387445Ssteve.reinhardt@amd.com if (rgdb_wait != -1 && rgdb_wait == id) 2394095Sbinkertn@umich.edu gdbl->accept(); 2405512SMichael.Adler@intel.com 2414095Sbinkertn@umich.edu if (remoteGDB.size() <= id) { 2427445Ssteve.reinhardt@amd.com remoteGDB.resize(id + 1); 2434095Sbinkertn@umich.edu } 2444095Sbinkertn@umich.edu 2451070SN/A remoteGDB[id] = rgdb; 2464095Sbinkertn@umich.edu } 2474095Sbinkertn@umich.edu#endif 2484095Sbinkertn@umich.edu 2494095Sbinkertn@umich.edu activeCpus.push_back(false); 2504095Sbinkertn@umich.edu 2511070SN/A return id; 2529850Sandreas.hansson@arm.com} 2531070SN/A 2547914SBrad.Beckmann@amd.comint 2557914SBrad.Beckmann@amd.comSystem::numRunningContexts() 2561806SN/A{ 257180SN/A int running = 0; 25875SN/A for (int i = 0; i < _numContexts; ++i) { 2596029Ssteve.reinhardt@amd.com if (threadContexts[i]->status() != ThreadContext::Halted) 2606029Ssteve.reinhardt@amd.com ++running; 2616029Ssteve.reinhardt@amd.com } 2626029Ssteve.reinhardt@amd.com return running; 2636029Ssteve.reinhardt@amd.com} 2646029Ssteve.reinhardt@amd.com 2656029Ssteve.reinhardt@amd.comvoid 2666029Ssteve.reinhardt@amd.comSystem::initState() 2676029Ssteve.reinhardt@amd.com{ 2686029Ssteve.reinhardt@amd.com if (FullSystem) { 2696029Ssteve.reinhardt@amd.com for (int i = 0; i < threadContexts.size(); i++) 270180SN/A TheISA::startupCPU(threadContexts[i], i); 2717733SAli.Saidi@ARM.com // Moved from the constructor to here since it relies on the 2721129SN/A // address map being resolved in the interconnect 2738769Sgblack@eecs.umich.edu /** 2749172Snilay@cs.wisc.edu * Load the kernel code into memory 2758769Sgblack@eecs.umich.edu */ 2768799Sgblack@eecs.umich.edu if (params()->kernel != "") { 2778799Sgblack@eecs.umich.edu if (params()->kernel_addr_check) { 2788799Sgblack@eecs.umich.edu // Validate kernel mapping before loading binary 2798799Sgblack@eecs.umich.edu if (!(isMemAddr((kernelStart & loadAddrMask) + 2808799Sgblack@eecs.umich.edu loadAddrOffset) && 2818885SAli.Saidi@ARM.com isMemAddr((kernelEnd & loadAddrMask) + 28210282Sdam.sunwoo@arm.com loadAddrOffset))) { 28310282Sdam.sunwoo@arm.com fatal("Kernel is mapped to invalid location (not memory). " 28410282Sdam.sunwoo@arm.com "kernelStart 0x(%x) - kernelEnd 0x(%x) %#x:%#x\n", 28510282Sdam.sunwoo@arm.com kernelStart, 28610282Sdam.sunwoo@arm.com kernelEnd, (kernelStart & loadAddrMask) + 28710282Sdam.sunwoo@arm.com loadAddrOffset, 28810282Sdam.sunwoo@arm.com (kernelEnd & loadAddrMask) + loadAddrOffset); 28910282Sdam.sunwoo@arm.com } 29010282Sdam.sunwoo@arm.com } 29110282Sdam.sunwoo@arm.com // Load program sections into memory 29210282Sdam.sunwoo@arm.com kernel->loadSections(physProxy, loadAddrMask, loadAddrOffset); 29310282Sdam.sunwoo@arm.com 29410282Sdam.sunwoo@arm.com DPRINTF(Loader, "Kernel start = %#x\n", kernelStart); 2959187SKrishnendra.Nathella@arm.com DPRINTF(Loader, "Kernel end = %#x\n", kernelEnd); 2968799Sgblack@eecs.umich.edu DPRINTF(Loader, "Kernel entry = %#x\n", kernelEntry); 29710037SARM gem5 Developers DPRINTF(Loader, "Kernel loaded...\n"); 2988706Sandreas.hansson@arm.com } 2998799Sgblack@eecs.umich.edu } 3008799Sgblack@eecs.umich.edu 3018799Sgblack@eecs.umich.edu activeCpus.clear(); 3028799Sgblack@eecs.umich.edu} 3038799Sgblack@eecs.umich.edu 3048706Sandreas.hansson@arm.comvoid 3051129SN/ASystem::replaceThreadContext(ThreadContext *tc, int context_id) 3061129SN/A{ 3071129SN/A if (context_id >= threadContexts.size()) { 3085713Shsul@eecs.umich.edu panic("replaceThreadContext: bad id, %d >= %d\n", 309180SN/A context_id, threadContexts.size()); 3105713Shsul@eecs.umich.edu } 3112680Sktlim@umich.edu 3125713Shsul@eecs.umich.edu threadContexts[context_id] = tc; 313180SN/A if (context_id < remoteGDB.size()) 314180SN/A remoteGDB[context_id]->replaceThreadContext(tc); 3155713Shsul@eecs.umich.edu} 3165713Shsul@eecs.umich.edu 3175713Shsul@eecs.umich.eduAddr 3182SN/ASystem::allocPhysPages(int npages) 3192SN/A{ 3202378SN/A Addr return_addr = pagePtr << PageShift; 3218601Ssteve.reinhardt@amd.com pagePtr += npages; 3222378SN/A if ((pagePtr << PageShift) > physmem.totalSize()) 32310318Sandreas.hansson@arm.com fatal("Out of memory, please increase size of physical memory."); 3248601Ssteve.reinhardt@amd.com return return_addr; 32510553Salexandru.dutu@amd.com} 32610553Salexandru.dutu@amd.com 32710553Salexandru.dutu@amd.comAddr 32810553Salexandru.dutu@amd.comSystem::memSize() const 32910553Salexandru.dutu@amd.com{ 33010553Salexandru.dutu@amd.com return physmem.totalSize(); 33110553Salexandru.dutu@amd.com} 33210553Salexandru.dutu@amd.com 33310553Salexandru.dutu@amd.comAddr 33410553Salexandru.dutu@amd.comSystem::freeMemSize() const 33510318Sandreas.hansson@arm.com{ 3363162Ssaidi@eecs.umich.edu return physmem.totalSize() - (pagePtr << PageShift); 3372378SN/A} 3382378SN/A 3395795Ssaidi@eecs.umich.edubool 3405795Ssaidi@eecs.umich.eduSystem::isMemAddr(Addr addr) const 3418931Sandreas.hansson@arm.com{ 3425795Ssaidi@eecs.umich.edu return physmem.isMemAddr(addr); 3438931Sandreas.hansson@arm.com} 3445795Ssaidi@eecs.umich.edu 3455795Ssaidi@eecs.umich.eduunsigned int 3465795Ssaidi@eecs.umich.eduSystem::drain(DrainManager *dm) 3478931Sandreas.hansson@arm.com{ 3485795Ssaidi@eecs.umich.edu setDrainState(Drainable::Drained); 34910318Sandreas.hansson@arm.com return 0; 3505795Ssaidi@eecs.umich.edu} 3515795Ssaidi@eecs.umich.edu 3528460SAli.Saidi@ARM.comvoid 3538931Sandreas.hansson@arm.comSystem::drainResume() 3548460SAli.Saidi@ARM.com{ 3558931Sandreas.hansson@arm.com Drainable::drainResume(); 3568460SAli.Saidi@ARM.com totalNumInsts = 0; 3578460SAli.Saidi@ARM.com} 3589342SAndreas.Sandberg@arm.com 3599342SAndreas.Sandberg@arm.comvoid 3609342SAndreas.Sandberg@arm.comSystem::serialize(ostream &os) 3619342SAndreas.Sandberg@arm.com{ 3629342SAndreas.Sandberg@arm.com if (FullSystem) 3639342SAndreas.Sandberg@arm.com kernelSymtab->serialize("kernel_symtab", os); 3649342SAndreas.Sandberg@arm.com SERIALIZE_SCALAR(pagePtr); 3651070SN/A SERIALIZE_SCALAR(nextPID); 3669342SAndreas.Sandberg@arm.com serializeSymtab(os); 3677897Shestness@cs.utexas.edu 3689342SAndreas.Sandberg@arm.com // also serialize the memories in the system 3697897Shestness@cs.utexas.edu nameOut(os, csprintf("%s.physmem", name())); 3707897Shestness@cs.utexas.edu physmem.serialize(os); 3717897Shestness@cs.utexas.edu} 3727897Shestness@cs.utexas.edu 37310905Sandreas.sandberg@arm.com 3741070SN/Avoid 3758769Sgblack@eecs.umich.eduSystem::unserialize(Checkpoint *cp, const string §ion) 37610905Sandreas.sandberg@arm.com{ 3777770SAli.Saidi@ARM.com if (FullSystem) 3787770SAli.Saidi@ARM.com kernelSymtab->unserialize("kernel_symtab", cp, section); 37910905Sandreas.sandberg@arm.com UNSERIALIZE_SCALAR(pagePtr); 3809293Sandreas.hansson@arm.com UNSERIALIZE_SCALAR(nextPID); 3819293Sandreas.hansson@arm.com unserializeSymtab(cp, section); 38210905Sandreas.sandberg@arm.com 3831070SN/A // also unserialize the memories in the system 3841070SN/A physmem.unserialize(cp, csprintf("%s.physmem", name())); 3851070SN/A} 3861070SN/A 38710905Sandreas.sandberg@arm.comvoid 3881070SN/ASystem::regStats() 3898769Sgblack@eecs.umich.edu{ 39010905Sandreas.sandberg@arm.com for (uint32_t j = 0; j < numWorkIds ; j++) { 3917770SAli.Saidi@ARM.com workItemStats[j] = new Stats::Histogram(); 3927770SAli.Saidi@ARM.com stringstream namestr; 39310905Sandreas.sandberg@arm.com ccprintf(namestr, "work_item_type%d", j); 3949293Sandreas.hansson@arm.com workItemStats[j]->init(20) 3959293Sandreas.hansson@arm.com .name(name() + "." + namestr.str()) 39610905Sandreas.sandberg@arm.com .desc("Run time stat for" + namestr.str()) 3971070SN/A .prereq(*workItemStats[j]); 3982SN/A } 3992SN/A} 4008666SPrakash.Ramrakhyani@arm.com 4018666SPrakash.Ramrakhyani@arm.comvoid 4028666SPrakash.Ramrakhyani@arm.comSystem::workItemEnd(uint32_t tid, uint32_t workid) 4038666SPrakash.Ramrakhyani@arm.com{ 4048666SPrakash.Ramrakhyani@arm.com std::pair<uint32_t,uint32_t> p(tid, workid); 4058666SPrakash.Ramrakhyani@arm.com if (!lastWorkItemStarted.count(p)) 4068666SPrakash.Ramrakhyani@arm.com return; 4078666SPrakash.Ramrakhyani@arm.com 4088666SPrakash.Ramrakhyani@arm.com Tick samp = curTick() - lastWorkItemStarted[p]; 4098666SPrakash.Ramrakhyani@arm.com DPRINTF(WorkItems, "Work item end: %d\t%d\t%lld\n", tid, workid, samp); 4108666SPrakash.Ramrakhyani@arm.com 4118666SPrakash.Ramrakhyani@arm.com if (workid >= numWorkIds) 4128666SPrakash.Ramrakhyani@arm.com fatal("Got workid greater than specified in system configuration\n"); 4138666SPrakash.Ramrakhyani@arm.com 4148666SPrakash.Ramrakhyani@arm.com workItemStats[workid]->sample(samp); 4158666SPrakash.Ramrakhyani@arm.com lastWorkItemStarted.erase(p); 4168666SPrakash.Ramrakhyani@arm.com} 4178666SPrakash.Ramrakhyani@arm.com 4188666SPrakash.Ramrakhyani@arm.comvoid 4198666SPrakash.Ramrakhyani@arm.comSystem::printSystems() 4208666SPrakash.Ramrakhyani@arm.com{ 4218666SPrakash.Ramrakhyani@arm.com vector<System *>::iterator i = systemList.begin(); 4228666SPrakash.Ramrakhyani@arm.com vector<System *>::iterator end = systemList.end(); 4238666SPrakash.Ramrakhyani@arm.com for (; i != end; ++i) { 4248666SPrakash.Ramrakhyani@arm.com System *sys = *i; 4258666SPrakash.Ramrakhyani@arm.com cerr << "System " << sys->name() << ": " << hex << sys << endl; 4268666SPrakash.Ramrakhyani@arm.com } 4278666SPrakash.Ramrakhyani@arm.com} 4288666SPrakash.Ramrakhyani@arm.com 4298666SPrakash.Ramrakhyani@arm.comvoid 4308666SPrakash.Ramrakhyani@arm.comprintSystems() 4312SN/A{ 4322SN/A System::printSystems(); 43310375Sandreas.hansson@arm.com} 43410375Sandreas.hansson@arm.com 4352SN/AMasterID 4362SN/ASystem::getMasterId(std::string master_name) 4372SN/A{ 4382SN/A // strip off system name if the string starts with it 4392SN/A if (startswith(master_name, name())) 4402SN/A master_name = master_name.erase(0, name().size() + 1); 44110375Sandreas.hansson@arm.com 44210375Sandreas.hansson@arm.com // CPUs in switch_cpus ask for ids again after switching 4432SN/A for (int i = 0; i < masterIds.size(); i++) { 4442SN/A if (masterIds[i] == master_name) { 4452SN/A return i; 4462SN/A } 4472SN/A } 4482SN/A 4492SN/A // Verify that the statistics haven't been enabled yet 4502SN/A // Otherwise objects will have sized their stat buckets and 4518832SAli.Saidi@ARM.com // they will be too small 4528832SAli.Saidi@ARM.com 4538832SAli.Saidi@ARM.com if (Stats::enabled()) 4548832SAli.Saidi@ARM.com fatal("Can't request a masterId after regStats(). \ 4559142Ssteve.reinhardt@amd.com You must do so in init().\n"); 4568832SAli.Saidi@ARM.com 4578832SAli.Saidi@ARM.com masterIds.push_back(master_name); 4588832SAli.Saidi@ARM.com 4598832SAli.Saidi@ARM.com return masterIds.size() - 1; 4608832SAli.Saidi@ARM.com} 4618832SAli.Saidi@ARM.com 4628832SAli.Saidi@ARM.comstd::string 4638832SAli.Saidi@ARM.comSystem::getMasterName(MasterID master_id) 4648832SAli.Saidi@ARM.com{ 4658986SAli.Saidi@ARM.com if (master_id >= masterIds.size()) 4668986SAli.Saidi@ARM.com fatal("Invalid master_id passed to getMasterName()\n"); 4678986SAli.Saidi@ARM.com 4688832SAli.Saidi@ARM.com return masterIds[master_id]; 46910367SAndrew.Bardsley@arm.com} 47010367SAndrew.Bardsley@arm.com 47110367SAndrew.Bardsley@arm.comSystem * 47210367SAndrew.Bardsley@arm.comSystemParams::create() 4738832SAli.Saidi@ARM.com{ 4748832SAli.Saidi@ARM.com return new System(this); 4758832SAli.Saidi@ARM.com} 4768832SAli.Saidi@ARM.com