SConscript revision 10453:d0365cc3d05f
1# -*- mode:python -*- 2 3# Copyright (c) 2006 The Regents of The University of Michigan 4# All rights reserved. 5# 6# Redistribution and use in source and binary forms, with or without 7# modification, are permitted provided that the following conditions are 8# met: redistributions of source code must retain the above copyright 9# notice, this list of conditions and the following disclaimer; 10# redistributions in binary form must reproduce the above copyright 11# notice, this list of conditions and the following disclaimer in the 12# documentation and/or other materials provided with the distribution; 13# neither the name of the copyright holders nor the names of its 14# contributors may be used to endorse or promote products derived from 15# this software without specific prior written permission. 16# 17# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 18# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 19# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 20# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 21# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 22# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 23# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 24# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 25# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 26# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 27# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 28# 29# Authors: Nathan Binkert 30 31Import('*') 32 33SimObject('BaseTLB.py') 34SimObject('ClockedObject.py') 35SimObject('TickedObject.py') 36SimObject('Root.py') 37SimObject('ClockDomain.py') 38SimObject('VoltageDomain.py') 39SimObject('System.py') 40SimObject('DVFSHandler.py') 41SimObject('SubSystem.py') 42 43Source('arguments.cc') 44Source('async.cc') 45Source('core.cc') 46Source('debug.cc') 47Source('py_interact.cc', skip_no_python=True) 48Source('eventq.cc') 49Source('global_event.cc') 50Source('init.cc', skip_no_python=True) 51Source('init_signals.cc') 52Source('main.cc', main=True, skip_lib=True) 53Source('root.cc') 54Source('serialize.cc') 55Source('drain.cc') 56Source('sim_events.cc') 57Source('sim_object.cc') 58Source('sub_system.cc') 59Source('ticked_object.cc') 60Source('simulate.cc') 61Source('stat_control.cc') 62Source('stat_register.cc', skip_no_python=True) 63Source('clock_domain.cc') 64Source('voltage_domain.cc') 65Source('system.cc') 66Source('dvfs_handler.cc') 67 68if env['TARGET_ISA'] != 'null': 69 SimObject('InstTracer.py') 70 SimObject('Process.py') 71 Source('faults.cc') 72 Source('process.cc') 73 Source('pseudo_inst.cc') 74 Source('syscall_emul.cc') 75 Source('tlb.cc') 76 77DebugFlag('Checkpoint') 78DebugFlag('Config') 79DebugFlag('Drain') 80DebugFlag('Event') 81DebugFlag('Fault') 82DebugFlag('Flow') 83DebugFlag('IPI') 84DebugFlag('IPR') 85DebugFlag('Interrupt') 86DebugFlag('Loader') 87DebugFlag('PseudoInst') 88DebugFlag('Stack') 89DebugFlag('SyscallVerbose') 90DebugFlag('TimeSync') 91DebugFlag('TLB') 92DebugFlag('Thread') 93DebugFlag('Timer') 94DebugFlag('VtoPhys') 95DebugFlag('WorkItems') 96DebugFlag('ClockDomain') 97DebugFlag('VoltageDomain') 98DebugFlag('DVFS') 99