1/* 2 * Copyright (c) 2012-2013 ARM Limited 3 * All rights reserved. 4 * 5 * The license below extends only to copyright in the software and shall 6 * not be construed as granting a license to any other intellectual 7 * property including but not limited to intellectual property relating 8 * to a hardware implementation of the functionality of the software 9 * licensed hereunder. You may use the software subject to the license 10 * terms below provided that you ensure that this notice is replicated 11 * unmodified and in its entirety in all distributions of the software, 12 * modified or unmodified, in source code or in binary form. 13 * 14 * Copyright (c) 2009-2013 Advanced Micro Devices, Inc. 15 * Copyright (c) 2011 Mark D. Hill and David A. Wood 16 * All rights reserved. 17 * 18 * Redistribution and use in source and binary forms, with or without 19 * modification, are permitted provided that the following conditions are 20 * met: redistributions of source code must retain the above copyright 21 * notice, this list of conditions and the following disclaimer; 22 * redistributions in binary form must reproduce the above copyright 23 * notice, this list of conditions and the following disclaimer in the 24 * documentation and/or other materials provided with the distribution; 25 * neither the name of the copyright holders nor the names of its 26 * contributors may be used to endorse or promote products derived from 27 * this software without specific prior written permission. 28 * 29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 30 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 31 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 32 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 33 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 34 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 35 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 36 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 37 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 38 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 39 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 40 */ 41 42#ifndef __MEM_RUBY_SYSTEM_RUBYPORT_HH__ 43#define __MEM_RUBY_SYSTEM_RUBYPORT_HH__ 44 45#include <cassert> 46#include <string> 47 48#include "mem/ruby/common/MachineID.hh" 49#include "mem/ruby/network/MessageBuffer.hh" 50#include "mem/ruby/protocol/RequestStatus.hh" 51#include "mem/ruby/system/RubySystem.hh" 52#include "mem/tport.hh" 53#include "params/RubyPort.hh" 54#include "sim/clocked_object.hh" 55 56class AbstractController; 57 58class RubyPort : public ClockedObject 59{ 60 public: 61 class MemMasterPort : public QueuedMasterPort 62 { 63 private: 64 ReqPacketQueue reqQueue; 65 SnoopRespPacketQueue snoopRespQueue; 66 67 public: 68 MemMasterPort(const std::string &_name, RubyPort *_port); 69 70 protected: 71 bool recvTimingResp(PacketPtr pkt); 72 void recvRangeChange() {} 73 }; 74 75 class MemSlavePort : public QueuedSlavePort 76 { 77 private: 78 RespPacketQueue queue; 79 bool access_backing_store; 80 bool no_retry_on_stall; 81 82 public: 83 MemSlavePort(const std::string &_name, RubyPort *_port, 84 bool _access_backing_store, 85 PortID id, bool _no_retry_on_stall); 86 void hitCallback(PacketPtr pkt); 87 void evictionCallback(Addr address); 88 89 protected: 90 bool recvTimingReq(PacketPtr pkt); 91 92 Tick recvAtomic(PacketPtr pkt); 93 94 void recvFunctional(PacketPtr pkt); 95 96 AddrRangeList getAddrRanges() const 97 { AddrRangeList ranges; return ranges; } 98 99 void addToRetryList(); 100 101 private: 102 bool isPhysMemAddress(Addr addr) const; 103 }; 104 105 class PioMasterPort : public QueuedMasterPort 106 { 107 private: 108 ReqPacketQueue reqQueue; 109 SnoopRespPacketQueue snoopRespQueue; 110 111 public: 112 PioMasterPort(const std::string &_name, RubyPort *_port); 113 114 protected: 115 bool recvTimingResp(PacketPtr pkt); 116 void recvRangeChange(); 117 }; 118 119 class PioSlavePort : public QueuedSlavePort 120 { 121 private: 122 RespPacketQueue queue; 123 124 public: 125 PioSlavePort(const std::string &_name, RubyPort *_port); 126 127 protected: 128 bool recvTimingReq(PacketPtr pkt); 129 130 Tick recvAtomic(PacketPtr pkt); 131 132 void recvFunctional(PacketPtr pkt) 133 { panic("recvFunctional should never be called on pio slave port!"); } 134 135 AddrRangeList getAddrRanges() const; 136 }; 137 138 struct SenderState : public Packet::SenderState 139 { 140 MemSlavePort *port; 141 SenderState(MemSlavePort * _port) : port(_port) 142 {} 143 }; 144 145 typedef RubyPortParams Params; 146 RubyPort(const Params *p); 147 virtual ~RubyPort() {} 148 149 void init() override; 150 151 Port &getPort(const std::string &if_name, 152 PortID idx=InvalidPortID) override; 153 154 virtual RequestStatus makeRequest(PacketPtr pkt) = 0; 155 virtual int outstandingCount() const = 0; 156 virtual bool isDeadlockEventScheduled() const = 0; 157 virtual void descheduleDeadlockEvent() = 0; 158 159 // 160 // Called by the controller to give the sequencer a pointer. 161 // A pointer to the controller is needed for atomic support. 162 // 163 void setController(AbstractController* _cntrl) { m_controller = _cntrl; } 164 uint32_t getId() { return m_version; } 165 DrainState drain() override; 166 167 bool isCPUSequencer() { return m_isCPUSequencer; } 168 169 protected: 170 void trySendRetries(); 171 void ruby_hit_callback(PacketPtr pkt); 172 void testDrainComplete(); 173 void ruby_eviction_callback(Addr address); 174 175 /** 176 * Called by the PIO port when receiving a timing response. 177 * 178 * @param pkt Response packet 179 * @param master_port_id Port id of the PIO port 180 * 181 * @return Whether successfully sent 182 */ 183 bool recvTimingResp(PacketPtr pkt, PortID master_port_id); 184 185 RubySystem *m_ruby_system; 186 uint32_t m_version; 187 AbstractController* m_controller; 188 MessageBuffer* m_mandatory_q_ptr; 189 bool m_usingRubyTester; 190 System* system; 191 192 std::vector<MemSlavePort *> slave_ports; 193 194 private: 195 bool onRetryList(MemSlavePort * port) 196 { 197 return (std::find(retryList.begin(), retryList.end(), port) != 198 retryList.end()); 199 } 200 void addToRetryList(MemSlavePort * port) 201 { 202 if (onRetryList(port)) return; 203 retryList.push_back(port); 204 } 205 206 PioMasterPort pioMasterPort; 207 PioSlavePort pioSlavePort; 208 MemMasterPort memMasterPort; 209 MemSlavePort memSlavePort; 210 unsigned int gotAddrRanges; 211 212 /** Vector of M5 Ports attached to this Ruby port. */ 213 typedef std::vector<MemSlavePort *>::iterator CpuPortIter; 214 std::vector<PioMasterPort *> master_ports; 215 216 // 217 // Based on similar code in the M5 bus. Stores pointers to those ports 218 // that should be called when the Sequencer becomes available after a stall. 219 // 220 std::vector<MemSlavePort *> retryList; 221 222 bool m_isCPUSequencer; 223}; 224 225#endif // __MEM_RUBY_SYSTEM_RUBYPORT_HH__ 226