SConscript revision 9102
1# -*- mode:python -*-
2
3# Copyright (c) 2006 The Regents of The University of Michigan
4# All rights reserved.
5#
6# Redistribution and use in source and binary forms, with or without
7# modification, are permitted provided that the following conditions are
8# met: redistributions of source code must retain the above copyright
9# notice, this list of conditions and the following disclaimer;
10# redistributions in binary form must reproduce the above copyright
11# notice, this list of conditions and the following disclaimer in the
12# documentation and/or other materials provided with the distribution;
13# neither the name of the copyright holders nor the names of its
14# contributors may be used to endorse or promote products derived from
15# this software without specific prior written permission.
16#
17# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28#
29# Authors: Nathan Binkert
30
31Import('*')
32
33SimObject('Bridge.py')
34SimObject('Bus.py')
35SimObject('CommMonitor.py')
36SimObject('MemObject.py')
37
38Source('bridge.cc')
39Source('bus.cc')
40Source('coherent_bus.cc')
41Source('comm_monitor.cc')
42Source('mem_object.cc')
43Source('mport.cc')
44Source('noncoherent_bus.cc')
45Source('packet.cc')
46Source('port.cc')
47Source('packet_queue.cc')
48Source('tport.cc')
49Source('port_proxy.cc')
50Source('fs_translating_port_proxy.cc')
51Source('se_translating_port_proxy.cc')
52
53if env['TARGET_ISA'] != 'no':
54    SimObject('AbstractMemory.py')
55    SimObject('SimpleMemory.py')
56    Source('abstract_mem.cc')
57    Source('simple_mem.cc')
58    Source('page_table.cc')
59    Source('physical.cc')
60
61DebugFlag('BaseBus')
62DebugFlag('BusAddrRanges')
63DebugFlag('CoherentBus')
64DebugFlag('NoncoherentBus')
65CompoundFlag('Bus', ['BaseBus', 'BusAddrRanges', 'CoherentBus',
66                     'NoncoherentBus'])
67
68DebugFlag('BusBridge')
69DebugFlag('CommMonitor')
70DebugFlag('LLSC')
71DebugFlag('MMU')
72DebugFlag('MemoryAccess')
73DebugFlag('PacketQueue')
74
75DebugFlag('ProtocolTrace')
76DebugFlag('RubyCache')
77DebugFlag('RubyCacheTrace')
78DebugFlag('RubyDma')
79DebugFlag('RubyGenerated')
80DebugFlag('RubyMemory')
81DebugFlag('RubyNetwork')
82DebugFlag('RubyPort')
83DebugFlag('RubyQueue')
84DebugFlag('RubySequencer')
85DebugFlag('RubySlicc')
86DebugFlag('RubySystem')
87DebugFlag('RubyTester')
88
89CompoundFlag('Ruby', [ 'RubyQueue', 'RubyNetwork', 'RubyTester',
90    'RubyGenerated', 'RubySlicc', 'RubySystem', 'RubyCache',
91    'RubyMemory', 'RubyDma', 'RubyPort', 'RubySequencer', 'RubyCacheTrace'])
92