SConscript revision 8914:8c3bd7bea667
1# -*- mode:python -*- 2 3# Copyright (c) 2006 The Regents of The University of Michigan 4# All rights reserved. 5# 6# Redistribution and use in source and binary forms, with or without 7# modification, are permitted provided that the following conditions are 8# met: redistributions of source code must retain the above copyright 9# notice, this list of conditions and the following disclaimer; 10# redistributions in binary form must reproduce the above copyright 11# notice, this list of conditions and the following disclaimer in the 12# documentation and/or other materials provided with the distribution; 13# neither the name of the copyright holders nor the names of its 14# contributors may be used to endorse or promote products derived from 15# this software without specific prior written permission. 16# 17# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 18# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 19# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 20# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 21# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 22# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 23# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 24# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 25# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 26# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 27# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 28# 29# Authors: Nathan Binkert 30 31Import('*') 32 33SimObject('Bridge.py') 34SimObject('Bus.py') 35SimObject('MemObject.py') 36 37Source('bridge.cc') 38Source('bus.cc') 39Source('mem_object.cc') 40Source('mport.cc') 41Source('packet.cc') 42Source('port.cc') 43Source('packet_queue.cc') 44Source('tport.cc') 45Source('port_proxy.cc') 46Source('fs_translating_port_proxy.cc') 47Source('se_translating_port_proxy.cc') 48 49if env['TARGET_ISA'] != 'no': 50 SimObject('PhysicalMemory.py') 51 Source('dram.cc') 52 Source('page_table.cc') 53 Source('physical.cc') 54 55DebugFlag('Bus') 56DebugFlag('BusAddrRanges') 57DebugFlag('BusBridge') 58DebugFlag('LLSC') 59DebugFlag('MMU') 60DebugFlag('MemoryAccess') 61DebugFlag('PacketQueue') 62 63DebugFlag('ProtocolTrace') 64DebugFlag('RubyCache') 65DebugFlag('RubyCacheTrace') 66DebugFlag('RubyDma') 67DebugFlag('RubyGenerated') 68DebugFlag('RubyMemory') 69DebugFlag('RubyNetwork') 70DebugFlag('RubyPort') 71DebugFlag('RubyQueue') 72DebugFlag('RubySequencer') 73DebugFlag('RubySlicc') 74DebugFlag('RubySystem') 75DebugFlag('RubyTester') 76 77CompoundFlag('Ruby', [ 'RubyQueue', 'RubyNetwork', 'RubyTester', 78 'RubyGenerated', 'RubySlicc', 'RubySystem', 'RubyCache', 79 'RubyMemory', 'RubyDma', 'RubyPort', 'RubySequencer', 'RubyCacheTrace']) 80