SConscript revision 12460:0f221912b014
1# -*- mode:python -*- 2 3# Copyright (c) 2006 The Regents of The University of Michigan 4# All rights reserved. 5# 6# Redistribution and use in source and binary forms, with or without 7# modification, are permitted provided that the following conditions are 8# met: redistributions of source code must retain the above copyright 9# notice, this list of conditions and the following disclaimer; 10# redistributions in binary form must reproduce the above copyright 11# notice, this list of conditions and the following disclaimer in the 12# documentation and/or other materials provided with the distribution; 13# neither the name of the copyright holders nor the names of its 14# contributors may be used to endorse or promote products derived from 15# this software without specific prior written permission. 16# 17# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 18# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 19# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 20# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 21# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 22# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 23# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 24# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 25# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 26# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 27# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 28# 29# Authors: Nathan Binkert 30 31Import('*') 32 33SimObject('CommMonitor.py') 34Source('comm_monitor.cc') 35 36SimObject('AbstractMemory.py') 37SimObject('AddrMapper.py') 38SimObject('Bridge.py') 39SimObject('DRAMCtrl.py') 40SimObject('ExternalMaster.py') 41SimObject('ExternalSlave.py') 42SimObject('MemObject.py') 43SimObject('SimpleMemory.py') 44SimObject('XBar.py') 45SimObject('HMCController.py') 46SimObject('SerialLink.py') 47 48Source('abstract_mem.cc') 49Source('addr_mapper.cc') 50Source('bridge.cc') 51Source('coherent_xbar.cc') 52Source('drampower.cc') 53Source('dram_ctrl.cc') 54Source('external_master.cc') 55Source('external_slave.cc') 56Source('mem_object.cc') 57Source('mport.cc') 58Source('noncoherent_xbar.cc') 59Source('packet.cc') 60Source('port.cc') 61Source('packet_queue.cc') 62Source('port_proxy.cc') 63Source('physical.cc') 64Source('simple_mem.cc') 65Source('snoop_filter.cc') 66Source('stack_dist_calc.cc') 67Source('tport.cc') 68Source('xbar.cc') 69Source('hmc_controller.cc') 70Source('serial_link.cc') 71 72if env['TARGET_ISA'] != 'null': 73 Source('fs_translating_port_proxy.cc') 74 Source('se_translating_port_proxy.cc') 75 Source('page_table.cc') 76 77if env['HAVE_DRAMSIM']: 78 SimObject('DRAMSim2.py') 79 Source('dramsim2_wrapper.cc') 80 Source('dramsim2.cc') 81 82SimObject('MemChecker.py') 83Source('mem_checker.cc') 84Source('mem_checker_monitor.cc') 85 86DebugFlag('AddrRanges') 87DebugFlag('BaseXBar') 88DebugFlag('CoherentXBar') 89DebugFlag('NoncoherentXBar') 90DebugFlag('SnoopFilter') 91CompoundFlag('XBar', ['BaseXBar', 'CoherentXBar', 'NoncoherentXBar', 92 'SnoopFilter']) 93 94DebugFlag('Bridge') 95DebugFlag('CommMonitor') 96DebugFlag('DRAM') 97DebugFlag('DRAMPower') 98DebugFlag('DRAMState') 99DebugFlag('ExternalPort') 100DebugFlag('LLSC') 101DebugFlag('MMU') 102DebugFlag('MemoryAccess') 103DebugFlag('PacketQueue') 104DebugFlag('StackDist') 105DebugFlag("DRAMSim2") 106DebugFlag('HMCController') 107DebugFlag('SerialLink') 108 109DebugFlag("MemChecker") 110DebugFlag("MemCheckerMonitor") 111