SConscript revision 9022
12086SN/A# -*- mode:python -*-
22086SN/A
32086SN/A# Copyright (c) 2006 The Regents of The University of Michigan
42086SN/A# All rights reserved.
52086SN/A#
62086SN/A# Redistribution and use in source and binary forms, with or without
72086SN/A# modification, are permitted provided that the following conditions are
82086SN/A# met: redistributions of source code must retain the above copyright
92086SN/A# notice, this list of conditions and the following disclaimer;
102086SN/A# redistributions in binary form must reproduce the above copyright
112086SN/A# notice, this list of conditions and the following disclaimer in the
122086SN/A# documentation and/or other materials provided with the distribution;
132086SN/A# neither the name of the copyright holders nor the names of its
142086SN/A# contributors may be used to endorse or promote products derived from
152086SN/A# this software without specific prior written permission.
162086SN/A#
172086SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
182086SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
192086SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
202086SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
212086SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
222086SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
232086SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
242086SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
252086SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
262086SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
272086SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
282665Ssaidi@eecs.umich.edu#
292665Ssaidi@eecs.umich.edu# Authors: Nathan Binkert
302665Ssaidi@eecs.umich.edu
312086SN/AImport('*')
324202Sbinkertn@umich.edu
332086SN/ASimObject('Bridge.py')
344202Sbinkertn@umich.eduSimObject('Bus.py')
354202Sbinkertn@umich.eduSimObject('CommMonitor.py')
364202Sbinkertn@umich.eduSimObject('MemObject.py')
374202Sbinkertn@umich.edu
384202Sbinkertn@umich.eduSource('bridge.cc')
394202Sbinkertn@umich.eduSource('bus.cc')
404202Sbinkertn@umich.eduSource('comm_monitor.cc')
414202Sbinkertn@umich.eduSource('mem_object.cc')
422086SN/ASource('mport.cc')
434202Sbinkertn@umich.eduSource('packet.cc')
444486Sbinkertn@umich.eduSource('port.cc')
454486Sbinkertn@umich.eduSource('packet_queue.cc')
464486Sbinkertn@umich.eduSource('tport.cc')
474202Sbinkertn@umich.eduSource('port_proxy.cc')
484202Sbinkertn@umich.eduSource('fs_translating_port_proxy.cc')
494202Sbinkertn@umich.eduSource('se_translating_port_proxy.cc')
504202Sbinkertn@umich.edu
514202Sbinkertn@umich.eduif env['TARGET_ISA'] != 'no':
524202Sbinkertn@umich.edu    SimObject('AbstractMemory.py')
534202Sbinkertn@umich.edu    SimObject('SimpleMemory.py')
544202Sbinkertn@umich.edu    Source('abstract_mem.cc')
554202Sbinkertn@umich.edu    Source('simple_mem.cc')
562086SN/A    Source('page_table.cc')
574202Sbinkertn@umich.edu    Source('physical.cc')
584202Sbinkertn@umich.edu
594202Sbinkertn@umich.eduDebugFlag('Bus')
602086SN/ADebugFlag('BusAddrRanges')
614202Sbinkertn@umich.eduDebugFlag('BusBridge')
624202Sbinkertn@umich.eduDebugFlag('CommMonitor')
632086SN/ADebugFlag('LLSC')
644202Sbinkertn@umich.eduDebugFlag('MMU')
654202Sbinkertn@umich.eduDebugFlag('MemoryAccess')
664202Sbinkertn@umich.eduDebugFlag('PacketQueue')
674202Sbinkertn@umich.edu
684202Sbinkertn@umich.eduDebugFlag('ProtocolTrace')
694202Sbinkertn@umich.eduDebugFlag('RubyCache')
70DebugFlag('RubyCacheTrace')
71DebugFlag('RubyDma')
72DebugFlag('RubyGenerated')
73DebugFlag('RubyMemory')
74DebugFlag('RubyNetwork')
75DebugFlag('RubyPort')
76DebugFlag('RubyQueue')
77DebugFlag('RubySequencer')
78DebugFlag('RubySlicc')
79DebugFlag('RubySystem')
80DebugFlag('RubyTester')
81
82CompoundFlag('Ruby', [ 'RubyQueue', 'RubyNetwork', 'RubyTester',
83    'RubyGenerated', 'RubySlicc', 'RubySystem', 'RubyCache',
84    'RubyMemory', 'RubyDma', 'RubyPort', 'RubySequencer', 'RubyCacheTrace'])
85