static_inst.cc revision 5870
12SN/A/*
21762SN/A * Copyright (c) 2003-2005 The Regents of The University of Michigan
32SN/A * All rights reserved.
42SN/A *
52SN/A * Redistribution and use in source and binary forms, with or without
62SN/A * modification, are permitted provided that the following conditions are
72SN/A * met: redistributions of source code must retain the above copyright
82SN/A * notice, this list of conditions and the following disclaimer;
92SN/A * redistributions in binary form must reproduce the above copyright
102SN/A * notice, this list of conditions and the following disclaimer in the
112SN/A * documentation and/or other materials provided with the distribution;
122SN/A * neither the name of the copyright holders nor the names of its
132SN/A * contributors may be used to endorse or promote products derived from
142SN/A * this software without specific prior written permission.
152SN/A *
162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
292665Ssaidi@eecs.umich.edu *          Nathan Binkert
302SN/A */
312SN/A
322SN/A#include <iostream>
3356SN/A#include "cpu/static_inst.hh"
344167Sbinkertn@umich.edu#include "sim/core.hh"
352SN/A
362107SN/AStaticInstPtr StaticInst::nullStaticInstPtr;
372SN/A
382SN/A// Define the decode cache hash map.
392107SN/AStaticInst::DecodeCache StaticInst::decodeCache;
404572Sacolyte@umich.eduStaticInst::AddrDecodeCache StaticInst::addrDecodeCache;
414572Sacolyte@umich.eduStaticInst::cacheElement StaticInst::recentDecodes[2];
422SN/A
435870Snate@binkert.orgusing namespace std;
445870Snate@binkert.org
455870Snate@binkert.orgStaticInst::~StaticInst()
465870Snate@binkert.org{
475870Snate@binkert.org    if (cachedDisassembly)
485870Snate@binkert.org        delete cachedDisassembly;
495870Snate@binkert.org}
505870Snate@binkert.org
512SN/Avoid
522107SN/AStaticInst::dumpDecodeCacheStats()
532SN/A{
542SN/A    cerr << "Decode hash table stats @ " << curTick << ":" << endl;
552SN/A    cerr << "\tnum entries = " << decodeCache.size() << endl;
562SN/A    cerr << "\tnum buckets = " << decodeCache.bucket_count() << endl;
572SN/A    vector<int> hist(100, 0);
582SN/A    int max_hist = 0;
592SN/A    for (int i = 0; i < decodeCache.bucket_count(); ++i) {
602SN/A        int count = decodeCache.elems_in_bucket(i);
612SN/A        if (count > max_hist)
622SN/A            max_hist = count;
632SN/A        hist[count]++;
642SN/A    }
652SN/A    for (int i = 0; i <= max_hist; ++i) {
662SN/A        cerr << "\tbuckets of size " << i << " = " << hist[i] << endl;
672SN/A    }
682SN/A}
692SN/A
702SN/Abool
712680Sktlim@umich.eduStaticInst::hasBranchTarget(Addr pc, ThreadContext *tc, Addr &tgt) const
722SN/A{
732SN/A    if (isDirectCtrl()) {
742SN/A        tgt = branchTarget(pc);
752SN/A        return true;
762SN/A    }
772SN/A
782SN/A    if (isIndirectCtrl()) {
792680Sktlim@umich.edu        tgt = branchTarget(tc);
802SN/A        return true;
812SN/A    }
822SN/A
832SN/A    return false;
842SN/A}
852SN/A
863271Sgblack@eecs.umich.eduStaticInstPtr
874539Sgblack@eecs.umich.eduStaticInst::fetchMicroop(MicroPC micropc)
883271Sgblack@eecs.umich.edu{
894539Sgblack@eecs.umich.edu    panic("StaticInst::fetchMicroop() called on instruction "
905870Snate@binkert.org          "that is not microcoded.");
913271Sgblack@eecs.umich.edu}
923271Sgblack@eecs.umich.edu
935870Snate@binkert.orgAddr
945870Snate@binkert.orgStaticInst::branchTarget(Addr branchPC) const
955870Snate@binkert.org{
965870Snate@binkert.org    panic("StaticInst::branchTarget() called on instruction "
975870Snate@binkert.org          "that is not a PC-relative branch.");
985870Snate@binkert.org    M5_DUMMY_RETURN;
995870Snate@binkert.org}
1005870Snate@binkert.org
1015870Snate@binkert.orgAddr
1025870Snate@binkert.orgStaticInst::branchTarget(ThreadContext *tc) const
1035870Snate@binkert.org{
1045870Snate@binkert.org    panic("StaticInst::branchTarget() called on instruction "
1055870Snate@binkert.org          "that is not an indirect branch.");
1065870Snate@binkert.org    M5_DUMMY_RETURN;
1075870Snate@binkert.org}
1085870Snate@binkert.org
1095870Snate@binkert.orgRequest::Flags
1105870Snate@binkert.orgStaticInst::memAccFlags()
1115870Snate@binkert.org{
1125870Snate@binkert.org    panic("StaticInst::memAccFlags called on non-memory instruction");
1135870Snate@binkert.org    return 0;
1145870Snate@binkert.org}
1155870Snate@binkert.org
1165870Snate@binkert.orgconst string &
1175870Snate@binkert.orgStaticInst::disassemble(Addr pc, const SymbolTable *symtab) const
1185870Snate@binkert.org{
1195870Snate@binkert.org    if (!cachedDisassembly)
1205870Snate@binkert.org        cachedDisassembly = new string(generateDisassembly(pc, symtab));
1215870Snate@binkert.org
1225870Snate@binkert.org    return *cachedDisassembly;
1235870Snate@binkert.org}
124