inst_queue.hh revision 9920
11689SN/A/* 29444SAndreas.Sandberg@ARM.com * Copyright (c) 2011-2012 ARM Limited 39920Syasuko.eckert@amd.com * Copyright (c) 2013 Advanced Micro Devices, Inc. 47944SGiacomo.Gabrielli@arm.com * All rights reserved. 57944SGiacomo.Gabrielli@arm.com * 67944SGiacomo.Gabrielli@arm.com * The license below extends only to copyright in the software and shall 77944SGiacomo.Gabrielli@arm.com * not be construed as granting a license to any other intellectual 87944SGiacomo.Gabrielli@arm.com * property including but not limited to intellectual property relating 97944SGiacomo.Gabrielli@arm.com * to a hardware implementation of the functionality of the software 107944SGiacomo.Gabrielli@arm.com * licensed hereunder. You may use the software subject to the license 117944SGiacomo.Gabrielli@arm.com * terms below provided that you ensure that this notice is replicated 127944SGiacomo.Gabrielli@arm.com * unmodified and in its entirety in all distributions of the software, 137944SGiacomo.Gabrielli@arm.com * modified or unmodified, in source code or in binary form. 147944SGiacomo.Gabrielli@arm.com * 152326SN/A * Copyright (c) 2004-2006 The Regents of The University of Michigan 161689SN/A * All rights reserved. 171689SN/A * 181689SN/A * Redistribution and use in source and binary forms, with or without 191689SN/A * modification, are permitted provided that the following conditions are 201689SN/A * met: redistributions of source code must retain the above copyright 211689SN/A * notice, this list of conditions and the following disclaimer; 221689SN/A * redistributions in binary form must reproduce the above copyright 231689SN/A * notice, this list of conditions and the following disclaimer in the 241689SN/A * documentation and/or other materials provided with the distribution; 251689SN/A * neither the name of the copyright holders nor the names of its 261689SN/A * contributors may be used to endorse or promote products derived from 271689SN/A * this software without specific prior written permission. 281689SN/A * 291689SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 301689SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 311689SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 321689SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 331689SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 341689SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 351689SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 361689SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 371689SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 381689SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 391689SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 402665Ssaidi@eecs.umich.edu * 412665Ssaidi@eecs.umich.edu * Authors: Kevin Lim 421689SN/A */ 431689SN/A 442292SN/A#ifndef __CPU_O3_INST_QUEUE_HH__ 452292SN/A#define __CPU_O3_INST_QUEUE_HH__ 461060SN/A 471060SN/A#include <list> 481061SN/A#include <map> 491060SN/A#include <queue> 501061SN/A#include <vector> 511060SN/A 521062SN/A#include "base/statistics.hh" 538229Snate@binkert.org#include "base/types.hh" 548229Snate@binkert.org#include "cpu/o3/dep_graph.hh" 558229Snate@binkert.org#include "cpu/inst_seq.hh" 568229Snate@binkert.org#include "cpu/op_class.hh" 577813Ssteve.reinhardt@amd.com#include "cpu/timebuf.hh" 585529Snate@binkert.org#include "sim/eventq.hh" 591060SN/A 608737Skoansin.tan@gmail.comstruct DerivO3CPUParams; 612292SN/Aclass FUPool; 622292SN/Aclass MemInterface; 632292SN/A 641060SN/A/** 651689SN/A * A standard instruction queue class. It holds ready instructions, in 661689SN/A * order, in seperate priority queues to facilitate the scheduling of 671689SN/A * instructions. The IQ uses a separate linked list to track dependencies. 681689SN/A * Similar to the rename map and the free list, it expects that 691060SN/A * floating point registers have their indices start after the integer 701060SN/A * registers (ie with 96 int and 96 fp registers, regs 0-95 are integer 711060SN/A * and 96-191 are fp). This remains true even for both logical and 722292SN/A * physical register indices. The IQ depends on the memory dependence unit to 732292SN/A * track when memory operations are ready in terms of ordering; register 742292SN/A * dependencies are tracked normally. Right now the IQ also handles the 752292SN/A * execution timing; this is mainly to allow back-to-back scheduling without 762292SN/A * requiring IEW to be able to peek into the IQ. At the end of the execution 772292SN/A * latency, the instruction is put into the queue to execute, where it will 782292SN/A * have the execute() function called on it. 792292SN/A * @todo: Make IQ able to handle multiple FU pools. 801060SN/A */ 811061SN/Atemplate <class Impl> 821060SN/Aclass InstructionQueue 831060SN/A{ 841060SN/A public: 851060SN/A //Typedefs from the Impl. 862733Sktlim@umich.edu typedef typename Impl::O3CPU O3CPU; 871061SN/A typedef typename Impl::DynInstPtr DynInstPtr; 881060SN/A 892292SN/A typedef typename Impl::CPUPol::IEW IEW; 901061SN/A typedef typename Impl::CPUPol::MemDepUnit MemDepUnit; 911061SN/A typedef typename Impl::CPUPol::IssueStruct IssueStruct; 921061SN/A typedef typename Impl::CPUPol::TimeStruct TimeStruct; 931060SN/A 942292SN/A // Typedef of iterator through the list of instructions. 951061SN/A typedef typename std::list<DynInstPtr>::iterator ListIt; 961060SN/A 972292SN/A /** FU completion event class. */ 982292SN/A class FUCompletion : public Event { 992292SN/A private: 1002292SN/A /** Executing instruction. */ 1012292SN/A DynInstPtr inst; 1022292SN/A 1032292SN/A /** Index of the FU used for executing. */ 1042292SN/A int fuIdx; 1052292SN/A 1062292SN/A /** Pointer back to the instruction queue. */ 1072292SN/A InstructionQueue<Impl> *iqPtr; 1082292SN/A 1092348SN/A /** Should the FU be added to the list to be freed upon 1102348SN/A * completing this event. 1112348SN/A */ 1122326SN/A bool freeFU; 1132326SN/A 1142292SN/A public: 1152292SN/A /** Construct a FU completion event. */ 1162292SN/A FUCompletion(DynInstPtr &_inst, int fu_idx, 1172292SN/A InstructionQueue<Impl> *iq_ptr); 1182292SN/A 1192292SN/A virtual void process(); 1205336Shines@cs.fsu.edu virtual const char *description() const; 1212326SN/A void setFreeFU() { freeFU = true; } 1221060SN/A }; 1231060SN/A 1242292SN/A /** Constructs an IQ. */ 1255529Snate@binkert.org InstructionQueue(O3CPU *cpu_ptr, IEW *iew_ptr, DerivO3CPUParams *params); 1261061SN/A 1272292SN/A /** Destructs the IQ. */ 1282292SN/A ~InstructionQueue(); 1291061SN/A 1302292SN/A /** Returns the name of the IQ. */ 1312292SN/A std::string name() const; 1321060SN/A 1332292SN/A /** Registers statistics. */ 1341062SN/A void regStats(); 1351062SN/A 1362348SN/A /** Resets all instruction queue state. */ 1372307SN/A void resetState(); 1381060SN/A 1392292SN/A /** Sets active threads list. */ 1406221Snate@binkert.org void setActiveThreads(std::list<ThreadID> *at_ptr); 1412292SN/A 1422292SN/A /** Sets the timer buffer between issue and execute. */ 1431060SN/A void setIssueToExecuteQueue(TimeBuffer<IssueStruct> *i2eQueue); 1441060SN/A 1452292SN/A /** Sets the global time buffer. */ 1461060SN/A void setTimeBuffer(TimeBuffer<TimeStruct> *tb_ptr); 1471060SN/A 1489444SAndreas.Sandberg@ARM.com /** Perform sanity checks after a drain. */ 1499444SAndreas.Sandberg@ARM.com void drainSanityCheck() const; 1502307SN/A 1512348SN/A /** Takes over execution from another CPU's thread. */ 1522307SN/A void takeOverFrom(); 1532307SN/A 1542292SN/A /** Number of entries needed for given amount of threads. */ 1556221Snate@binkert.org int entryAmount(ThreadID num_threads); 1562292SN/A 1572292SN/A /** Resets max entries for all threads. */ 1582292SN/A void resetEntries(); 1592292SN/A 1602292SN/A /** Returns total number of free entries. */ 1611060SN/A unsigned numFreeEntries(); 1621060SN/A 1632292SN/A /** Returns number of free entries for a thread. */ 1646221Snate@binkert.org unsigned numFreeEntries(ThreadID tid); 1652292SN/A 1662292SN/A /** Returns whether or not the IQ is full. */ 1671060SN/A bool isFull(); 1681060SN/A 1692292SN/A /** Returns whether or not the IQ is full for a specific thread. */ 1706221Snate@binkert.org bool isFull(ThreadID tid); 1712292SN/A 1722292SN/A /** Returns if there are any ready instructions in the IQ. */ 1732292SN/A bool hasReadyInsts(); 1742292SN/A 1752292SN/A /** Inserts a new instruction into the IQ. */ 1761061SN/A void insert(DynInstPtr &new_inst); 1771060SN/A 1782292SN/A /** Inserts a new, non-speculative instruction into the IQ. */ 1791061SN/A void insertNonSpec(DynInstPtr &new_inst); 1801061SN/A 1812292SN/A /** Inserts a memory or write barrier into the IQ to make sure 1822292SN/A * loads and stores are ordered properly. 1832292SN/A */ 1842292SN/A void insertBarrier(DynInstPtr &barr_inst); 1851060SN/A 1862348SN/A /** Returns the oldest scheduled instruction, and removes it from 1872348SN/A * the list of instructions waiting to execute. 1882348SN/A */ 1892333SN/A DynInstPtr getInstToExecute(); 1902333SN/A 1917944SGiacomo.Gabrielli@arm.com /** Returns a memory instruction that was referred due to a delayed DTB 1927944SGiacomo.Gabrielli@arm.com * translation if it is now ready to execute. 1937944SGiacomo.Gabrielli@arm.com */ 1947944SGiacomo.Gabrielli@arm.com DynInstPtr getDeferredMemInstToExecute(); 1957944SGiacomo.Gabrielli@arm.com 1962292SN/A /** 1972326SN/A * Records the instruction as the producer of a register without 1982326SN/A * adding it to the rest of the IQ. 1992292SN/A */ 2002326SN/A void recordProducer(DynInstPtr &inst) 2012326SN/A { addToProducers(inst); } 2021755SN/A 2032292SN/A /** Process FU completion event. */ 2042292SN/A void processFUCompletion(DynInstPtr &inst, int fu_idx); 2052292SN/A 2062292SN/A /** 2072292SN/A * Schedules ready instructions, adding the ready ones (oldest first) to 2082292SN/A * the queue to execute. 2092292SN/A */ 2101060SN/A void scheduleReadyInsts(); 2111060SN/A 2122292SN/A /** Schedules a single specific non-speculative instruction. */ 2131061SN/A void scheduleNonSpec(const InstSeqNum &inst); 2141061SN/A 2152292SN/A /** 2162292SN/A * Commits all instructions up to and including the given sequence number, 2172292SN/A * for a specific thread. 2182292SN/A */ 2196221Snate@binkert.org void commit(const InstSeqNum &inst, ThreadID tid = 0); 2201061SN/A 2212292SN/A /** Wakes all dependents of a completed instruction. */ 2222301SN/A int wakeDependents(DynInstPtr &completed_inst); 2231755SN/A 2242292SN/A /** Adds a ready memory instruction to the ready list. */ 2252292SN/A void addReadyMemInst(DynInstPtr &ready_inst); 2262292SN/A 2272292SN/A /** 2282292SN/A * Reschedules a memory instruction. It will be ready to issue once 2292292SN/A * replayMemInst() is called. 2302292SN/A */ 2312292SN/A void rescheduleMemInst(DynInstPtr &resched_inst); 2322292SN/A 2332292SN/A /** Replays a memory instruction. It must be rescheduled first. */ 2342292SN/A void replayMemInst(DynInstPtr &replay_inst); 2352292SN/A 2362292SN/A /** Completes a memory operation. */ 2372292SN/A void completeMemInst(DynInstPtr &completed_inst); 2382292SN/A 2397944SGiacomo.Gabrielli@arm.com /** 2407944SGiacomo.Gabrielli@arm.com * Defers a memory instruction when its DTB translation incurs a hw 2417944SGiacomo.Gabrielli@arm.com * page table walk. 2427944SGiacomo.Gabrielli@arm.com */ 2437944SGiacomo.Gabrielli@arm.com void deferMemInst(DynInstPtr &deferred_inst); 2447944SGiacomo.Gabrielli@arm.com 2452292SN/A /** Indicates an ordering violation between a store and a load. */ 2461061SN/A void violation(DynInstPtr &store, DynInstPtr &faulting_load); 2471061SN/A 2482292SN/A /** 2492292SN/A * Squashes instructions for a thread. Squashing information is obtained 2502292SN/A * from the time buffer. 2512292SN/A */ 2526221Snate@binkert.org void squash(ThreadID tid); 2531060SN/A 2542292SN/A /** Returns the number of used entries for a thread. */ 2556221Snate@binkert.org unsigned getCount(ThreadID tid) { return count[tid]; }; 2561060SN/A 2572292SN/A /** Debug function to print all instructions. */ 2582292SN/A void printInsts(); 2591060SN/A 2601060SN/A private: 2612292SN/A /** Does the actual squashing. */ 2626221Snate@binkert.org void doSquash(ThreadID tid); 2632292SN/A 2642292SN/A ///////////////////////// 2652292SN/A // Various pointers 2662292SN/A ///////////////////////// 2672292SN/A 2681060SN/A /** Pointer to the CPU. */ 2692733Sktlim@umich.edu O3CPU *cpu; 2701060SN/A 2712292SN/A /** Cache interface. */ 2722292SN/A MemInterface *dcacheInterface; 2732292SN/A 2742292SN/A /** Pointer to IEW stage. */ 2752292SN/A IEW *iewStage; 2762292SN/A 2771061SN/A /** The memory dependence unit, which tracks/predicts memory dependences 2781061SN/A * between instructions. 2791061SN/A */ 2802292SN/A MemDepUnit memDepUnit[Impl::MaxThreads]; 2811061SN/A 2821060SN/A /** The queue to the execute stage. Issued instructions will be written 2831060SN/A * into it. 2841060SN/A */ 2851060SN/A TimeBuffer<IssueStruct> *issueToExecuteQueue; 2861060SN/A 2871060SN/A /** The backwards time buffer. */ 2881060SN/A TimeBuffer<TimeStruct> *timeBuffer; 2891060SN/A 2901060SN/A /** Wire to read information from timebuffer. */ 2911060SN/A typename TimeBuffer<TimeStruct>::wire fromCommit; 2921060SN/A 2932292SN/A /** Function unit pool. */ 2942292SN/A FUPool *fuPool; 2952292SN/A 2962292SN/A ////////////////////////////////////// 2972292SN/A // Instruction lists, ready queues, and ordering 2982292SN/A ////////////////////////////////////// 2992292SN/A 3002292SN/A /** List of all the instructions in the IQ (some of which may be issued). */ 3012292SN/A std::list<DynInstPtr> instList[Impl::MaxThreads]; 3022292SN/A 3032348SN/A /** List of instructions that are ready to be executed. */ 3042333SN/A std::list<DynInstPtr> instsToExecute; 3052333SN/A 3067944SGiacomo.Gabrielli@arm.com /** List of instructions waiting for their DTB translation to 3077944SGiacomo.Gabrielli@arm.com * complete (hw page table walk in progress). 3087944SGiacomo.Gabrielli@arm.com */ 3097944SGiacomo.Gabrielli@arm.com std::list<DynInstPtr> deferredMemInsts; 3107944SGiacomo.Gabrielli@arm.com 3112292SN/A /** 3122348SN/A * Struct for comparing entries to be added to the priority queue. 3132348SN/A * This gives reverse ordering to the instructions in terms of 3142348SN/A * sequence numbers: the instructions with smaller sequence 3152348SN/A * numbers (and hence are older) will be at the top of the 3162348SN/A * priority queue. 3172292SN/A */ 3182292SN/A struct pqCompare { 3192292SN/A bool operator() (const DynInstPtr &lhs, const DynInstPtr &rhs) const 3202292SN/A { 3212292SN/A return lhs->seqNum > rhs->seqNum; 3222292SN/A } 3231060SN/A }; 3241060SN/A 3252292SN/A typedef std::priority_queue<DynInstPtr, std::vector<DynInstPtr>, pqCompare> 3262292SN/A ReadyInstQueue; 3271755SN/A 3282292SN/A /** List of ready instructions, per op class. They are separated by op 3292292SN/A * class to allow for easy mapping to FUs. 3301061SN/A */ 3312292SN/A ReadyInstQueue readyInsts[Num_OpClasses]; 3321061SN/A 3331061SN/A /** List of non-speculative instructions that will be scheduled 3341061SN/A * once the IQ gets a signal from commit. While it's redundant to 3351061SN/A * have the key be a part of the value (the sequence number is stored 3361061SN/A * inside of DynInst), when these instructions are woken up only 3371681SN/A * the sequence number will be available. Thus it is most efficient to be 3381061SN/A * able to search by the sequence number alone. 3391061SN/A */ 3401061SN/A std::map<InstSeqNum, DynInstPtr> nonSpecInsts; 3411061SN/A 3422292SN/A typedef typename std::map<InstSeqNum, DynInstPtr>::iterator NonSpecMapIt; 3432292SN/A 3442292SN/A /** Entry for the list age ordering by op class. */ 3452292SN/A struct ListOrderEntry { 3462292SN/A OpClass queueType; 3472292SN/A InstSeqNum oldestInst; 3482292SN/A }; 3492292SN/A 3502292SN/A /** List that contains the age order of the oldest instruction of each 3512292SN/A * ready queue. Used to select the oldest instruction available 3522292SN/A * among op classes. 3532326SN/A * @todo: Might be better to just move these entries around instead 3542326SN/A * of creating new ones every time the position changes due to an 3552326SN/A * instruction issuing. Not sure std::list supports this. 3562292SN/A */ 3572292SN/A std::list<ListOrderEntry> listOrder; 3582292SN/A 3592292SN/A typedef typename std::list<ListOrderEntry>::iterator ListOrderIt; 3602292SN/A 3612292SN/A /** Tracks if each ready queue is on the age order list. */ 3622292SN/A bool queueOnList[Num_OpClasses]; 3632292SN/A 3642292SN/A /** Iterators of each ready queue. Points to their spot in the age order 3652292SN/A * list. 3662292SN/A */ 3672292SN/A ListOrderIt readyIt[Num_OpClasses]; 3682292SN/A 3692292SN/A /** Add an op class to the age order list. */ 3702292SN/A void addToOrderList(OpClass op_class); 3712292SN/A 3722292SN/A /** 3732292SN/A * Called when the oldest instruction has been removed from a ready queue; 3742292SN/A * this places that ready queue into the proper spot in the age order list. 3752292SN/A */ 3762292SN/A void moveToYoungerInst(ListOrderIt age_order_it); 3772292SN/A 3782326SN/A DependencyGraph<DynInstPtr> dependGraph; 3792326SN/A 3802292SN/A ////////////////////////////////////// 3812292SN/A // Various parameters 3822292SN/A ////////////////////////////////////// 3832292SN/A 3842292SN/A /** IQ Resource Sharing Policy */ 3852292SN/A enum IQPolicy { 3862292SN/A Dynamic, 3872292SN/A Partitioned, 3882292SN/A Threshold 3892292SN/A }; 3902292SN/A 3912292SN/A /** IQ sharing policy for SMT. */ 3922292SN/A IQPolicy iqPolicy; 3932292SN/A 3942292SN/A /** Number of Total Threads*/ 3956221Snate@binkert.org ThreadID numThreads; 3962292SN/A 3972292SN/A /** Pointer to list of active threads. */ 3986221Snate@binkert.org std::list<ThreadID> *activeThreads; 3992292SN/A 4002292SN/A /** Per Thread IQ count */ 4012292SN/A unsigned count[Impl::MaxThreads]; 4022292SN/A 4032292SN/A /** Max IQ Entries Per Thread */ 4042292SN/A unsigned maxEntries[Impl::MaxThreads]; 4051060SN/A 4061060SN/A /** Number of free IQ entries left. */ 4071060SN/A unsigned freeEntries; 4081060SN/A 4091060SN/A /** The number of entries in the instruction queue. */ 4101060SN/A unsigned numEntries; 4111060SN/A 4121060SN/A /** The total number of instructions that can be issued in one cycle. */ 4131060SN/A unsigned totalWidth; 4141060SN/A 4152292SN/A /** The number of physical registers in the CPU. */ 4161060SN/A unsigned numPhysRegs; 4171060SN/A 4181060SN/A /** Delay between commit stage and the IQ. 4191060SN/A * @todo: Make there be a distinction between the delays within IEW. 4201060SN/A */ 4219184Sandreas.hansson@arm.com Cycles commitToIEWDelay; 4221060SN/A 4231060SN/A /** The sequence number of the squashed instruction. */ 4242292SN/A InstSeqNum squashedSeqNum[Impl::MaxThreads]; 4251060SN/A 4261060SN/A /** A cache of the recently woken registers. It is 1 if the register 4271060SN/A * has been woken up recently, and 0 if the register has been added 4281060SN/A * to the dependency graph and has not yet received its value. It 4291060SN/A * is basically a secondary scoreboard, and should pretty much mirror 4301060SN/A * the scoreboard that exists in the rename map. 4311060SN/A */ 4322292SN/A std::vector<bool> regScoreboard; 4331060SN/A 4342326SN/A /** Adds an instruction to the dependency graph, as a consumer. */ 4351061SN/A bool addToDependents(DynInstPtr &new_inst); 4361684SN/A 4372326SN/A /** Adds an instruction to the dependency graph, as a producer. */ 4382326SN/A void addToProducers(DynInstPtr &new_inst); 4391755SN/A 4402292SN/A /** Moves an instruction to the ready queue if it is ready. */ 4411684SN/A void addIfReady(DynInstPtr &inst); 4421684SN/A 4431684SN/A /** Debugging function to count how many entries are in the IQ. It does 4441684SN/A * a linear walk through the instructions, so do not call this function 4451684SN/A * during normal execution. 4461684SN/A */ 4471684SN/A int countInsts(); 4481684SN/A 4491684SN/A /** Debugging function to dump all the list sizes, as well as print 4501684SN/A * out the list of nonspeculative instructions. Should not be used 4511684SN/A * in any other capacity, but it has no harmful sideaffects. 4521684SN/A */ 4531684SN/A void dumpLists(); 4541062SN/A 4552292SN/A /** Debugging function to dump out all instructions that are in the 4562292SN/A * IQ. 4572292SN/A */ 4582292SN/A void dumpInsts(); 4592292SN/A 4602292SN/A /** Stat for number of instructions added. */ 4615999Snate@binkert.org Stats::Scalar iqInstsAdded; 4622292SN/A /** Stat for number of non-speculative instructions added. */ 4635999Snate@binkert.org Stats::Scalar iqNonSpecInstsAdded; 4642326SN/A 4655999Snate@binkert.org Stats::Scalar iqInstsIssued; 4662292SN/A /** Stat for number of integer instructions issued. */ 4675999Snate@binkert.org Stats::Scalar iqIntInstsIssued; 4682292SN/A /** Stat for number of floating point instructions issued. */ 4695999Snate@binkert.org Stats::Scalar iqFloatInstsIssued; 4702292SN/A /** Stat for number of branch instructions issued. */ 4715999Snate@binkert.org Stats::Scalar iqBranchInstsIssued; 4722292SN/A /** Stat for number of memory instructions issued. */ 4735999Snate@binkert.org Stats::Scalar iqMemInstsIssued; 4742292SN/A /** Stat for number of miscellaneous instructions issued. */ 4755999Snate@binkert.org Stats::Scalar iqMiscInstsIssued; 4762292SN/A /** Stat for number of squashed instructions that were ready to issue. */ 4775999Snate@binkert.org Stats::Scalar iqSquashedInstsIssued; 4782292SN/A /** Stat for number of squashed instructions examined when squashing. */ 4795999Snate@binkert.org Stats::Scalar iqSquashedInstsExamined; 4802292SN/A /** Stat for number of squashed instruction operands examined when 4812292SN/A * squashing. 4822292SN/A */ 4835999Snate@binkert.org Stats::Scalar iqSquashedOperandsExamined; 4842292SN/A /** Stat for number of non-speculative instructions removed due to a squash. 4852292SN/A */ 4865999Snate@binkert.org Stats::Scalar iqSquashedNonSpecRemoved; 4872727Sktlim@umich.edu // Also include number of instructions rescheduled and replayed. 4881062SN/A 4892727Sktlim@umich.edu /** Distribution of number of instructions in the queue. 4902727Sktlim@umich.edu * @todo: Need to create struct to track the entry time for each 4912727Sktlim@umich.edu * instruction. */ 4925999Snate@binkert.org// Stats::VectorDistribution queueResDist; 4932348SN/A /** Distribution of the number of instructions issued. */ 4945999Snate@binkert.org Stats::Distribution numIssuedDist; 4952727Sktlim@umich.edu /** Distribution of the cycles it takes to issue an instruction. 4962727Sktlim@umich.edu * @todo: Need to create struct to track the ready time for each 4972727Sktlim@umich.edu * instruction. */ 4985999Snate@binkert.org// Stats::VectorDistribution issueDelayDist; 4992301SN/A 5002348SN/A /** Number of times an instruction could not be issued because a 5012348SN/A * FU was busy. 5022348SN/A */ 5035999Snate@binkert.org Stats::Vector statFuBusy; 5045999Snate@binkert.org// Stats::Vector dist_unissued; 5052348SN/A /** Stat for total number issued for each instruction type. */ 5065999Snate@binkert.org Stats::Vector2d statIssuedInstType; 5072301SN/A 5082348SN/A /** Number of instructions issued per cycle. */ 5092326SN/A Stats::Formula issueRate; 5102727Sktlim@umich.edu 5112348SN/A /** Number of times the FU was busy. */ 5125999Snate@binkert.org Stats::Vector fuBusy; 5132348SN/A /** Number of times the FU was busy per instruction issued. */ 5142326SN/A Stats::Formula fuBusyRate; 5157897Shestness@cs.utexas.edu public: 5167897Shestness@cs.utexas.edu Stats::Scalar intInstQueueReads; 5177897Shestness@cs.utexas.edu Stats::Scalar intInstQueueWrites; 5187897Shestness@cs.utexas.edu Stats::Scalar intInstQueueWakeupAccesses; 5197897Shestness@cs.utexas.edu Stats::Scalar fpInstQueueReads; 5207897Shestness@cs.utexas.edu Stats::Scalar fpInstQueueWrites; 5217897Shestness@cs.utexas.edu Stats::Scalar fpInstQueueWakeupQccesses; 5227897Shestness@cs.utexas.edu 5237897Shestness@cs.utexas.edu Stats::Scalar intAluAccesses; 5247897Shestness@cs.utexas.edu Stats::Scalar fpAluAccesses; 5251060SN/A}; 5261060SN/A 5272292SN/A#endif //__CPU_O3_INST_QUEUE_HH__ 528