cpu.hh revision 11302
11689SN/A/*
29608Sandreas.hansson@arm.com * Copyright (c) 2011-2013 ARM Limited
39919Ssteve.reinhardt@amd.com * Copyright (c) 2013 Advanced Micro Devices, Inc.
48707Sandreas.hansson@arm.com * All rights reserved
58707Sandreas.hansson@arm.com *
68707Sandreas.hansson@arm.com * The license below extends only to copyright in the software and shall
78707Sandreas.hansson@arm.com * not be construed as granting a license to any other intellectual
88707Sandreas.hansson@arm.com * property including but not limited to intellectual property relating
98707Sandreas.hansson@arm.com * to a hardware implementation of the functionality of the software
108707Sandreas.hansson@arm.com * licensed hereunder.  You may use the software subject to the license
118707Sandreas.hansson@arm.com * terms below provided that you ensure that this notice is replicated
128707Sandreas.hansson@arm.com * unmodified and in its entirety in all distributions of the software,
138707Sandreas.hansson@arm.com * modified or unmodified, in source code or in binary form.
148707Sandreas.hansson@arm.com *
151689SN/A * Copyright (c) 2004-2005 The Regents of The University of Michigan
167897Shestness@cs.utexas.edu * Copyright (c) 2011 Regents of the University of California
171689SN/A * All rights reserved.
181689SN/A *
191689SN/A * Redistribution and use in source and binary forms, with or without
201689SN/A * modification, are permitted provided that the following conditions are
211689SN/A * met: redistributions of source code must retain the above copyright
221689SN/A * notice, this list of conditions and the following disclaimer;
231689SN/A * redistributions in binary form must reproduce the above copyright
241689SN/A * notice, this list of conditions and the following disclaimer in the
251689SN/A * documentation and/or other materials provided with the distribution;
261689SN/A * neither the name of the copyright holders nor the names of its
271689SN/A * contributors may be used to endorse or promote products derived from
281689SN/A * this software without specific prior written permission.
291689SN/A *
301689SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
311689SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
321689SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
331689SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
341689SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
351689SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
361689SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
371689SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
381689SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
391689SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
401689SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
412665Ssaidi@eecs.umich.edu *
422665Ssaidi@eecs.umich.edu * Authors: Kevin Lim
432756Sksewell@umich.edu *          Korey Sewell
447897Shestness@cs.utexas.edu *          Rick Strong
451689SN/A */
461689SN/A
472325SN/A#ifndef __CPU_O3_CPU_HH__
482325SN/A#define __CPU_O3_CPU_HH__
491060SN/A
501060SN/A#include <iostream>
511060SN/A#include <list>
522292SN/A#include <queue>
532292SN/A#include <set>
541681SN/A#include <vector>
551060SN/A
562980Sgblack@eecs.umich.edu#include "arch/types.hh"
571060SN/A#include "base/statistics.hh"
586658Snate@binkert.org#include "config/the_isa.hh"
591717SN/A#include "cpu/o3/comm.hh"
601717SN/A#include "cpu/o3/cpu_policy.hh"
612292SN/A#include "cpu/o3/scoreboard.hh"
622292SN/A#include "cpu/o3/thread_state.hh"
638229Snate@binkert.org#include "cpu/activity.hh"
648229Snate@binkert.org#include "cpu/base.hh"
658229Snate@binkert.org#include "cpu/simple_thread.hh"
668229Snate@binkert.org#include "cpu/timebuf.hh"
672817Sksewell@umich.edu//#include "cpu/o3/thread_context.hh"
688229Snate@binkert.org#include "params/DerivO3CPU.hh"
691060SN/A#include "sim/process.hh"
701060SN/A
712316SN/Atemplate <class>
722316SN/Aclass Checker;
732680Sktlim@umich.educlass ThreadContext;
742817Sksewell@umich.edutemplate <class>
752817Sksewell@umich.educlass O3ThreadContext;
762843Sktlim@umich.edu
772843Sktlim@umich.educlass Checkpoint;
782669Sktlim@umich.educlass MemObject;
791060SN/Aclass Process;
801060SN/A
818737Skoansin.tan@gmail.comstruct BaseCPUParams;
825529Snate@binkert.org
832733Sktlim@umich.educlass BaseO3CPU : public BaseCPU
841060SN/A{
851060SN/A    //Stuff that's pretty ISA independent will go here.
861060SN/A  public:
875529Snate@binkert.org    BaseO3CPU(BaseCPUParams *params);
882292SN/A
892292SN/A    void regStats();
901060SN/A};
911060SN/A
922348SN/A/**
932348SN/A * FullO3CPU class, has each of the stages (fetch through commit)
942348SN/A * within it, as well as all of the time buffers between stages.  The
952348SN/A * tick() function for the CPU is defined here.
962348SN/A */
971060SN/Atemplate <class Impl>
982733Sktlim@umich.educlass FullO3CPU : public BaseO3CPU
991060SN/A{
1001060SN/A  public:
1012325SN/A    // Typedefs from the Impl here.
1021060SN/A    typedef typename Impl::CPUPol CPUPolicy;
1031061SN/A    typedef typename Impl::DynInstPtr DynInstPtr;
1044329Sktlim@umich.edu    typedef typename Impl::O3CPU O3CPU;
1051060SN/A
1065595Sgblack@eecs.umich.edu    typedef O3ThreadState<Impl> ImplState;
1072292SN/A    typedef O3ThreadState<Impl> Thread;
1082292SN/A
1092292SN/A    typedef typename std::list<DynInstPtr>::iterator ListIt;
1102292SN/A
1112817Sksewell@umich.edu    friend class O3ThreadContext<Impl>;
1122829Sksewell@umich.edu
1131060SN/A  public:
1141060SN/A    enum Status {
1151060SN/A        Running,
1161060SN/A        Idle,
1171060SN/A        Halted,
1182307SN/A        Blocked,
1192307SN/A        SwitchedOut
1201060SN/A    };
1211060SN/A
1226022Sgblack@eecs.umich.edu    TheISA::TLB * itb;
1236022Sgblack@eecs.umich.edu    TheISA::TLB * dtb;
1243781Sgblack@eecs.umich.edu
1252292SN/A    /** Overall CPU status. */
1261060SN/A    Status _status;
1271060SN/A
1281060SN/A  private:
1298707Sandreas.hansson@arm.com
1308707Sandreas.hansson@arm.com    /**
1318707Sandreas.hansson@arm.com     * IcachePort class for instruction fetch.
1328707Sandreas.hansson@arm.com     */
1339608Sandreas.hansson@arm.com    class IcachePort : public MasterPort
1348707Sandreas.hansson@arm.com    {
1358707Sandreas.hansson@arm.com      protected:
1368707Sandreas.hansson@arm.com        /** Pointer to fetch. */
1378707Sandreas.hansson@arm.com        DefaultFetch<Impl> *fetch;
1388707Sandreas.hansson@arm.com
1398707Sandreas.hansson@arm.com      public:
1408707Sandreas.hansson@arm.com        /** Default constructor. */
1418707Sandreas.hansson@arm.com        IcachePort(DefaultFetch<Impl> *_fetch, FullO3CPU<Impl>* _cpu)
1429608Sandreas.hansson@arm.com            : MasterPort(_cpu->name() + ".icache_port", _cpu), fetch(_fetch)
1438707Sandreas.hansson@arm.com        { }
1448707Sandreas.hansson@arm.com
1458707Sandreas.hansson@arm.com      protected:
1468707Sandreas.hansson@arm.com
1478707Sandreas.hansson@arm.com        /** Timing version of receive.  Handles setting fetch to the
1488707Sandreas.hansson@arm.com         * proper status to start fetching. */
1498975Sandreas.hansson@arm.com        virtual bool recvTimingResp(PacketPtr pkt);
1508975Sandreas.hansson@arm.com        virtual void recvTimingSnoopReq(PacketPtr pkt) { }
1518707Sandreas.hansson@arm.com
1528707Sandreas.hansson@arm.com        /** Handles doing a retry of a failed fetch. */
15310713Sandreas.hansson@arm.com        virtual void recvReqRetry();
1548707Sandreas.hansson@arm.com    };
1558707Sandreas.hansson@arm.com
1568707Sandreas.hansson@arm.com    /**
1578707Sandreas.hansson@arm.com     * DcachePort class for the load/store queue.
1588707Sandreas.hansson@arm.com     */
1599608Sandreas.hansson@arm.com    class DcachePort : public MasterPort
1608707Sandreas.hansson@arm.com    {
1618707Sandreas.hansson@arm.com      protected:
1628707Sandreas.hansson@arm.com
1638707Sandreas.hansson@arm.com        /** Pointer to LSQ. */
1648707Sandreas.hansson@arm.com        LSQ<Impl> *lsq;
16510529Smorr@cs.wisc.edu        FullO3CPU<Impl> *cpu;
1668707Sandreas.hansson@arm.com
1678707Sandreas.hansson@arm.com      public:
1688707Sandreas.hansson@arm.com        /** Default constructor. */
1698707Sandreas.hansson@arm.com        DcachePort(LSQ<Impl> *_lsq, FullO3CPU<Impl>* _cpu)
17010529Smorr@cs.wisc.edu            : MasterPort(_cpu->name() + ".dcache_port", _cpu), lsq(_lsq),
17110529Smorr@cs.wisc.edu              cpu(_cpu)
1728707Sandreas.hansson@arm.com        { }
1738707Sandreas.hansson@arm.com
1748707Sandreas.hansson@arm.com      protected:
1758707Sandreas.hansson@arm.com
1768707Sandreas.hansson@arm.com        /** Timing version of receive.  Handles writing back and
1778707Sandreas.hansson@arm.com         * completing the load or store that has returned from
1788707Sandreas.hansson@arm.com         * memory. */
1798975Sandreas.hansson@arm.com        virtual bool recvTimingResp(PacketPtr pkt);
1808975Sandreas.hansson@arm.com        virtual void recvTimingSnoopReq(PacketPtr pkt);
1818707Sandreas.hansson@arm.com
1829608Sandreas.hansson@arm.com        virtual void recvFunctionalSnoop(PacketPtr pkt)
1839608Sandreas.hansson@arm.com        {
1849608Sandreas.hansson@arm.com            // @todo: Is there a need for potential invalidation here?
1859608Sandreas.hansson@arm.com        }
1869608Sandreas.hansson@arm.com
1878707Sandreas.hansson@arm.com        /** Handles doing a retry of the previous send. */
18810713Sandreas.hansson@arm.com        virtual void recvReqRetry();
1898707Sandreas.hansson@arm.com
1908707Sandreas.hansson@arm.com        /**
1918707Sandreas.hansson@arm.com         * As this CPU requires snooping to maintain the load store queue
1928707Sandreas.hansson@arm.com         * change the behaviour from the base CPU port.
1938707Sandreas.hansson@arm.com         *
1948711Sandreas.hansson@arm.com         * @return true since we have to snoop
1958707Sandreas.hansson@arm.com         */
1968922Swilliam.wang@arm.com        virtual bool isSnooping() const { return true; }
1978707Sandreas.hansson@arm.com    };
1988707Sandreas.hansson@arm.com
1991060SN/A    class TickEvent : public Event
2001060SN/A    {
2011060SN/A      private:
2022292SN/A        /** Pointer to the CPU. */
2031755SN/A        FullO3CPU<Impl> *cpu;
2041060SN/A
2051060SN/A      public:
2062292SN/A        /** Constructs a tick event. */
2071755SN/A        TickEvent(FullO3CPU<Impl> *c);
2082292SN/A
2092292SN/A        /** Processes a tick event, calling tick() on the CPU. */
2101060SN/A        void process();
2112292SN/A        /** Returns the description of the tick event. */
2125336Shines@cs.fsu.edu        const char *description() const;
2131060SN/A    };
2141060SN/A
2152292SN/A    /** The tick event used for scheduling CPU ticks. */
2161060SN/A    TickEvent tickEvent;
2171060SN/A
2182292SN/A    /** Schedule tick event, regardless of its current state. */
2199180Sandreas.hansson@arm.com    void scheduleTickEvent(Cycles delay)
2201060SN/A    {
2211060SN/A        if (tickEvent.squashed())
2229179Sandreas.hansson@arm.com            reschedule(tickEvent, clockEdge(delay));
2231060SN/A        else if (!tickEvent.scheduled())
2249179Sandreas.hansson@arm.com            schedule(tickEvent, clockEdge(delay));
2251060SN/A    }
2261060SN/A
2272292SN/A    /** Unschedule tick event, regardless of its current state. */
2281060SN/A    void unscheduleTickEvent()
2291060SN/A    {
2301060SN/A        if (tickEvent.scheduled())
2311060SN/A            tickEvent.squash();
2321060SN/A    }
2331060SN/A
2349444SAndreas.Sandberg@ARM.com    /**
23510913Sandreas.sandberg@arm.com     * Check if the pipeline has drained and signal drain done.
2369444SAndreas.Sandberg@ARM.com     *
2379444SAndreas.Sandberg@ARM.com     * This method checks if a drain has been requested and if the CPU
2389444SAndreas.Sandberg@ARM.com     * has drained successfully (i.e., there are no instructions in
2399444SAndreas.Sandberg@ARM.com     * the pipeline). If the CPU has drained, it deschedules the tick
2409444SAndreas.Sandberg@ARM.com     * event and signals the drain manager.
2419444SAndreas.Sandberg@ARM.com     *
2429444SAndreas.Sandberg@ARM.com     * @return False if a drain hasn't been requested or the CPU
2439444SAndreas.Sandberg@ARM.com     * hasn't drained, true otherwise.
2449444SAndreas.Sandberg@ARM.com     */
2459444SAndreas.Sandberg@ARM.com    bool tryDrain();
2469444SAndreas.Sandberg@ARM.com
2479444SAndreas.Sandberg@ARM.com    /**
2489444SAndreas.Sandberg@ARM.com     * Perform sanity checks after a drain.
2499444SAndreas.Sandberg@ARM.com     *
2509444SAndreas.Sandberg@ARM.com     * This method is called from drain() when it has determined that
2519444SAndreas.Sandberg@ARM.com     * the CPU is fully drained when gem5 is compiled with the NDEBUG
2529444SAndreas.Sandberg@ARM.com     * macro undefined. The intention of this method is to do more
2539444SAndreas.Sandberg@ARM.com     * extensive tests than the isDrained() method to weed out any
2549444SAndreas.Sandberg@ARM.com     * draining bugs.
2559444SAndreas.Sandberg@ARM.com     */
2569444SAndreas.Sandberg@ARM.com    void drainSanityCheck() const;
2579444SAndreas.Sandberg@ARM.com
2589444SAndreas.Sandberg@ARM.com    /** Check if a system is in a drained state. */
2599444SAndreas.Sandberg@ARM.com    bool isDrained() const;
2609444SAndreas.Sandberg@ARM.com
2611060SN/A  public:
2622292SN/A    /** Constructs a CPU with the given parameters. */
2635595Sgblack@eecs.umich.edu    FullO3CPU(DerivO3CPUParams *params);
2642292SN/A    /** Destructor. */
2651755SN/A    ~FullO3CPU();
2661060SN/A
2672292SN/A    /** Registers statistics. */
26811169Sandreas.hansson@arm.com    void regStats() override;
2691684SN/A
27010023Smatt.horsnell@ARM.com    ProbePointArg<PacketPtr> *ppInstAccessComplete;
27110023Smatt.horsnell@ARM.com    ProbePointArg<std::pair<DynInstPtr, PacketPtr> > *ppDataAccessComplete;
27210023Smatt.horsnell@ARM.com
27310023Smatt.horsnell@ARM.com    /** Register probe points. */
27411169Sandreas.hansson@arm.com    void regProbePoints() override;
27510023Smatt.horsnell@ARM.com
2765358Sgblack@eecs.umich.edu    void demapPage(Addr vaddr, uint64_t asn)
2775358Sgblack@eecs.umich.edu    {
2785358Sgblack@eecs.umich.edu        this->itb->demapPage(vaddr, asn);
2795358Sgblack@eecs.umich.edu        this->dtb->demapPage(vaddr, asn);
2805358Sgblack@eecs.umich.edu    }
2815358Sgblack@eecs.umich.edu
2825358Sgblack@eecs.umich.edu    void demapInstPage(Addr vaddr, uint64_t asn)
2835358Sgblack@eecs.umich.edu    {
2845358Sgblack@eecs.umich.edu        this->itb->demapPage(vaddr, asn);
2855358Sgblack@eecs.umich.edu    }
2865358Sgblack@eecs.umich.edu
2875358Sgblack@eecs.umich.edu    void demapDataPage(Addr vaddr, uint64_t asn)
2885358Sgblack@eecs.umich.edu    {
2895358Sgblack@eecs.umich.edu        this->dtb->demapPage(vaddr, asn);
2905358Sgblack@eecs.umich.edu    }
2915358Sgblack@eecs.umich.edu
2922292SN/A    /** Ticks CPU, calling tick() on each stage, and checking the overall
2932292SN/A     *  activity to see if the CPU should deschedule itself.
2942292SN/A     */
2951684SN/A    void tick();
2961684SN/A
2972292SN/A    /** Initialize the CPU */
29811169Sandreas.hansson@arm.com    void init() override;
2991060SN/A
30011169Sandreas.hansson@arm.com    void startup() override;
3019427SAndreas.Sandberg@ARM.com
3022834Sksewell@umich.edu    /** Returns the Number of Active Threads in the CPU */
3032834Sksewell@umich.edu    int numActiveThreads()
3042834Sksewell@umich.edu    { return activeThreads.size(); }
3052834Sksewell@umich.edu
3062829Sksewell@umich.edu    /** Add Thread to Active Threads List */
3076221Snate@binkert.org    void activateThread(ThreadID tid);
3082875Sksewell@umich.edu
3092875Sksewell@umich.edu    /** Remove Thread from Active Threads List */
3106221Snate@binkert.org    void deactivateThread(ThreadID tid);
3112829Sksewell@umich.edu
3122292SN/A    /** Setup CPU to insert a thread's context */
3136221Snate@binkert.org    void insertThread(ThreadID tid);
3141060SN/A
3152292SN/A    /** Remove all of a thread's context from CPU */
3166221Snate@binkert.org    void removeThread(ThreadID tid);
3172292SN/A
3182292SN/A    /** Count the Total Instructions Committed in the CPU. */
31911169Sandreas.hansson@arm.com    Counter totalInsts() const override;
3208834Satgutier@umich.edu
3218834Satgutier@umich.edu    /** Count the Total Ops (including micro ops) committed in the CPU. */
32211169Sandreas.hansson@arm.com    Counter totalOps() const override;
3232292SN/A
3242292SN/A    /** Add Thread to Active Threads List. */
32511169Sandreas.hansson@arm.com    void activateContext(ThreadID tid) override;
3262292SN/A
3272292SN/A    /** Remove Thread from Active Threads List */
32811169Sandreas.hansson@arm.com    void suspendContext(ThreadID tid) override;
3292292SN/A
3302292SN/A    /** Remove Thread from Active Threads List &&
3312292SN/A     *  Remove Thread Context from CPU.
3322292SN/A     */
33311169Sandreas.hansson@arm.com    void haltContext(ThreadID tid) override;
3342292SN/A
3352292SN/A    /** Update The Order In Which We Process Threads. */
3362292SN/A    void updateThreadPriority();
3372292SN/A
3389444SAndreas.Sandberg@ARM.com    /** Is the CPU draining? */
33910913Sandreas.sandberg@arm.com    bool isDraining() const { return drainState() == DrainState::Draining; }
3409444SAndreas.Sandberg@ARM.com
34111168Sandreas.hansson@arm.com    void serializeThread(CheckpointOut &cp, ThreadID tid) const override;
34211168Sandreas.hansson@arm.com    void unserializeThread(CheckpointIn &cp, ThreadID tid) override;
3432864Sktlim@umich.edu
3442864Sktlim@umich.edu  public:
3455595Sgblack@eecs.umich.edu    /** Executes a syscall.
3465595Sgblack@eecs.umich.edu     * @todo: Determine if this needs to be virtual.
3472292SN/A     */
3486221Snate@binkert.org    void syscall(int64_t callnum, ThreadID tid);
3492292SN/A
3502843Sktlim@umich.edu    /** Starts draining the CPU's pipeline of all instructions in
3512843Sktlim@umich.edu     * order to stop all memory accesses. */
35211168Sandreas.hansson@arm.com    DrainState drain() override;
3532843Sktlim@umich.edu
3542843Sktlim@umich.edu    /** Resumes execution after a drain. */
35511168Sandreas.hansson@arm.com    void drainResume() override;
3562292SN/A
3579444SAndreas.Sandberg@ARM.com    /**
3589444SAndreas.Sandberg@ARM.com     * Commit has reached a safe point to drain a thread.
3599444SAndreas.Sandberg@ARM.com     *
3609444SAndreas.Sandberg@ARM.com     * Commit calls this method to inform the pipeline that it has
3619444SAndreas.Sandberg@ARM.com     * reached a point where it is not executed microcode and is about
3629444SAndreas.Sandberg@ARM.com     * to squash uncommitted instructions to fully drain the pipeline.
3639444SAndreas.Sandberg@ARM.com     */
3649444SAndreas.Sandberg@ARM.com    void commitDrained(ThreadID tid);
3652843Sktlim@umich.edu
3662843Sktlim@umich.edu    /** Switches out this CPU. */
36711169Sandreas.hansson@arm.com    void switchOut() override;
3682316SN/A
3692348SN/A    /** Takes over from another CPU. */
37011169Sandreas.hansson@arm.com    void takeOverFrom(BaseCPU *oldCPU) override;
3711060SN/A
37211169Sandreas.hansson@arm.com    void verifyMemoryMode() const override;
3739523SAndreas.Sandberg@ARM.com
3741060SN/A    /** Get the current instruction sequence number, and increment it. */
3752316SN/A    InstSeqNum getAndIncrementInstSeq()
3762316SN/A    { return globalSeqNum++; }
3771060SN/A
3785595Sgblack@eecs.umich.edu    /** Traps to handle given fault. */
37910417Sandreas.hansson@arm.com    void trap(const Fault &fault, ThreadID tid, const StaticInstPtr &inst);
3805595Sgblack@eecs.umich.edu
3815702Ssaidi@eecs.umich.edu    /** HW return from error interrupt. */
3826221Snate@binkert.org    Fault hwrei(ThreadID tid);
3835702Ssaidi@eecs.umich.edu
3846221Snate@binkert.org    bool simPalCheck(int palFunc, ThreadID tid);
3855702Ssaidi@eecs.umich.edu
3865595Sgblack@eecs.umich.edu    /** Returns the Fault for any valid interrupt. */
3875595Sgblack@eecs.umich.edu    Fault getInterrupts();
3885595Sgblack@eecs.umich.edu
3895595Sgblack@eecs.umich.edu    /** Processes any an interrupt fault. */
39010379Sandreas.hansson@arm.com    void processInterrupts(const Fault &interrupt);
3915595Sgblack@eecs.umich.edu
3925595Sgblack@eecs.umich.edu    /** Halts the CPU. */
3935595Sgblack@eecs.umich.edu    void halt() { panic("Halt not implemented!\n"); }
3945595Sgblack@eecs.umich.edu
3952348SN/A    /** Register accessors.  Index refers to the physical register index. */
3965595Sgblack@eecs.umich.edu
3975595Sgblack@eecs.umich.edu    /** Reads a miscellaneous register. */
39810698Sandreas.hansson@arm.com    TheISA::MiscReg readMiscRegNoEffect(int misc_reg, ThreadID tid) const;
3995595Sgblack@eecs.umich.edu
4005595Sgblack@eecs.umich.edu    /** Reads a misc. register, including any side effects the read
4015595Sgblack@eecs.umich.edu     * might have as defined by the architecture.
4025595Sgblack@eecs.umich.edu     */
4036221Snate@binkert.org    TheISA::MiscReg readMiscReg(int misc_reg, ThreadID tid);
4045595Sgblack@eecs.umich.edu
4055595Sgblack@eecs.umich.edu    /** Sets a miscellaneous register. */
4066221Snate@binkert.org    void setMiscRegNoEffect(int misc_reg, const TheISA::MiscReg &val,
4076221Snate@binkert.org            ThreadID tid);
4085595Sgblack@eecs.umich.edu
4095595Sgblack@eecs.umich.edu    /** Sets a misc. register, including any side effects the write
4105595Sgblack@eecs.umich.edu     * might have as defined by the architecture.
4115595Sgblack@eecs.umich.edu     */
4125595Sgblack@eecs.umich.edu    void setMiscReg(int misc_reg, const TheISA::MiscReg &val,
4136221Snate@binkert.org            ThreadID tid);
4145595Sgblack@eecs.umich.edu
4151060SN/A    uint64_t readIntReg(int reg_idx);
4161060SN/A
4173781Sgblack@eecs.umich.edu    TheISA::FloatReg readFloatReg(int reg_idx);
4181060SN/A
4193781Sgblack@eecs.umich.edu    TheISA::FloatRegBits readFloatRegBits(int reg_idx);
4202455SN/A
4219920Syasuko.eckert@amd.com    TheISA::CCReg readCCReg(int reg_idx);
4229920Syasuko.eckert@amd.com
4231060SN/A    void setIntReg(int reg_idx, uint64_t val);
4241060SN/A
4253781Sgblack@eecs.umich.edu    void setFloatReg(int reg_idx, TheISA::FloatReg val);
4261060SN/A
4273781Sgblack@eecs.umich.edu    void setFloatRegBits(int reg_idx, TheISA::FloatRegBits val);
4282455SN/A
4299920Syasuko.eckert@amd.com    void setCCReg(int reg_idx, TheISA::CCReg val);
4309920Syasuko.eckert@amd.com
4316221Snate@binkert.org    uint64_t readArchIntReg(int reg_idx, ThreadID tid);
4321060SN/A
4336314Sgblack@eecs.umich.edu    float readArchFloatReg(int reg_idx, ThreadID tid);
4342292SN/A
4356221Snate@binkert.org    uint64_t readArchFloatRegInt(int reg_idx, ThreadID tid);
4362292SN/A
4379920Syasuko.eckert@amd.com    TheISA::CCReg readArchCCReg(int reg_idx, ThreadID tid);
4389920Syasuko.eckert@amd.com
4392348SN/A    /** Architectural register accessors.  Looks up in the commit
4402348SN/A     * rename table to obtain the true physical index of the
4412348SN/A     * architected register first, then accesses that physical
4422348SN/A     * register.
4432348SN/A     */
4446221Snate@binkert.org    void setArchIntReg(int reg_idx, uint64_t val, ThreadID tid);
4452292SN/A
4466314Sgblack@eecs.umich.edu    void setArchFloatReg(int reg_idx, float val, ThreadID tid);
4472292SN/A
4486221Snate@binkert.org    void setArchFloatRegInt(int reg_idx, uint64_t val, ThreadID tid);
4492292SN/A
4509920Syasuko.eckert@amd.com    void setArchCCReg(int reg_idx, TheISA::CCReg val, ThreadID tid);
4519920Syasuko.eckert@amd.com
4527720Sgblack@eecs.umich.edu    /** Sets the commit PC state of a specific thread. */
4537720Sgblack@eecs.umich.edu    void pcState(const TheISA::PCState &newPCState, ThreadID tid);
4547720Sgblack@eecs.umich.edu
4557720Sgblack@eecs.umich.edu    /** Reads the commit PC state of a specific thread. */
4567720Sgblack@eecs.umich.edu    TheISA::PCState pcState(ThreadID tid);
4577720Sgblack@eecs.umich.edu
4582348SN/A    /** Reads the commit PC of a specific thread. */
4597720Sgblack@eecs.umich.edu    Addr instAddr(ThreadID tid);
4602292SN/A
4614636Sgblack@eecs.umich.edu    /** Reads the commit micro PC of a specific thread. */
4627720Sgblack@eecs.umich.edu    MicroPC microPC(ThreadID tid);
4634636Sgblack@eecs.umich.edu
4642348SN/A    /** Reads the next PC of a specific thread. */
4657720Sgblack@eecs.umich.edu    Addr nextInstAddr(ThreadID tid);
4662756Sksewell@umich.edu
4675595Sgblack@eecs.umich.edu    /** Initiates a squash of all in-flight instructions for a given
4685595Sgblack@eecs.umich.edu     * thread.  The source of the squash is an external update of
4695595Sgblack@eecs.umich.edu     * state through the TC.
4705595Sgblack@eecs.umich.edu     */
4716221Snate@binkert.org    void squashFromTC(ThreadID tid);
4725595Sgblack@eecs.umich.edu
4731060SN/A    /** Function to add instruction onto the head of the list of the
4741060SN/A     *  instructions.  Used when new instructions are fetched.
4751060SN/A     */
4762292SN/A    ListIt addInst(DynInstPtr &inst);
4771060SN/A
4781060SN/A    /** Function to tell the CPU that an instruction has completed. */
4798834Satgutier@umich.edu    void instDone(ThreadID tid, DynInstPtr &inst);
4801060SN/A
4812325SN/A    /** Remove an instruction from the front end of the list.  There's
4822325SN/A     *  no restriction on location of the instruction.
4831060SN/A     */
4841061SN/A    void removeFrontInst(DynInstPtr &inst);
4851060SN/A
4862935Sksewell@umich.edu    /** Remove all instructions that are not currently in the ROB.
4872935Sksewell@umich.edu     *  There's also an option to not squash delay slot instructions.*/
4886221Snate@binkert.org    void removeInstsNotInROB(ThreadID tid);
4891060SN/A
4901062SN/A    /** Remove all instructions younger than the given sequence number. */
4916221Snate@binkert.org    void removeInstsUntil(const InstSeqNum &seq_num, ThreadID tid);
4922292SN/A
4932348SN/A    /** Removes the instruction pointed to by the iterator. */
4946221Snate@binkert.org    inline void squashInstIt(const ListIt &instIt, ThreadID tid);
4952292SN/A
4962348SN/A    /** Cleans up all instructions on the remove list. */
4972292SN/A    void cleanUpRemovedInsts();
4981062SN/A
4992348SN/A    /** Debug function to print all instructions on the list. */
5001060SN/A    void dumpInsts();
5011060SN/A
5021060SN/A  public:
5035737Scws3k@cs.virginia.edu#ifndef NDEBUG
5045737Scws3k@cs.virginia.edu    /** Count of total number of dynamic instructions in flight. */
5055737Scws3k@cs.virginia.edu    int instcount;
5065737Scws3k@cs.virginia.edu#endif
5075737Scws3k@cs.virginia.edu
5081060SN/A    /** List of all the instructions in flight. */
5092292SN/A    std::list<DynInstPtr> instList;
5101060SN/A
5112292SN/A    /** List of all the instructions that will be removed at the end of this
5122292SN/A     *  cycle.
5132292SN/A     */
5142292SN/A    std::queue<ListIt> removeList;
5152292SN/A
5162325SN/A#ifdef DEBUG
5172348SN/A    /** Debug structure to keep track of the sequence numbers still in
5182348SN/A     * flight.
5192348SN/A     */
5202292SN/A    std::set<InstSeqNum> snList;
5212325SN/A#endif
5222292SN/A
5232325SN/A    /** Records if instructions need to be removed this cycle due to
5242325SN/A     *  being retired or squashed.
5252292SN/A     */
5262292SN/A    bool removeInstsThisCycle;
5272292SN/A
5281060SN/A  protected:
5291060SN/A    /** The fetch stage. */
5301060SN/A    typename CPUPolicy::Fetch fetch;
5311060SN/A
5321060SN/A    /** The decode stage. */
5331060SN/A    typename CPUPolicy::Decode decode;
5341060SN/A
5351060SN/A    /** The dispatch stage. */
5361060SN/A    typename CPUPolicy::Rename rename;
5371060SN/A
5381060SN/A    /** The issue/execute/writeback stages. */
5391060SN/A    typename CPUPolicy::IEW iew;
5401060SN/A
5411060SN/A    /** The commit stage. */
5421060SN/A    typename CPUPolicy::Commit commit;
5431060SN/A
5441060SN/A    /** The register file. */
5459919Ssteve.reinhardt@amd.com    PhysRegFile regFile;
5461060SN/A
5471060SN/A    /** The free list. */
5481060SN/A    typename CPUPolicy::FreeList freeList;
5491060SN/A
5501060SN/A    /** The rename map. */
5512292SN/A    typename CPUPolicy::RenameMap renameMap[Impl::MaxThreads];
5522292SN/A
5532292SN/A    /** The commit rename map. */
5542292SN/A    typename CPUPolicy::RenameMap commitRenameMap[Impl::MaxThreads];
5551060SN/A
5561060SN/A    /** The re-order buffer. */
5571060SN/A    typename CPUPolicy::ROB rob;
5581060SN/A
5592292SN/A    /** Active Threads List */
5606221Snate@binkert.org    std::list<ThreadID> activeThreads;
5612292SN/A
5622292SN/A    /** Integer Register Scoreboard */
5632292SN/A    Scoreboard scoreboard;
5642292SN/A
5659384SAndreas.Sandberg@arm.com    std::vector<TheISA::ISA *> isa;
5666313Sgblack@eecs.umich.edu
5678707Sandreas.hansson@arm.com    /** Instruction port. Note that it has to appear after the fetch stage. */
5688707Sandreas.hansson@arm.com    IcachePort icachePort;
5698707Sandreas.hansson@arm.com
5708707Sandreas.hansson@arm.com    /** Data port. Note that it has to appear after the iew stages */
5718707Sandreas.hansson@arm.com    DcachePort dcachePort;
5728707Sandreas.hansson@arm.com
5731060SN/A  public:
5742292SN/A    /** Enum to give each stage a specific index, so when calling
5752292SN/A     *  activateStage() or deactivateStage(), they can specify which stage
5762292SN/A     *  is being activated/deactivated.
5772292SN/A     */
5782292SN/A    enum StageIdx {
5792292SN/A        FetchIdx,
5802292SN/A        DecodeIdx,
5812292SN/A        RenameIdx,
5822292SN/A        IEWIdx,
5832292SN/A        CommitIdx,
5842292SN/A        NumStages };
5852292SN/A
5861060SN/A    /** Typedefs from the Impl to get the structs that each of the
5871060SN/A     *  time buffers should use.
5881060SN/A     */
5891061SN/A    typedef typename CPUPolicy::TimeStruct TimeStruct;
5901060SN/A
5911061SN/A    typedef typename CPUPolicy::FetchStruct FetchStruct;
5921060SN/A
5931061SN/A    typedef typename CPUPolicy::DecodeStruct DecodeStruct;
5941060SN/A
5951061SN/A    typedef typename CPUPolicy::RenameStruct RenameStruct;
5961060SN/A
5971061SN/A    typedef typename CPUPolicy::IEWStruct IEWStruct;
5981060SN/A
5991060SN/A    /** The main time buffer to do backwards communication. */
6001060SN/A    TimeBuffer<TimeStruct> timeBuffer;
6011060SN/A
6021060SN/A    /** The fetch stage's instruction queue. */
6031060SN/A    TimeBuffer<FetchStruct> fetchQueue;
6041060SN/A
6051060SN/A    /** The decode stage's instruction queue. */
6061060SN/A    TimeBuffer<DecodeStruct> decodeQueue;
6071060SN/A
6081060SN/A    /** The rename stage's instruction queue. */
6091060SN/A    TimeBuffer<RenameStruct> renameQueue;
6101060SN/A
6111060SN/A    /** The IEW stage's instruction queue. */
6121060SN/A    TimeBuffer<IEWStruct> iewQueue;
6131060SN/A
6142348SN/A  private:
6152348SN/A    /** The activity recorder; used to tell if the CPU has any
6162348SN/A     * activity remaining or if it can go to idle and deschedule
6172348SN/A     * itself.
6182348SN/A     */
6192325SN/A    ActivityRecorder activityRec;
6201060SN/A
6212348SN/A  public:
6222348SN/A    /** Records that there was time buffer activity this cycle. */
6232325SN/A    void activityThisCycle() { activityRec.activity(); }
6242292SN/A
6252348SN/A    /** Changes a stage's status to active within the activity recorder. */
6262325SN/A    void activateStage(const StageIdx idx)
6272325SN/A    { activityRec.activateStage(idx); }
6282292SN/A
6292348SN/A    /** Changes a stage's status to inactive within the activity recorder. */
6302325SN/A    void deactivateStage(const StageIdx idx)
6312325SN/A    { activityRec.deactivateStage(idx); }
6322292SN/A
6332292SN/A    /** Wakes the CPU, rescheduling the CPU if it's not already active. */
6342292SN/A    void wakeCPU();
6352260SN/A
63611168Sandreas.hansson@arm.com    virtual void wakeup(ThreadID tid) override;
6375807Snate@binkert.org
6382292SN/A    /** Gets a free thread id. Use if thread ids change across system. */
6396221Snate@binkert.org    ThreadID getFreeTid();
6402292SN/A
6412292SN/A  public:
6422680Sktlim@umich.edu    /** Returns a pointer to a thread context. */
6436221Snate@binkert.org    ThreadContext *
6446221Snate@binkert.org    tcBase(ThreadID tid)
6451681SN/A    {
6462680Sktlim@umich.edu        return thread[tid]->getTC();
6472190SN/A    }
6482190SN/A
6492292SN/A    /** The global sequence number counter. */
6503093Sksewell@umich.edu    InstSeqNum globalSeqNum;//[Impl::MaxThreads];
6511060SN/A
6522348SN/A    /** Pointer to the checker, which can dynamically verify
6532348SN/A     * instruction results at run time.  This can be set to NULL if it
6542348SN/A     * is not being used.
6552348SN/A     */
6568733Sgeoffrey.blake@arm.com    Checker<Impl> *checker;
6572316SN/A
6582292SN/A    /** Pointer to the system. */
6591060SN/A    System *system;
6601060SN/A
6612348SN/A    /** Pointers to all of the threads in the CPU. */
6622292SN/A    std::vector<Thread *> thread;
6632260SN/A
6642292SN/A    /** Threads Scheduled to Enter CPU */
6652292SN/A    std::list<int> cpuWaitList;
6662292SN/A
6672292SN/A    /** The cycle that the CPU was last running, used for statistics. */
6689180Sandreas.hansson@arm.com    Cycles lastRunningCycle;
6692292SN/A
6702829Sksewell@umich.edu    /** The cycle that the CPU was last activated by a new thread*/
6712829Sksewell@umich.edu    Tick lastActivatedCycle;
6722829Sksewell@umich.edu
6732292SN/A    /** Mapping for system thread id to cpu id */
6746221Snate@binkert.org    std::map<ThreadID, unsigned> threadMap;
6752292SN/A
6762292SN/A    /** Available thread ids in the cpu*/
6776221Snate@binkert.org    std::vector<ThreadID> tids;
6782292SN/A
6795595Sgblack@eecs.umich.edu    /** CPU read function, forwards read to LSQ. */
6806974Stjones1@inf.ed.ac.uk    Fault read(RequestPtr &req, RequestPtr &sreqLow, RequestPtr &sreqHigh,
68111302Ssteve.reinhardt@amd.com               int load_idx)
6825595Sgblack@eecs.umich.edu    {
68311302Ssteve.reinhardt@amd.com        return this->iew.ldstQueue.read(req, sreqLow, sreqHigh, load_idx);
6845595Sgblack@eecs.umich.edu    }
6855595Sgblack@eecs.umich.edu
6865595Sgblack@eecs.umich.edu    /** CPU write function, forwards write to LSQ. */
6876974Stjones1@inf.ed.ac.uk    Fault write(RequestPtr &req, RequestPtr &sreqLow, RequestPtr &sreqHigh,
6887520Sgblack@eecs.umich.edu                uint8_t *data, int store_idx)
6895595Sgblack@eecs.umich.edu    {
6906974Stjones1@inf.ed.ac.uk        return this->iew.ldstQueue.write(req, sreqLow, sreqHigh,
6916974Stjones1@inf.ed.ac.uk                                         data, store_idx);
6925595Sgblack@eecs.umich.edu    }
6935595Sgblack@eecs.umich.edu
6948707Sandreas.hansson@arm.com    /** Used by the fetch unit to get a hold of the instruction port. */
69511169Sandreas.hansson@arm.com    MasterPort &getInstPort() override { return icachePort; }
6968707Sandreas.hansson@arm.com
6976974Stjones1@inf.ed.ac.uk    /** Get the dcache port (used to find block size for translations). */
69811169Sandreas.hansson@arm.com    MasterPort &getDataPort() override { return dcachePort; }
6996974Stjones1@inf.ed.ac.uk
7002292SN/A    /** Stat for total number of times the CPU is descheduled. */
7015999Snate@binkert.org    Stats::Scalar timesIdled;
7022292SN/A    /** Stat for total number of cycles the CPU spends descheduled. */
7035999Snate@binkert.org    Stats::Scalar idleCycles;
7048627SAli.Saidi@ARM.com    /** Stat for total number of cycles the CPU spends descheduled due to a
7058627SAli.Saidi@ARM.com     * quiesce operation or waiting for an interrupt. */
7068627SAli.Saidi@ARM.com    Stats::Scalar quiesceCycles;
7072292SN/A    /** Stat for the number of committed instructions per thread. */
7085999Snate@binkert.org    Stats::Vector committedInsts;
7098834Satgutier@umich.edu    /** Stat for the number of committed ops (including micro ops) per thread. */
7108834Satgutier@umich.edu    Stats::Vector committedOps;
7112292SN/A    /** Stat for the CPI per thread. */
7122292SN/A    Stats::Formula cpi;
7132292SN/A    /** Stat for the total CPI. */
7142292SN/A    Stats::Formula totalCpi;
7152292SN/A    /** Stat for the IPC per thread. */
7162292SN/A    Stats::Formula ipc;
7172292SN/A    /** Stat for the total IPC. */
7182292SN/A    Stats::Formula totalIpc;
7197897Shestness@cs.utexas.edu
7207897Shestness@cs.utexas.edu    //number of integer register file accesses
7217897Shestness@cs.utexas.edu    Stats::Scalar intRegfileReads;
7227897Shestness@cs.utexas.edu    Stats::Scalar intRegfileWrites;
7237897Shestness@cs.utexas.edu    //number of float register file accesses
7247897Shestness@cs.utexas.edu    Stats::Scalar fpRegfileReads;
7257897Shestness@cs.utexas.edu    Stats::Scalar fpRegfileWrites;
7269920Syasuko.eckert@amd.com    //number of CC register file accesses
7279920Syasuko.eckert@amd.com    Stats::Scalar ccRegfileReads;
7289920Syasuko.eckert@amd.com    Stats::Scalar ccRegfileWrites;
7297897Shestness@cs.utexas.edu    //number of misc
7307897Shestness@cs.utexas.edu    Stats::Scalar miscRegfileReads;
7317897Shestness@cs.utexas.edu    Stats::Scalar miscRegfileWrites;
7321060SN/A};
7331060SN/A
7342325SN/A#endif // __CPU_O3_CPU_HH__
735