comm.hh revision 7851:bb38f0c47ade
1/* 2 * Copyright (c) 2004-2006 The Regents of The University of Michigan 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions are 7 * met: redistributions of source code must retain the above copyright 8 * notice, this list of conditions and the following disclaimer; 9 * redistributions in binary form must reproduce the above copyright 10 * notice, this list of conditions and the following disclaimer in the 11 * documentation and/or other materials provided with the distribution; 12 * neither the name of the copyright holders nor the names of its 13 * contributors may be used to endorse or promote products derived from 14 * this software without specific prior written permission. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 27 * 28 * Authors: Kevin Lim 29 */ 30 31#ifndef __CPU_O3_COMM_HH__ 32#define __CPU_O3_COMM_HH__ 33 34#include <vector> 35 36#include "arch/types.hh" 37#include "base/types.hh" 38#include "cpu/inst_seq.hh" 39#include "sim/faults.hh" 40 41// Typedef for physical register index type. Although the Impl would be the 42// most likely location for this, there are a few classes that need this 43// typedef yet are not templated on the Impl. For now it will be defined here. 44typedef short int PhysRegIndex; 45 46/** Struct that defines the information passed from fetch to decode. */ 47template<class Impl> 48struct DefaultFetchDefaultDecode { 49 typedef typename Impl::DynInstPtr DynInstPtr; 50 51 int size; 52 53 DynInstPtr insts[Impl::MaxWidth]; 54 Fault fetchFault; 55 InstSeqNum fetchFaultSN; 56 bool clearFetchFault; 57}; 58 59/** Struct that defines the information passed from decode to rename. */ 60template<class Impl> 61struct DefaultDecodeDefaultRename { 62 typedef typename Impl::DynInstPtr DynInstPtr; 63 64 int size; 65 66 DynInstPtr insts[Impl::MaxWidth]; 67}; 68 69/** Struct that defines the information passed from rename to IEW. */ 70template<class Impl> 71struct DefaultRenameDefaultIEW { 72 typedef typename Impl::DynInstPtr DynInstPtr; 73 74 int size; 75 76 DynInstPtr insts[Impl::MaxWidth]; 77}; 78 79/** Struct that defines the information passed from IEW to commit. */ 80template<class Impl> 81struct DefaultIEWDefaultCommit { 82 typedef typename Impl::DynInstPtr DynInstPtr; 83 84 int size; 85 86 DynInstPtr insts[Impl::MaxWidth]; 87 88 bool squash[Impl::MaxThreads]; 89 bool branchMispredict[Impl::MaxThreads]; 90 DynInstPtr mispredictInst[Impl::MaxThreads]; 91 bool branchTaken[Impl::MaxThreads]; 92 Addr mispredPC[Impl::MaxThreads]; 93 TheISA::PCState pc[Impl::MaxThreads]; 94 InstSeqNum squashedSeqNum[Impl::MaxThreads]; 95 96 bool includeSquashInst[Impl::MaxThreads]; 97}; 98 99template<class Impl> 100struct IssueStruct { 101 typedef typename Impl::DynInstPtr DynInstPtr; 102 103 int size; 104 105 DynInstPtr insts[Impl::MaxWidth]; 106}; 107 108/** Struct that defines all backwards communication. */ 109template<class Impl> 110struct TimeBufStruct { 111 typedef typename Impl::DynInstPtr DynInstPtr; 112 struct decodeComm { 113 bool squash; 114 bool predIncorrect; 115 uint64_t branchAddr; 116 117 InstSeqNum doneSeqNum; 118 119 // @todo: Might want to package this kind of branch stuff into a single 120 // struct as it is used pretty frequently. 121 bool branchMispredict; 122 DynInstPtr mispredictInst; 123 bool branchTaken; 124 Addr mispredPC; 125 TheISA::PCState nextPC; 126 127 unsigned branchCount; 128 }; 129 130 decodeComm decodeInfo[Impl::MaxThreads]; 131 132 struct renameComm { 133 }; 134 135 renameComm renameInfo[Impl::MaxThreads]; 136 137 struct iewComm { 138 // Also eventually include skid buffer space. 139 bool usedIQ; 140 unsigned freeIQEntries; 141 bool usedLSQ; 142 unsigned freeLSQEntries; 143 144 unsigned iqCount; 145 unsigned ldstqCount; 146 147 unsigned dispatched; 148 unsigned dispatchedToLSQ; 149 }; 150 151 iewComm iewInfo[Impl::MaxThreads]; 152 153 struct commitComm { 154 bool usedROB; 155 unsigned freeROBEntries; 156 bool emptyROB; 157 158 bool squash; 159 bool robSquashing; 160 161 bool branchMispredict; 162 DynInstPtr mispredictInst; 163 bool branchTaken; 164 Addr mispredPC; 165 TheISA::PCState pc; 166 167 // Represents the instruction that has either been retired or 168 // squashed. Similar to having a single bus that broadcasts the 169 // retired or squashed sequence number. 170 InstSeqNum doneSeqNum; 171 172 //Just in case we want to do a commit/squash on a cycle 173 //(necessary for multiple ROBs?) 174 bool commitInsts; 175 InstSeqNum squashSeqNum; 176 177 // Communication specifically to the IQ to tell the IQ that it can 178 // schedule a non-speculative instruction. 179 InstSeqNum nonSpecSeqNum; 180 181 // Hack for now to send back an uncached access to the IEW stage. 182 bool uncached; 183 DynInstPtr uncachedLoad; 184 185 bool interruptPending; 186 bool clearInterrupt; 187 }; 188 189 commitComm commitInfo[Impl::MaxThreads]; 190 191 bool decodeBlock[Impl::MaxThreads]; 192 bool decodeUnblock[Impl::MaxThreads]; 193 bool renameBlock[Impl::MaxThreads]; 194 bool renameUnblock[Impl::MaxThreads]; 195 bool iewBlock[Impl::MaxThreads]; 196 bool iewUnblock[Impl::MaxThreads]; 197 bool commitBlock[Impl::MaxThreads]; 198 bool commitUnblock[Impl::MaxThreads]; 199}; 200 201#endif //__CPU_O3_COMM_HH__ 202