base.hh revision 11435:0f1b46dde3fa
1/*
2 * Copyright (c) 2011-2013 ARM Limited
3 * All rights reserved
4 *
5 * The license below extends only to copyright in the software and shall
6 * not be construed as granting a license to any other intellectual
7 * property including but not limited to intellectual property relating
8 * to a hardware implementation of the functionality of the software
9 * licensed hereunder.  You may use the software subject to the license
10 * terms below provided that you ensure that this notice is replicated
11 * unmodified and in its entirety in all distributions of the software,
12 * modified or unmodified, in source code or in binary form.
13 *
14 * Copyright (c) 2002-2005 The Regents of The University of Michigan
15 * Copyright (c) 2011 Regents of the University of California
16 * All rights reserved.
17 *
18 * Redistribution and use in source and binary forms, with or without
19 * modification, are permitted provided that the following conditions are
20 * met: redistributions of source code must retain the above copyright
21 * notice, this list of conditions and the following disclaimer;
22 * redistributions in binary form must reproduce the above copyright
23 * notice, this list of conditions and the following disclaimer in the
24 * documentation and/or other materials provided with the distribution;
25 * neither the name of the copyright holders nor the names of its
26 * contributors may be used to endorse or promote products derived from
27 * this software without specific prior written permission.
28 *
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
32 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
33 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
34 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
35 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
36 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
37 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
38 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
39 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
40 *
41 * Authors: Steve Reinhardt
42 *          Nathan Binkert
43 *          Rick Strong
44 */
45
46#ifndef __CPU_BASE_HH__
47#define __CPU_BASE_HH__
48
49#include <vector>
50
51// Before we do anything else, check if this build is the NULL ISA,
52// and if so stop here
53#include "config/the_isa.hh"
54#if THE_ISA == NULL_ISA
55#include "arch/null/cpu_dummy.hh"
56#else
57#include "arch/interrupts.hh"
58#include "arch/isa_traits.hh"
59#include "arch/microcode_rom.hh"
60#include "base/statistics.hh"
61#include "mem/mem_object.hh"
62#include "sim/eventq.hh"
63#include "sim/full_system.hh"
64#include "sim/insttracer.hh"
65#include "sim/probe/pmu.hh"
66#include "sim/system.hh"
67#include "debug/Mwait.hh"
68
69class BaseCPU;
70struct BaseCPUParams;
71class CheckerCPU;
72class ThreadContext;
73
74struct AddressMonitor
75{
76    AddressMonitor();
77    bool doMonitor(PacketPtr pkt);
78
79    bool armed;
80    Addr vAddr;
81    Addr pAddr;
82    uint64_t val;
83    bool waiting;   // 0=normal, 1=mwaiting
84    bool gotWakeup;
85};
86
87class CPUProgressEvent : public Event
88{
89  protected:
90    Tick _interval;
91    Counter lastNumInst;
92    BaseCPU *cpu;
93    bool _repeatEvent;
94
95  public:
96    CPUProgressEvent(BaseCPU *_cpu, Tick ival = 0);
97
98    void process();
99
100    void interval(Tick ival) { _interval = ival; }
101    Tick interval() { return _interval; }
102
103    void repeatEvent(bool repeat) { _repeatEvent = repeat; }
104
105    virtual const char *description() const;
106};
107
108class BaseCPU : public MemObject
109{
110  protected:
111
112    /// Instruction count used for SPARC misc register
113    /// @todo unify this with the counters that cpus individually keep
114    Tick instCnt;
115
116    // every cpu has an id, put it in the base cpu
117    // Set at initialization, only time a cpuId might change is during a
118    // takeover (which should be done from within the BaseCPU anyway,
119    // therefore no setCpuId() method is provided
120    int _cpuId;
121
122    /** Each cpu will have a socket ID that corresponds to its physical location
123     * in the system. This is usually used to bucket cpu cores under single DVFS
124     * domain. This information may also be required by the OS to identify the
125     * cpu core grouping (as in the case of ARM via MPIDR register)
126     */
127    const uint32_t _socketId;
128
129    /** instruction side request id that must be placed in all requests */
130    MasterID _instMasterId;
131
132    /** data side request id that must be placed in all requests */
133    MasterID _dataMasterId;
134
135    /** An intrenal representation of a task identifier within gem5. This is
136     * used so the CPU can add which taskId (which is an internal representation
137     * of the OS process ID) to each request so components in the memory system
138     * can track which process IDs are ultimately interacting with them
139     */
140    uint32_t _taskId;
141
142    /** The current OS process ID that is executing on this processor. This is
143     * used to generate a taskId */
144    uint32_t _pid;
145
146    /** Is the CPU switched out or active? */
147    bool _switchedOut;
148
149    /** Cache the cache line size that we get from the system */
150    const unsigned int _cacheLineSize;
151
152  public:
153
154    /**
155     * Purely virtual method that returns a reference to the data
156     * port. All subclasses must implement this method.
157     *
158     * @return a reference to the data port
159     */
160    virtual MasterPort &getDataPort() = 0;
161
162    /**
163     * Purely virtual method that returns a reference to the instruction
164     * port. All subclasses must implement this method.
165     *
166     * @return a reference to the instruction port
167     */
168    virtual MasterPort &getInstPort() = 0;
169
170    /** Reads this CPU's ID. */
171    int cpuId() const { return _cpuId; }
172
173    /** Reads this CPU's Socket ID. */
174    uint32_t socketId() const { return _socketId; }
175
176    /** Reads this CPU's unique data requestor ID */
177    MasterID dataMasterId() { return _dataMasterId; }
178    /** Reads this CPU's unique instruction requestor ID */
179    MasterID instMasterId() { return _instMasterId; }
180
181    /**
182     * Get a master port on this CPU. All CPUs have a data and
183     * instruction port, and this method uses getDataPort and
184     * getInstPort of the subclasses to resolve the two ports.
185     *
186     * @param if_name the port name
187     * @param idx ignored index
188     *
189     * @return a reference to the port with the given name
190     */
191    BaseMasterPort &getMasterPort(const std::string &if_name,
192                                  PortID idx = InvalidPortID) override;
193
194    /** Get cpu task id */
195    uint32_t taskId() const { return _taskId; }
196    /** Set cpu task id */
197    void taskId(uint32_t id) { _taskId = id; }
198
199    uint32_t getPid() const { return _pid; }
200    void setPid(uint32_t pid) { _pid = pid; }
201
202    inline void workItemBegin() { numWorkItemsStarted++; }
203    inline void workItemEnd() { numWorkItemsCompleted++; }
204    // @todo remove me after debugging with legion done
205    Tick instCount() { return instCnt; }
206
207    TheISA::MicrocodeRom microcodeRom;
208
209  protected:
210    std::vector<TheISA::Interrupts*> interrupts;
211
212  public:
213    TheISA::Interrupts *
214    getInterruptController(ThreadID tid)
215    {
216        if (interrupts.empty())
217            return NULL;
218
219        assert(interrupts.size() > tid);
220        return interrupts[tid];
221    }
222
223    virtual void wakeup(ThreadID tid) = 0;
224
225    void
226    postInterrupt(ThreadID tid, int int_num, int index)
227    {
228        interrupts[tid]->post(int_num, index);
229        if (FullSystem)
230            wakeup(tid);
231    }
232
233    void
234    clearInterrupt(ThreadID tid, int int_num, int index)
235    {
236        interrupts[tid]->clear(int_num, index);
237    }
238
239    void
240    clearInterrupts(ThreadID tid)
241    {
242        interrupts[tid]->clearAll();
243    }
244
245    bool
246    checkInterrupts(ThreadContext *tc) const
247    {
248        return FullSystem && interrupts[tc->threadId()]->checkInterrupts(tc);
249    }
250
251    class ProfileEvent : public Event
252    {
253      private:
254        BaseCPU *cpu;
255        Tick interval;
256
257      public:
258        ProfileEvent(BaseCPU *cpu, Tick interval);
259        void process();
260    };
261    ProfileEvent *profileEvent;
262
263  protected:
264    std::vector<ThreadContext *> threadContexts;
265
266    Trace::InstTracer * tracer;
267
268  public:
269
270
271    /** Invalid or unknown Pid. Possible when operating system is not present
272     *  or has not assigned a pid yet */
273    static const uint32_t invldPid = std::numeric_limits<uint32_t>::max();
274
275    // Mask to align PCs to MachInst sized boundaries
276    static const Addr PCMask = ~((Addr)sizeof(TheISA::MachInst) - 1);
277
278    /// Provide access to the tracer pointer
279    Trace::InstTracer * getTracer() { return tracer; }
280
281    /// Notify the CPU that the indicated context is now active.
282    virtual void activateContext(ThreadID thread_num) {}
283
284    /// Notify the CPU that the indicated context is now suspended.
285    virtual void suspendContext(ThreadID thread_num) {}
286
287    /// Notify the CPU that the indicated context is now halted.
288    virtual void haltContext(ThreadID thread_num) {}
289
290   /// Given a Thread Context pointer return the thread num
291   int findContext(ThreadContext *tc);
292
293   /// Given a thread num get tho thread context for it
294   virtual ThreadContext *getContext(int tn) { return threadContexts[tn]; }
295
296   /// Get the number of thread contexts available
297   unsigned numContexts() { return threadContexts.size(); }
298
299    /// Convert ContextID to threadID
300    ThreadID contextToThread(ContextID cid)
301    { return static_cast<ThreadID>(cid - threadContexts[0]->contextId()); }
302
303  public:
304    typedef BaseCPUParams Params;
305    const Params *params() const
306    { return reinterpret_cast<const Params *>(_params); }
307    BaseCPU(Params *params, bool is_checker = false);
308    virtual ~BaseCPU();
309
310    void init() override;
311    void startup() override;
312    void regStats() override;
313
314    void regProbePoints() override;
315
316    void registerThreadContexts();
317
318    /**
319     * Prepare for another CPU to take over execution.
320     *
321     * When this method exits, all internal state should have been
322     * flushed. After the method returns, the simulator calls
323     * takeOverFrom() on the new CPU with this CPU as its parameter.
324     */
325    virtual void switchOut();
326
327    /**
328     * Load the state of a CPU from the previous CPU object, invoked
329     * on all new CPUs that are about to be switched in.
330     *
331     * A CPU model implementing this method is expected to initialize
332     * its state from the old CPU and connect its memory (unless they
333     * are already connected) to the memories connected to the old
334     * CPU.
335     *
336     * @param cpu CPU to initialize read state from.
337     */
338    virtual void takeOverFrom(BaseCPU *cpu);
339
340    /**
341     * Flush all TLBs in the CPU.
342     *
343     * This method is mainly used to flush stale translations when
344     * switching CPUs. It is also exported to the Python world to
345     * allow it to request a TLB flush after draining the CPU to make
346     * it easier to compare traces when debugging
347     * handover/checkpointing.
348     */
349    void flushTLBs();
350
351    /**
352     * Determine if the CPU is switched out.
353     *
354     * @return True if the CPU is switched out, false otherwise.
355     */
356    bool switchedOut() const { return _switchedOut; }
357
358    /**
359     * Verify that the system is in a memory mode supported by the
360     * CPU.
361     *
362     * Implementations are expected to query the system for the
363     * current memory mode and ensure that it is what the CPU model
364     * expects. If the check fails, the implementation should
365     * terminate the simulation using fatal().
366     */
367    virtual void verifyMemoryMode() const { };
368
369    /**
370     *  Number of threads we're actually simulating (<= SMT_MAX_THREADS).
371     * This is a constant for the duration of the simulation.
372     */
373    ThreadID numThreads;
374
375    /**
376     * Vector of per-thread instruction-based event queues.  Used for
377     * scheduling events based on number of instructions committed by
378     * a particular thread.
379     */
380    EventQueue **comInstEventQueue;
381
382    /**
383     * Vector of per-thread load-based event queues.  Used for
384     * scheduling events based on number of loads committed by
385     *a particular thread.
386     */
387    EventQueue **comLoadEventQueue;
388
389    System *system;
390
391    /**
392     * Get the cache line size of the system.
393     */
394    inline unsigned int cacheLineSize() const { return _cacheLineSize; }
395
396    /**
397     * Serialize this object to the given output stream.
398     *
399     * @note CPU models should normally overload the serializeThread()
400     * method instead of the serialize() method as this provides a
401     * uniform data format for all CPU models and promotes better code
402     * reuse.
403     *
404     * @param os The stream to serialize to.
405     */
406    void serialize(CheckpointOut &cp) const override;
407
408    /**
409     * Reconstruct the state of this object from a checkpoint.
410     *
411     * @note CPU models should normally overload the
412     * unserializeThread() method instead of the unserialize() method
413     * as this provides a uniform data format for all CPU models and
414     * promotes better code reuse.
415
416     * @param cp The checkpoint use.
417     * @param section The section name of this object.
418     */
419    void unserialize(CheckpointIn &cp) override;
420
421    /**
422     * Serialize a single thread.
423     *
424     * @param os The stream to serialize to.
425     * @param tid ID of the current thread.
426     */
427    virtual void serializeThread(CheckpointOut &cp, ThreadID tid) const {};
428
429    /**
430     * Unserialize one thread.
431     *
432     * @param cp The checkpoint use.
433     * @param section The section name of this thread.
434     * @param tid ID of the current thread.
435     */
436    virtual void unserializeThread(CheckpointIn &cp, ThreadID tid) {};
437
438    virtual Counter totalInsts() const = 0;
439
440    virtual Counter totalOps() const = 0;
441
442    /**
443     * Schedule an event that exits the simulation loops after a
444     * predefined number of instructions.
445     *
446     * This method is usually called from the configuration script to
447     * get an exit event some time in the future. It is typically used
448     * when the script wants to simulate for a specific number of
449     * instructions rather than ticks.
450     *
451     * @param tid Thread monitor.
452     * @param insts Number of instructions into the future.
453     * @param cause Cause to signal in the exit event.
454     */
455    void scheduleInstStop(ThreadID tid, Counter insts, const char *cause);
456
457    /**
458     * Schedule an event that exits the simulation loops after a
459     * predefined number of load operations.
460     *
461     * This method is usually called from the configuration script to
462     * get an exit event some time in the future. It is typically used
463     * when the script wants to simulate for a specific number of
464     * loads rather than ticks.
465     *
466     * @param tid Thread monitor.
467     * @param loads Number of load instructions into the future.
468     * @param cause Cause to signal in the exit event.
469     */
470    void scheduleLoadStop(ThreadID tid, Counter loads, const char *cause);
471
472    /**
473     * Get the number of instructions executed by the specified thread
474     * on this CPU. Used by Python to control simulation.
475     *
476     * @param tid Thread monitor
477     * @return Number of instructions executed
478     */
479    uint64_t getCurrentInstCount(ThreadID tid);
480
481  public:
482    /**
483     * @{
484     * @name PMU Probe points.
485     */
486
487    /**
488     * Helper method to trigger PMU probes for a committed
489     * instruction.
490     *
491     * @param inst Instruction that just committed
492     */
493    virtual void probeInstCommit(const StaticInstPtr &inst);
494
495    /**
496     * Helper method to instantiate probe points belonging to this
497     * object.
498     *
499     * @param name Name of the probe point.
500     * @return A unique_ptr to the new probe point.
501     */
502    ProbePoints::PMUUPtr pmuProbePoint(const char *name);
503
504    /** CPU cycle counter */
505    ProbePoints::PMUUPtr ppCycles;
506
507    /**
508     * Instruction commit probe point.
509     *
510     * This probe point is triggered whenever one or more instructions
511     * are committed. It is normally triggered once for every
512     * instruction. However, CPU models committing bundles of
513     * instructions may call notify once for the entire bundle.
514     */
515    ProbePoints::PMUUPtr ppRetiredInsts;
516
517    /** Retired load instructions */
518    ProbePoints::PMUUPtr ppRetiredLoads;
519    /** Retired store instructions */
520    ProbePoints::PMUUPtr ppRetiredStores;
521
522    /** Retired branches (any type) */
523    ProbePoints::PMUUPtr ppRetiredBranches;
524
525    /** @} */
526
527
528
529    // Function tracing
530  private:
531    bool functionTracingEnabled;
532    std::ostream *functionTraceStream;
533    Addr currentFunctionStart;
534    Addr currentFunctionEnd;
535    Tick functionEntryTick;
536    void enableFunctionTrace();
537    void traceFunctionsInternal(Addr pc);
538
539  private:
540    static std::vector<BaseCPU *> cpuList;   //!< Static global cpu list
541
542  public:
543    void traceFunctions(Addr pc)
544    {
545        if (functionTracingEnabled)
546            traceFunctionsInternal(pc);
547    }
548
549    static int numSimulatedCPUs() { return cpuList.size(); }
550    static Counter numSimulatedInsts()
551    {
552        Counter total = 0;
553
554        int size = cpuList.size();
555        for (int i = 0; i < size; ++i)
556            total += cpuList[i]->totalInsts();
557
558        return total;
559    }
560
561    static Counter numSimulatedOps()
562    {
563        Counter total = 0;
564
565        int size = cpuList.size();
566        for (int i = 0; i < size; ++i)
567            total += cpuList[i]->totalOps();
568
569        return total;
570    }
571
572  public:
573    // Number of CPU cycles simulated
574    Stats::Scalar numCycles;
575    Stats::Scalar numWorkItemsStarted;
576    Stats::Scalar numWorkItemsCompleted;
577
578  private:
579    std::vector<AddressMonitor> addressMonitor;
580
581  public:
582    void armMonitor(ThreadID tid, Addr address);
583    bool mwait(ThreadID tid, PacketPtr pkt);
584    void mwaitAtomic(ThreadID tid, ThreadContext *tc, TheISA::TLB *dtb);
585    AddressMonitor *getCpuAddrMonitor(ThreadID tid)
586    {
587        assert(tid < numThreads);
588        return &addressMonitor[tid];
589    }
590};
591
592#endif // THE_ISA == NULL_ISA
593
594#endif // __CPU_BASE_HH__
595