1// Copyright (c) 2006-2007 The Regents of The University of Michigan
2// All rights reserved.
3//
4// Redistribution and use in source and binary forms, with or without
5// modification, are permitted provided that the following conditions are
6// met: redistributions of source code must retain the above copyright
7// notice, this list of conditions and the following disclaimer;
8// redistributions in binary form must reproduce the above copyright
9// notice, this list of conditions and the following disclaimer in the
10// documentation and/or other materials provided with the distribution;
11// neither the name of the copyright holders nor the names of its
12// contributors may be used to endorse or promote products derived from
13// this software without specific prior written permission.
14//
15// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
16// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
17// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
18// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
19// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
20// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
21// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
22// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
23// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
25// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26//
27// Authors: Ali Saidi
28//          Gabe Black
29//          Steve Reinhardt
30
31////////////////////////////////////////////////////////////////////
32//
33// Output include file directives.
34//
35
36output header {{
37#include <cstring>
38#include <iostream>
39#include <sstream>
40
41#include "arch/sparc/faults.hh"
42#include "arch/sparc/insts/blockmem.hh"
43#include "arch/sparc/insts/branch.hh"
44#include "arch/sparc/insts/integer.hh"
45#include "arch/sparc/insts/mem.hh"
46#include "arch/sparc/insts/micro.hh"
47#include "arch/sparc/insts/nop.hh"
48#include "arch/sparc/insts/priv.hh"
49#include "arch/sparc/insts/static_inst.hh"
50#include "arch/sparc/insts/trap.hh"
51#include "arch/sparc/insts/unimp.hh"
52#include "arch/sparc/insts/unknown.hh"
53#include "arch/sparc/isa_traits.hh"
54#include "arch/sparc/registers.hh"
55#include "base/condcodes.hh"
56#include "base/logging.hh"
57#include "cpu/static_inst.hh"
58#include "mem/packet.hh"
59#include "mem/request.hh"  // some constructors use MemReq flags
60}};
61
62output decoder {{
63#include <algorithm>
64
65#include "arch/sparc/decoder.hh"
66#include "base/loader/symtab.hh"
67#include "base/cprintf.hh"
68#include "base/fenv.hh"
69#include "cpu/thread_context.hh"  // for Jump::branchTarget()
70#include "mem/packet.hh"
71
72using namespace SparcISA;
73}};
74
75output exec {{
76#include "base/fenv.hh"
77
78#include <cmath>
79#include <limits>
80
81#include "arch/generic/memhelpers.hh"
82#include "arch/sparc/asi.hh"
83#include "cpu/base.hh"
84#include "cpu/exetrace.hh"
85#include "debug/Sparc.hh"
86#include "mem/packet.hh"
87#include "mem/packet_access.hh"
88#include "sim/full_system.hh"
89#include "sim/pseudo_inst.hh"
90#include "sim/sim_exit.hh"
91
92using namespace SparcISA;
93using namespace std;
94}};
95
96