static_inst.cc revision 9920
16691Stjones1@inf.ed.ac.uk/*
26691Stjones1@inf.ed.ac.uk * Copyright (c) 2009 The University of Edinburgh
39913Ssteve.reinhardt@amd.com * Copyright (c) 2013 Advanced Micro Devices, Inc.
46691Stjones1@inf.ed.ac.uk * All rights reserved.
56691Stjones1@inf.ed.ac.uk *
66691Stjones1@inf.ed.ac.uk * Redistribution and use in source and binary forms, with or without
76691Stjones1@inf.ed.ac.uk * modification, are permitted provided that the following conditions are
86691Stjones1@inf.ed.ac.uk * met: redistributions of source code must retain the above copyright
96691Stjones1@inf.ed.ac.uk * notice, this list of conditions and the following disclaimer;
106691Stjones1@inf.ed.ac.uk * redistributions in binary form must reproduce the above copyright
116691Stjones1@inf.ed.ac.uk * notice, this list of conditions and the following disclaimer in the
126691Stjones1@inf.ed.ac.uk * documentation and/or other materials provided with the distribution;
136691Stjones1@inf.ed.ac.uk * neither the name of the copyright holders nor the names of its
146691Stjones1@inf.ed.ac.uk * contributors may be used to endorse or promote products derived from
156691Stjones1@inf.ed.ac.uk * this software without specific prior written permission.
166691Stjones1@inf.ed.ac.uk *
176691Stjones1@inf.ed.ac.uk * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
186691Stjones1@inf.ed.ac.uk * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
196691Stjones1@inf.ed.ac.uk * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
206691Stjones1@inf.ed.ac.uk * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
216691Stjones1@inf.ed.ac.uk * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
226691Stjones1@inf.ed.ac.uk * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
236691Stjones1@inf.ed.ac.uk * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
246691Stjones1@inf.ed.ac.uk * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
256691Stjones1@inf.ed.ac.uk * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
266691Stjones1@inf.ed.ac.uk * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
276691Stjones1@inf.ed.ac.uk * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
286691Stjones1@inf.ed.ac.uk *
296691Stjones1@inf.ed.ac.uk * Authors: Timothy M. Jones
306691Stjones1@inf.ed.ac.uk */
316691Stjones1@inf.ed.ac.uk
326691Stjones1@inf.ed.ac.uk#include "arch/power/insts/static_inst.hh"
339913Ssteve.reinhardt@amd.com#include "cpu/reg_class.hh"
346691Stjones1@inf.ed.ac.uk
356691Stjones1@inf.ed.ac.ukusing namespace PowerISA;
366691Stjones1@inf.ed.ac.uk
376691Stjones1@inf.ed.ac.ukvoid
386691Stjones1@inf.ed.ac.ukPowerStaticInst::printReg(std::ostream &os, int reg) const
396691Stjones1@inf.ed.ac.uk{
409913Ssteve.reinhardt@amd.com    RegIndex rel_reg;
419913Ssteve.reinhardt@amd.com
429913Ssteve.reinhardt@amd.com    switch (regIdxToClass(reg, &rel_reg)) {
439913Ssteve.reinhardt@amd.com      case IntRegClass:
449913Ssteve.reinhardt@amd.com        ccprintf(os, "r%d", rel_reg);
459913Ssteve.reinhardt@amd.com        break;
469913Ssteve.reinhardt@amd.com      case FloatRegClass:
479913Ssteve.reinhardt@amd.com        ccprintf(os, "f%d", rel_reg);
489913Ssteve.reinhardt@amd.com        break;
499913Ssteve.reinhardt@amd.com      case MiscRegClass:
509913Ssteve.reinhardt@amd.com        switch (rel_reg) {
519913Ssteve.reinhardt@amd.com          case 0: ccprintf(os, "cr"); break;
529913Ssteve.reinhardt@amd.com          case 1: ccprintf(os, "xer"); break;
539913Ssteve.reinhardt@amd.com          case 2: ccprintf(os, "lr"); break;
549913Ssteve.reinhardt@amd.com          case 3: ccprintf(os, "ctr"); break;
559913Ssteve.reinhardt@amd.com          default: ccprintf(os, "unknown_reg");
569913Ssteve.reinhardt@amd.com            break;
576691Stjones1@inf.ed.ac.uk        }
589920Syasuko.eckert@amd.com      case CCRegClass:
599920Syasuko.eckert@amd.com        panic("printReg: POWER does not implement CCRegClass\n");
606691Stjones1@inf.ed.ac.uk    }
616691Stjones1@inf.ed.ac.uk}
626691Stjones1@inf.ed.ac.uk
636691Stjones1@inf.ed.ac.ukstd::string
646691Stjones1@inf.ed.ac.ukPowerStaticInst::generateDisassembly(Addr pc,
656691Stjones1@inf.ed.ac.uk                                       const SymbolTable *symtab) const
666691Stjones1@inf.ed.ac.uk{
676691Stjones1@inf.ed.ac.uk    std::stringstream ss;
686691Stjones1@inf.ed.ac.uk
696691Stjones1@inf.ed.ac.uk    ccprintf(ss, "%-10s ", mnemonic);
706691Stjones1@inf.ed.ac.uk
716691Stjones1@inf.ed.ac.uk    return ss.str();
726691Stjones1@inf.ed.ac.uk}
73