system.cc revision 12531
12567SN/A/*
212525Sandreas.sandberg@arm.com * Copyright (c) 2010, 2012-2013, 2015,2017-2018 ARM Limited
37585SAli.Saidi@arm.com * All rights reserved
47585SAli.Saidi@arm.com *
57585SAli.Saidi@arm.com * The license below extends only to copyright in the software and shall
67585SAli.Saidi@arm.com * not be construed as granting a license to any other intellectual
77585SAli.Saidi@arm.com * property including but not limited to intellectual property relating
87585SAli.Saidi@arm.com * to a hardware implementation of the functionality of the software
97585SAli.Saidi@arm.com * licensed hereunder.  You may use the software subject to the license
107585SAli.Saidi@arm.com * terms below provided that you ensure that this notice is replicated
117585SAli.Saidi@arm.com * unmodified and in its entirety in all distributions of the software,
127585SAli.Saidi@arm.com * modified or unmodified, in source code or in binary form.
137585SAli.Saidi@arm.com *
142567SN/A * Copyright (c) 2002-2006 The Regents of The University of Michigan
152567SN/A * All rights reserved.
162567SN/A *
172567SN/A * Redistribution and use in source and binary forms, with or without
182567SN/A * modification, are permitted provided that the following conditions are
192567SN/A * met: redistributions of source code must retain the above copyright
202567SN/A * notice, this list of conditions and the following disclaimer;
212567SN/A * redistributions in binary form must reproduce the above copyright
222567SN/A * notice, this list of conditions and the following disclaimer in the
232567SN/A * documentation and/or other materials provided with the distribution;
242567SN/A * neither the name of the copyright holders nor the names of its
252567SN/A * contributors may be used to endorse or promote products derived from
262567SN/A * this software without specific prior written permission.
272567SN/A *
282567SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
292567SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
302567SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
312567SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
322567SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
332567SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
342567SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
352567SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
362567SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
372567SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
382567SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
392665SN/A *
402665SN/A * Authors: Ali Saidi
412567SN/A */
422567SN/A
4311793Sbrandon.potter@amd.com#include "arch/arm/system.hh"
4411793Sbrandon.potter@amd.com
458229Snate@binkert.org#include <iostream>
468229Snate@binkert.org
4712531Sandreas.sandberg@arm.com#include "arch/arm/semihosting.hh"
488286SAli.Saidi@ARM.com#include "base/loader/object_file.hh"
498286SAli.Saidi@ARM.com#include "base/loader/symtab.hh"
508286SAli.Saidi@ARM.com#include "cpu/thread_context.hh"
5111793Sbrandon.potter@amd.com#include "mem/fs_translating_port_proxy.hh"
528286SAli.Saidi@ARM.com#include "mem/physical.hh"
5310037SARM gem5 Developers#include "sim/full_system.hh"
542567SN/A
557650SAli.Saidi@ARM.comusing namespace std;
567650SAli.Saidi@ARM.comusing namespace Linux;
572567SN/A
586757SAli.Saidi@ARM.comArmSystem::ArmSystem(Params *p)
5911234Sandreas.sandberg@arm.com    : System(p),
6011234Sandreas.sandberg@arm.com      bootLoaders(), bootldr(nullptr),
6111234Sandreas.sandberg@arm.com      _haveSecurity(p->have_security),
6210037SARM gem5 Developers      _haveLPAE(p->have_lpae),
6310037SARM gem5 Developers      _haveVirtualization(p->have_virtualization),
6410537Sandreas.hansson@arm.com      _genericTimer(nullptr),
6510037SARM gem5 Developers      _highestELIs64(p->highest_el_is_64),
6612525Sandreas.sandberg@arm.com      _resetAddr64(p->auto_reset_addr_64 ?
6712525Sandreas.sandberg@arm.com                   (kernelEntry & loadAddrMask) + loadAddrOffset :
6812525Sandreas.sandberg@arm.com                   p->reset_addr_64),
6910037SARM gem5 Developers      _physAddrRange64(p->phys_addr_range_64),
7010037SARM gem5 Developers      _haveLargeAsid64(p->have_large_asid_64),
7112005Sandreas.sandberg@arm.com      _m5opRange(p->m5ops_base ?
7212005Sandreas.sandberg@arm.com                 RangeSize(p->m5ops_base, 0x10000) :
7312005Sandreas.sandberg@arm.com                 AddrRange(1, 0)), // Create an empty range if disabled
7412531Sandreas.sandberg@arm.com      semihosting(p->semihosting),
7510037SARM gem5 Developers      multiProc(p->multi_proc)
762567SN/A{
7710037SARM gem5 Developers    // Check if the physical address range is valid
7810037SARM gem5 Developers    if (_highestELIs64 && (
7910037SARM gem5 Developers            _physAddrRange64 < 32 ||
8010037SARM gem5 Developers            _physAddrRange64 > 48 ||
8110037SARM gem5 Developers            (_physAddrRange64 % 4 != 0 && _physAddrRange64 != 42))) {
8210037SARM gem5 Developers        fatal("Invalid physical address range (%d)\n", _physAddrRange64);
8310037SARM gem5 Developers    }
8410037SARM gem5 Developers
8511234Sandreas.sandberg@arm.com    bootLoaders.reserve(p->boot_loader.size());
8611234Sandreas.sandberg@arm.com    for (const auto &bl : p->boot_loader) {
8711234Sandreas.sandberg@arm.com        std::unique_ptr<ObjectFile> obj;
8811234Sandreas.sandberg@arm.com        obj.reset(createObjectFile(bl));
898885SAli.Saidi@ARM.com
9011234Sandreas.sandberg@arm.com        fatal_if(!obj, "Could not read bootloader: %s\n", bl);
9111234Sandreas.sandberg@arm.com        bootLoaders.emplace_back(std::move(obj));
9211234Sandreas.sandberg@arm.com    }
938885SAli.Saidi@ARM.com
9411234Sandreas.sandberg@arm.com    if (kernel) {
9511234Sandreas.sandberg@arm.com        bootldr = getBootLoader(kernel);
9611234Sandreas.sandberg@arm.com    } else if (!bootLoaders.empty()) {
9711234Sandreas.sandberg@arm.com        // No kernel specified, default to the first boot loader
9811234Sandreas.sandberg@arm.com        bootldr = bootLoaders[0].get();
9911234Sandreas.sandberg@arm.com    }
10011234Sandreas.sandberg@arm.com
10111234Sandreas.sandberg@arm.com    if (!bootLoaders.empty() && !bootldr)
10211234Sandreas.sandberg@arm.com        fatal("Can't find a matching boot loader / kernel combination!");
10311234Sandreas.sandberg@arm.com
10411234Sandreas.sandberg@arm.com    if (bootldr) {
10511234Sandreas.sandberg@arm.com        bootldr->loadGlobalSymbols(debugSymbolTable);
10610037SARM gem5 Developers        if ((bootldr->getArch() == ObjectFile::Arm64) && !_highestELIs64) {
10710037SARM gem5 Developers            warn("Highest ARM exception-level set to AArch32 but bootloader "
10810037SARM gem5 Developers                  "is for AArch64. Assuming you wanted these to match.\n");
10910037SARM gem5 Developers            _highestELIs64 = true;
11010037SARM gem5 Developers        } else if ((bootldr->getArch() == ObjectFile::Arm) && _highestELIs64) {
11110037SARM gem5 Developers            warn("Highest ARM exception-level set to AArch64 but bootloader "
11210037SARM gem5 Developers                  "is for AArch32. Assuming you wanted these to match.\n");
11310037SARM gem5 Developers            _highestELIs64 = false;
11410037SARM gem5 Developers        }
11511234Sandreas.sandberg@arm.com    }
11610037SARM gem5 Developers
1178885SAli.Saidi@ARM.com    debugPrintkEvent = addKernelFuncEvent<DebugPrintkEvent>("dprintk");
1188706Sandreas.hansson@arm.com}
1198706Sandreas.hansson@arm.com
1208706Sandreas.hansson@arm.comvoid
1218706Sandreas.hansson@arm.comArmSystem::initState()
1228706Sandreas.hansson@arm.com{
1238706Sandreas.hansson@arm.com    // Moved from the constructor to here since it relies on the
1248706Sandreas.hansson@arm.com    // address map being resolved in the interconnect
1258706Sandreas.hansson@arm.com
1268706Sandreas.hansson@arm.com    // Call the initialisation of the super class
1278706Sandreas.hansson@arm.com    System::initState();
1288706Sandreas.hansson@arm.com
1298706Sandreas.hansson@arm.com    const Params* p = params();
1302567SN/A
1318885SAli.Saidi@ARM.com    if (bootldr) {
1328706Sandreas.hansson@arm.com        bootldr->loadSections(physProxy);
1338286SAli.Saidi@ARM.com
13410037SARM gem5 Developers        uint8_t jump_to_bl_32[] =
1358286SAli.Saidi@ARM.com        {
13610037SARM gem5 Developers            0x07, 0xf0, 0xa0, 0xe1  // branch to r7 in aarch32
1378286SAli.Saidi@ARM.com        };
13810037SARM gem5 Developers
13910037SARM gem5 Developers        uint8_t jump_to_bl_64[] =
14010037SARM gem5 Developers        {
14110037SARM gem5 Developers            0xe0, 0x00, 0x1f, 0xd6  // instruction "br x7" in aarch64
14210037SARM gem5 Developers        };
14310037SARM gem5 Developers
14410037SARM gem5 Developers        // write the jump to branch table into address 0
14510037SARM gem5 Developers        if (!_highestELIs64)
14610037SARM gem5 Developers            physProxy.writeBlob(0x0, jump_to_bl_32, sizeof(jump_to_bl_32));
14710037SARM gem5 Developers        else
14810037SARM gem5 Developers            physProxy.writeBlob(0x0, jump_to_bl_64, sizeof(jump_to_bl_64));
1498286SAli.Saidi@ARM.com
1508286SAli.Saidi@ARM.com        inform("Using bootloader at address %#x\n", bootldr->entryPoint());
1518286SAli.Saidi@ARM.com
1528286SAli.Saidi@ARM.com        // Put the address of the boot loader into r7 so we know
1538286SAli.Saidi@ARM.com        // where to branch to after the reset fault
1548286SAli.Saidi@ARM.com        // All other values needed by the boot loader to know what to do
1558885SAli.Saidi@ARM.com        if (!p->gic_cpu_addr || !p->flags_addr)
1568885SAli.Saidi@ARM.com            fatal("gic_cpu_addr && flags_addr must be set with bootloader\n");
1578885SAli.Saidi@ARM.com
1588286SAli.Saidi@ARM.com        for (int i = 0; i < threadContexts.size(); i++) {
15910037SARM gem5 Developers            if (!_highestELIs64)
16010037SARM gem5 Developers                threadContexts[i]->setIntReg(3, (kernelEntry & loadAddrMask) +
16110037SARM gem5 Developers                        loadAddrOffset);
1628286SAli.Saidi@ARM.com            threadContexts[i]->setIntReg(4, params()->gic_cpu_addr);
1638286SAli.Saidi@ARM.com            threadContexts[i]->setIntReg(5, params()->flags_addr);
1648286SAli.Saidi@ARM.com            threadContexts[i]->setIntReg(7, bootldr->entryPoint());
1658286SAli.Saidi@ARM.com        }
16610037SARM gem5 Developers        inform("Using kernel entry physical address at %#x\n",
16710037SARM gem5 Developers               (kernelEntry & loadAddrMask) + loadAddrOffset);
1688286SAli.Saidi@ARM.com    } else {
1698286SAli.Saidi@ARM.com        // Set the initial PC to be at start of the kernel code
17010037SARM gem5 Developers        if (!_highestELIs64)
17110037SARM gem5 Developers            threadContexts[0]->pcState((kernelEntry & loadAddrMask) +
17210037SARM gem5 Developers                    loadAddrOffset);
1738286SAli.Saidi@ARM.com    }
1742567SN/A}
1752567SN/A
17612317Sgiacomo.travaglini@arm.comArmSystem*
17712317Sgiacomo.travaglini@arm.comArmSystem::getArmSystem(ThreadContext *tc)
17812317Sgiacomo.travaglini@arm.com{
17912317Sgiacomo.travaglini@arm.com    ArmSystem *a_sys = dynamic_cast<ArmSystem *>(tc->getSystemPtr());
18012317Sgiacomo.travaglini@arm.com    assert(a_sys);
18112317Sgiacomo.travaglini@arm.com    return a_sys;
18212317Sgiacomo.travaglini@arm.com}
18312317Sgiacomo.travaglini@arm.com
18410037SARM gem5 Developersbool
18510037SARM gem5 DevelopersArmSystem::haveSecurity(ThreadContext *tc)
18610037SARM gem5 Developers{
18712317Sgiacomo.travaglini@arm.com    return FullSystem? getArmSystem(tc)->haveSecurity() : false;
18810037SARM gem5 Developers}
18910037SARM gem5 Developers
19010037SARM gem5 Developers
1916757SAli.Saidi@ARM.comArmSystem::~ArmSystem()
1922567SN/A{
1938286SAli.Saidi@ARM.com    if (debugPrintkEvent)
1948286SAli.Saidi@ARM.com        delete debugPrintkEvent;
1952567SN/A}
1962567SN/A
19711234Sandreas.sandberg@arm.comObjectFile *
19811234Sandreas.sandberg@arm.comArmSystem::getBootLoader(ObjectFile *const obj)
19911234Sandreas.sandberg@arm.com{
20011234Sandreas.sandberg@arm.com    for (auto &bl : bootLoaders) {
20111234Sandreas.sandberg@arm.com        if (bl->getArch() == obj->getArch())
20211234Sandreas.sandberg@arm.com            return bl.get();
20311234Sandreas.sandberg@arm.com    }
20411234Sandreas.sandberg@arm.com
20511234Sandreas.sandberg@arm.com    return nullptr;
20611234Sandreas.sandberg@arm.com}
20711234Sandreas.sandberg@arm.com
20810037SARM gem5 Developersbool
20910037SARM gem5 DevelopersArmSystem::haveLPAE(ThreadContext *tc)
21010037SARM gem5 Developers{
21112317Sgiacomo.travaglini@arm.com    return FullSystem? getArmSystem(tc)->haveLPAE() : false;
21210037SARM gem5 Developers}
21310037SARM gem5 Developers
21410037SARM gem5 Developersbool
21510037SARM gem5 DevelopersArmSystem::haveVirtualization(ThreadContext *tc)
21610037SARM gem5 Developers{
21712317Sgiacomo.travaglini@arm.com    return FullSystem? getArmSystem(tc)->haveVirtualization() : false;
21810037SARM gem5 Developers}
21910037SARM gem5 Developers
22010037SARM gem5 Developersbool
22110037SARM gem5 DevelopersArmSystem::highestELIs64(ThreadContext *tc)
22210037SARM gem5 Developers{
22312317Sgiacomo.travaglini@arm.com    return FullSystem? getArmSystem(tc)->highestELIs64() : true;
22410037SARM gem5 Developers}
22510037SARM gem5 Developers
22610037SARM gem5 DevelopersExceptionLevel
22710037SARM gem5 DevelopersArmSystem::highestEL(ThreadContext *tc)
22810037SARM gem5 Developers{
22912317Sgiacomo.travaglini@arm.com    return FullSystem? getArmSystem(tc)->highestEL() : EL1;
23010037SARM gem5 Developers}
23110037SARM gem5 Developers
23212318Sgiacomo.travaglini@arm.combool
23312318Sgiacomo.travaglini@arm.comArmSystem::haveEL(ThreadContext *tc, ExceptionLevel el)
23412318Sgiacomo.travaglini@arm.com{
23512318Sgiacomo.travaglini@arm.com    switch (el) {
23612318Sgiacomo.travaglini@arm.com      case EL0:
23712318Sgiacomo.travaglini@arm.com      case EL1:
23812318Sgiacomo.travaglini@arm.com        return true;
23912318Sgiacomo.travaglini@arm.com      case EL2:
24012318Sgiacomo.travaglini@arm.com        return haveVirtualization(tc);
24112318Sgiacomo.travaglini@arm.com      case EL3:
24212318Sgiacomo.travaglini@arm.com        return haveSecurity(tc);
24312318Sgiacomo.travaglini@arm.com      default:
24412318Sgiacomo.travaglini@arm.com        warn("Unimplemented Exception Level\n");
24512318Sgiacomo.travaglini@arm.com        return false;
24612318Sgiacomo.travaglini@arm.com    }
24712318Sgiacomo.travaglini@arm.com}
24812318Sgiacomo.travaglini@arm.com
24910037SARM gem5 DevelopersAddr
25010037SARM gem5 DevelopersArmSystem::resetAddr64(ThreadContext *tc)
25110037SARM gem5 Developers{
25212317Sgiacomo.travaglini@arm.com    return getArmSystem(tc)->resetAddr64();
25310037SARM gem5 Developers}
25410037SARM gem5 Developers
25510037SARM gem5 Developersuint8_t
25610037SARM gem5 DevelopersArmSystem::physAddrRange(ThreadContext *tc)
25710037SARM gem5 Developers{
25812317Sgiacomo.travaglini@arm.com    return getArmSystem(tc)->physAddrRange();
25910037SARM gem5 Developers}
26010037SARM gem5 Developers
26110037SARM gem5 DevelopersAddr
26210037SARM gem5 DevelopersArmSystem::physAddrMask(ThreadContext *tc)
26310037SARM gem5 Developers{
26412317Sgiacomo.travaglini@arm.com    return getArmSystem(tc)->physAddrMask();
26510037SARM gem5 Developers}
26610037SARM gem5 Developers
26710037SARM gem5 Developersbool
26810037SARM gem5 DevelopersArmSystem::haveLargeAsid64(ThreadContext *tc)
26910037SARM gem5 Developers{
27012317Sgiacomo.travaglini@arm.com    return getArmSystem(tc)->haveLargeAsid64();
27110037SARM gem5 Developers}
27210810Sbr@bsdpad.com
27312531Sandreas.sandberg@arm.combool
27412531Sandreas.sandberg@arm.comArmSystem::haveSemihosting(ThreadContext *tc)
27512531Sandreas.sandberg@arm.com{
27612531Sandreas.sandberg@arm.com    return getArmSystem(tc)->haveSemihosting();
27712531Sandreas.sandberg@arm.com}
27812531Sandreas.sandberg@arm.com
27912531Sandreas.sandberg@arm.comuint64_t
28012531Sandreas.sandberg@arm.comArmSystem::callSemihosting64(ThreadContext *tc,
28112531Sandreas.sandberg@arm.com                             uint32_t op, uint64_t param)
28212531Sandreas.sandberg@arm.com{
28312531Sandreas.sandberg@arm.com    ArmSystem *sys = getArmSystem(tc);
28412531Sandreas.sandberg@arm.com    return sys->semihosting->call64(tc, op, param);
28512531Sandreas.sandberg@arm.com}
28612531Sandreas.sandberg@arm.com
28712531Sandreas.sandberg@arm.comuint32_t
28812531Sandreas.sandberg@arm.comArmSystem::callSemihosting32(ThreadContext *tc,
28912531Sandreas.sandberg@arm.com                             uint32_t op, uint32_t param)
29012531Sandreas.sandberg@arm.com{
29112531Sandreas.sandberg@arm.com    ArmSystem *sys = getArmSystem(tc);
29212531Sandreas.sandberg@arm.com    return sys->semihosting->call32(tc, op, param);
29312531Sandreas.sandberg@arm.com}
29412531Sandreas.sandberg@arm.com
2956757SAli.Saidi@ARM.comArmSystem *
2966757SAli.Saidi@ARM.comArmSystemParams::create()
2972567SN/A{
2986757SAli.Saidi@ARM.com    return new ArmSystem(this);
2992567SN/A}
30010810Sbr@bsdpad.com
30110810Sbr@bsdpad.comvoid
30210810Sbr@bsdpad.comGenericArmSystem::initState()
30310810Sbr@bsdpad.com{
30410810Sbr@bsdpad.com    // Moved from the constructor to here since it relies on the
30510810Sbr@bsdpad.com    // address map being resolved in the interconnect
30610810Sbr@bsdpad.com
30710810Sbr@bsdpad.com    // Call the initialisation of the super class
30810810Sbr@bsdpad.com    ArmSystem::initState();
30910810Sbr@bsdpad.com}
31010810Sbr@bsdpad.com
31110810Sbr@bsdpad.comGenericArmSystem *
31210810Sbr@bsdpad.comGenericArmSystemParams::create()
31310810Sbr@bsdpad.com{
31410810Sbr@bsdpad.com
31510810Sbr@bsdpad.com    return new GenericArmSystem(this);
31610810Sbr@bsdpad.com}
317