m5ops.isa revision 8659
17639Sgblack@eecs.umich.edu// 27639Sgblack@eecs.umich.edu// Copyright (c) 2010 ARM Limited 310037SARM gem5 Developers// All rights reserved 47639Sgblack@eecs.umich.edu// 57639Sgblack@eecs.umich.edu// The license below extends only to copyright in the software and shall 67639Sgblack@eecs.umich.edu// not be construed as granting a license to any other intellectual 77639Sgblack@eecs.umich.edu// property including but not limited to intellectual property relating 87639Sgblack@eecs.umich.edu// to a hardware implementation of the functionality of the software 97639Sgblack@eecs.umich.edu// licensed hereunder. You may use the software subject to the license 107639Sgblack@eecs.umich.edu// terms below provided that you ensure that this notice is replicated 117639Sgblack@eecs.umich.edu// unmodified and in its entirety in all distributions of the software, 127639Sgblack@eecs.umich.edu// modified or unmodified, in source code or in binary form. 137639Sgblack@eecs.umich.edu// 147639Sgblack@eecs.umich.edu// Redistribution and use in source and binary forms, with or without 157639Sgblack@eecs.umich.edu// modification, are permitted provided that the following conditions are 167639Sgblack@eecs.umich.edu// met: redistributions of source code must retain the above copyright 177639Sgblack@eecs.umich.edu// notice, this list of conditions and the following disclaimer; 187639Sgblack@eecs.umich.edu// redistributions in binary form must reproduce the above copyright 197639Sgblack@eecs.umich.edu// notice, this list of conditions and the following disclaimer in the 207639Sgblack@eecs.umich.edu// documentation and/or other materials provided with the distribution; 217639Sgblack@eecs.umich.edu// neither the name of the copyright holders nor the names of its 227639Sgblack@eecs.umich.edu// contributors may be used to endorse or promote products derived from 237639Sgblack@eecs.umich.edu// this software without specific prior written permission. 247639Sgblack@eecs.umich.edu// 257639Sgblack@eecs.umich.edu// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 267639Sgblack@eecs.umich.edu// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 277639Sgblack@eecs.umich.edu// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 287639Sgblack@eecs.umich.edu// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 297639Sgblack@eecs.umich.edu// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 307639Sgblack@eecs.umich.edu// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 317639Sgblack@eecs.umich.edu// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 327639Sgblack@eecs.umich.edu// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 337639Sgblack@eecs.umich.edu// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 347639Sgblack@eecs.umich.edu// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 357639Sgblack@eecs.umich.edu// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 367639Sgblack@eecs.umich.edu// 377639Sgblack@eecs.umich.edu// Authors: Gene Wu 387639Sgblack@eecs.umich.edu 397639Sgblack@eecs.umich.edu 407639Sgblack@eecs.umich.edulet {{ 417639Sgblack@eecs.umich.edu header_output = "" 427639Sgblack@eecs.umich.edu decoder_output = ''' 437639Sgblack@eecs.umich.edu uint64_t join32to64(uint32_t r1, uint32_t r0) 447639Sgblack@eecs.umich.edu { 457639Sgblack@eecs.umich.edu uint64_t r = r1; 467639Sgblack@eecs.umich.edu r <<= 32; 477639Sgblack@eecs.umich.edu r |= r0; 487639Sgblack@eecs.umich.edu return r; 497639Sgblack@eecs.umich.edu } 507639Sgblack@eecs.umich.edu ''' 517639Sgblack@eecs.umich.edu exec_output = ''' 527639Sgblack@eecs.umich.edu uint64_t join32to64(uint32_t r1, uint32_t r0); 537639Sgblack@eecs.umich.edu ''' 547639Sgblack@eecs.umich.edu 557639Sgblack@eecs.umich.edu 567639Sgblack@eecs.umich.edu armCode = ''' 577639Sgblack@eecs.umich.edu PseudoInst::arm(xc->tcBase()); 587639Sgblack@eecs.umich.edu ''' 597639Sgblack@eecs.umich.edu armIop = InstObjParams("arm", "Arm", "PredOp", 607639Sgblack@eecs.umich.edu { "code": armCode, 617639Sgblack@eecs.umich.edu "predicate_test": predicateTest }, 627639Sgblack@eecs.umich.edu ["IsNonSpeculative"]) 637639Sgblack@eecs.umich.edu header_output += BasicDeclare.subst(armIop) 647639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(armIop) 657639Sgblack@eecs.umich.edu exec_output += PredOpExecute.subst(armIop) 667639Sgblack@eecs.umich.edu 677639Sgblack@eecs.umich.edu quiesceCode = ''' 687639Sgblack@eecs.umich.edu PseudoInst::quiesce(xc->tcBase()); 697639Sgblack@eecs.umich.edu ''' 707639Sgblack@eecs.umich.edu quiesceIop = InstObjParams("quiesce", "Quiesce", "PredOp", 717639Sgblack@eecs.umich.edu { "code": quiesceCode, 727639Sgblack@eecs.umich.edu "predicate_test": predicateTest }, 737639Sgblack@eecs.umich.edu ["IsNonSpeculative", "IsQuiesce"]) 747639Sgblack@eecs.umich.edu header_output += BasicDeclare.subst(quiesceIop) 757639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(quiesceIop) 767639Sgblack@eecs.umich.edu exec_output += QuiescePredOpExecute.subst(quiesceIop) 777639Sgblack@eecs.umich.edu 787639Sgblack@eecs.umich.edu quiesceNsCode = ''' 797639Sgblack@eecs.umich.edu PseudoInst::quiesceNs(xc->tcBase(), join32to64(R1, R0)); 807639Sgblack@eecs.umich.edu ''' 817639Sgblack@eecs.umich.edu 827639Sgblack@eecs.umich.edu quiesceNsIop = InstObjParams("quiesceNs", "QuiesceNs", "PredOp", 837639Sgblack@eecs.umich.edu { "code": quiesceNsCode, 847639Sgblack@eecs.umich.edu "predicate_test": predicateTest }, 857639Sgblack@eecs.umich.edu ["IsNonSpeculative", "IsQuiesce"]) 867639Sgblack@eecs.umich.edu header_output += BasicDeclare.subst(quiesceNsIop) 877639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(quiesceNsIop) 887639Sgblack@eecs.umich.edu exec_output += QuiescePredOpExecute.subst(quiesceNsIop) 897639Sgblack@eecs.umich.edu 907639Sgblack@eecs.umich.edu quiesceCyclesCode = ''' 917639Sgblack@eecs.umich.edu PseudoInst::quiesceCycles(xc->tcBase(), join32to64(R1, R0)); 927639Sgblack@eecs.umich.edu ''' 937639Sgblack@eecs.umich.edu 947639Sgblack@eecs.umich.edu quiesceCyclesIop = InstObjParams("quiesceCycles", "QuiesceCycles", "PredOp", 957639Sgblack@eecs.umich.edu { "code": quiesceCyclesCode, 967639Sgblack@eecs.umich.edu "predicate_test": predicateTest }, 9710037SARM gem5 Developers ["IsNonSpeculative", "IsQuiesce", "IsUnverifiable"]) 9810037SARM gem5 Developers header_output += BasicDeclare.subst(quiesceCyclesIop) 997639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(quiesceCyclesIop) 1007639Sgblack@eecs.umich.edu exec_output += QuiescePredOpExecute.subst(quiesceCyclesIop) 1017639Sgblack@eecs.umich.edu 1027639Sgblack@eecs.umich.edu quiesceTimeCode = ''' 1037639Sgblack@eecs.umich.edu uint64_t qt_val = PseudoInst::quiesceTime(xc->tcBase()); 1047639Sgblack@eecs.umich.edu R0 = bits(qt_val, 31, 0); 1057639Sgblack@eecs.umich.edu R1 = bits(qt_val, 63, 32); 1067639Sgblack@eecs.umich.edu ''' 1077639Sgblack@eecs.umich.edu 1087639Sgblack@eecs.umich.edu quiesceTimeIop = InstObjParams("quiesceTime", "QuiesceTime", "PredOp", 1097639Sgblack@eecs.umich.edu { "code": quiesceTimeCode, 1107639Sgblack@eecs.umich.edu "predicate_test": predicateTest }, 1117639Sgblack@eecs.umich.edu ["IsNonSpeculative", "IsUnverifiable"]) 1127639Sgblack@eecs.umich.edu header_output += BasicDeclare.subst(quiesceTimeIop) 1137639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(quiesceTimeIop) 1147639Sgblack@eecs.umich.edu exec_output += PredOpExecute.subst(quiesceTimeIop) 11510037SARM gem5 Developers 11610037SARM gem5 Developers rpnsCode = ''' 1177639Sgblack@eecs.umich.edu uint64_t rpns_val = PseudoInst::rpns(xc->tcBase()); 1187639Sgblack@eecs.umich.edu R0 = bits(rpns_val, 31, 0); 1197639Sgblack@eecs.umich.edu R1 = bits(rpns_val, 63, 32); 1207639Sgblack@eecs.umich.edu ''' 1217639Sgblack@eecs.umich.edu 1227639Sgblack@eecs.umich.edu rpnsIop = InstObjParams("rpns", "Rpns", "PredOp", 1237639Sgblack@eecs.umich.edu { "code": rpnsCode, 1247639Sgblack@eecs.umich.edu "predicate_test": predicateTest }, 1257639Sgblack@eecs.umich.edu ["IsNonSpeculative", "IsUnverifiable"]) 1267639Sgblack@eecs.umich.edu header_output += BasicDeclare.subst(rpnsIop) 1277639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(rpnsIop) 1287639Sgblack@eecs.umich.edu exec_output += PredOpExecute.subst(rpnsIop) 1297639Sgblack@eecs.umich.edu 1307639Sgblack@eecs.umich.edu wakeCpuCode = ''' 1317639Sgblack@eecs.umich.edu PseudoInst::wakeCPU(xc->tcBase(), join32to64(R1,R0)); 13210037SARM gem5 Developers ''' 13310037SARM gem5 Developers 13410037SARM gem5 Developers wakeCPUIop = InstObjParams("wakeCPU", "WakeCPU", "PredOp", 13510037SARM gem5 Developers { "code": wakeCpuCode, 13610037SARM gem5 Developers "predicate_test": predicateTest }, 13710037SARM gem5 Developers ["IsNonSpeculative", "IsUnverifiable"]) 13810037SARM gem5 Developers header_output += BasicDeclare.subst(wakeCPUIop) 13910037SARM gem5 Developers decoder_output += BasicConstructor.subst(wakeCPUIop) 14010037SARM gem5 Developers exec_output += PredOpExecute.subst(wakeCPUIop) 14110037SARM gem5 Developers 14210037SARM gem5 Developers deprecated_ivlbIop = InstObjParams("deprecated_ivlb", "Deprecated_ivlb", "PredOp", 14310037SARM gem5 Developers { "code": '''warn_once("Obsolete M5 ivlb instruction encountered.\\n");''', 14410037SARM gem5 Developers "predicate_test": predicateTest }) 14510037SARM gem5 Developers header_output += BasicDeclare.subst(deprecated_ivlbIop) 14610037SARM gem5 Developers decoder_output += BasicConstructor.subst(deprecated_ivlbIop) 14710037SARM gem5 Developers exec_output += PredOpExecute.subst(deprecated_ivlbIop) 14810037SARM gem5 Developers 14910037SARM gem5 Developers deprecated_ivleIop = InstObjParams("deprecated_ivle", "Deprecated_ivle", "PredOp", 15010037SARM gem5 Developers { "code": '''warn_once("Obsolete M5 ivle instruction encountered.\\n");''', 15110037SARM gem5 Developers "predicate_test": predicateTest }) 15210037SARM gem5 Developers header_output += BasicDeclare.subst(deprecated_ivleIop) 15310037SARM gem5 Developers decoder_output += BasicConstructor.subst(deprecated_ivleIop) 15410037SARM gem5 Developers exec_output += PredOpExecute.subst(deprecated_ivleIop) 15510037SARM gem5 Developers 15610037SARM gem5 Developers deprecated_exit_code = ''' 15710037SARM gem5 Developers warn_once("Obsolete M5 exit instruction encountered.\\n"); 15810037SARM gem5 Developers PseudoInst::m5exit(xc->tcBase(), 0); 15910037SARM gem5 Developers ''' 16010037SARM gem5 Developers 16110037SARM gem5 Developers deprecated_exitIop = InstObjParams("deprecated_exit", "Deprecated_exit", "PredOp", 16210037SARM gem5 Developers { "code": deprecated_exit_code, 16310037SARM gem5 Developers "predicate_test": predicateTest }, 1647639Sgblack@eecs.umich.edu ["No_OpClass", "IsNonSpeculative"]) 1657639Sgblack@eecs.umich.edu header_output += BasicDeclare.subst(deprecated_exitIop) 1667639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(deprecated_exitIop) 1677639Sgblack@eecs.umich.edu exec_output += PredOpExecute.subst(deprecated_exitIop) 1687639Sgblack@eecs.umich.edu 1697639Sgblack@eecs.umich.edu m5exit_code = ''' 1707639Sgblack@eecs.umich.edu PseudoInst::m5exit(xc->tcBase(), join32to64(R1, R0)); 1717639Sgblack@eecs.umich.edu ''' 1727639Sgblack@eecs.umich.edu m5exitIop = InstObjParams("m5exit", "M5exit", "PredOp", 1737639Sgblack@eecs.umich.edu { "code": m5exit_code, 1747639Sgblack@eecs.umich.edu "predicate_test": predicateTest }, 1757639Sgblack@eecs.umich.edu ["No_OpClass", "IsNonSpeculative"]) 1767639Sgblack@eecs.umich.edu header_output += BasicDeclare.subst(m5exitIop) 1777639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(m5exitIop) 1787639Sgblack@eecs.umich.edu exec_output += PredOpExecute.subst(m5exitIop) 1797639Sgblack@eecs.umich.edu 1807639Sgblack@eecs.umich.edu loadsymbolCode = ''' 1817639Sgblack@eecs.umich.edu PseudoInst::loadsymbol(xc->tcBase()); 1827639Sgblack@eecs.umich.edu ''' 1837639Sgblack@eecs.umich.edu 1847639Sgblack@eecs.umich.edu loadsymbolIop = InstObjParams("loadsymbol", "Loadsymbol", "PredOp", 1857639Sgblack@eecs.umich.edu { "code": loadsymbolCode, 1867639Sgblack@eecs.umich.edu "predicate_test": predicateTest }, 1877639Sgblack@eecs.umich.edu ["No_OpClass", "IsNonSpeculative"]) 1887639Sgblack@eecs.umich.edu header_output += BasicDeclare.subst(loadsymbolIop) 1897639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(loadsymbolIop) 1907639Sgblack@eecs.umich.edu exec_output += PredOpExecute.subst(loadsymbolIop) 1917639Sgblack@eecs.umich.edu 1927639Sgblack@eecs.umich.edu initparamCode = ''' 1937639Sgblack@eecs.umich.edu#if FULL_SYSTEM 1947639Sgblack@eecs.umich.edu uint64_t ip_val = PseudoInst::initParam(xc->tcBase()); 1957639Sgblack@eecs.umich.edu R0 = bits(ip_val, 31, 0); 1967639Sgblack@eecs.umich.edu R1 = bits(ip_val, 63, 32); 1977639Sgblack@eecs.umich.edu#else 1987639Sgblack@eecs.umich.edu PseudoInst::panicFsOnlyPseudoInst("initparam"); 1997639Sgblack@eecs.umich.edu#endif 2007639Sgblack@eecs.umich.edu ''' 2017639Sgblack@eecs.umich.edu 2027639Sgblack@eecs.umich.edu initparamIop = InstObjParams("initparam", "Initparam", "PredOp", 2037639Sgblack@eecs.umich.edu { "code": initparamCode, 2047639Sgblack@eecs.umich.edu "predicate_test": predicateTest }, 2057639Sgblack@eecs.umich.edu ["IsNonSpeculative"]) 2067639Sgblack@eecs.umich.edu header_output += BasicDeclare.subst(initparamIop) 2077639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(initparamIop) 2087639Sgblack@eecs.umich.edu exec_output += PredOpExecute.subst(initparamIop) 2097639Sgblack@eecs.umich.edu 2107639Sgblack@eecs.umich.edu resetstats_code = ''' 2117639Sgblack@eecs.umich.edu PseudoInst::resetstats(xc->tcBase(), join32to64(R1, R0), join32to64(R3, R2)); 21210037SARM gem5 Developers ''' 21310037SARM gem5 Developers 21410037SARM gem5 Developers resetstatsIop = InstObjParams("resetstats", "Resetstats", "PredOp", 21510037SARM gem5 Developers { "code": resetstats_code, 21610037SARM gem5 Developers "predicate_test": predicateTest }, 21710037SARM gem5 Developers ["IsNonSpeculative"]) 21810037SARM gem5 Developers header_output += BasicDeclare.subst(resetstatsIop) 21910037SARM gem5 Developers decoder_output += BasicConstructor.subst(resetstatsIop) 22010037SARM gem5 Developers exec_output += PredOpExecute.subst(resetstatsIop) 22110037SARM gem5 Developers 22210037SARM gem5 Developers dumpstats_code = ''' 22310037SARM gem5 Developers PseudoInst::dumpstats(xc->tcBase(), join32to64(R1, R0), join32to64(R3, R2)); 22410037SARM gem5 Developers ''' 22510037SARM gem5 Developers dumpstatsIop = InstObjParams("dumpstats", "Dumpstats", "PredOp", 22610037SARM gem5 Developers { "code": dumpstats_code, 22710037SARM gem5 Developers "predicate_test": predicateTest }, 22810037SARM gem5 Developers ["IsNonSpeculative"]) 22910037SARM gem5 Developers header_output += BasicDeclare.subst(dumpstatsIop) 23010037SARM gem5 Developers decoder_output += BasicConstructor.subst(dumpstatsIop) 23110037SARM gem5 Developers exec_output += PredOpExecute.subst(dumpstatsIop) 23210037SARM gem5 Developers 23310037SARM gem5 Developers dumpresetstats_code = ''' 23410037SARM gem5 Developers PseudoInst::dumpresetstats(xc->tcBase(), join32to64(R1, R0), join32to64(R3, R2)); 23510037SARM gem5 Developers ''' 23610037SARM gem5 Developers dumpresetstatsIop = InstObjParams("dumpresetstats", "Dumpresetstats", "PredOp", 23710037SARM gem5 Developers { "code": dumpresetstats_code, 23810037SARM gem5 Developers "predicate_test": predicateTest }, 23910037SARM gem5 Developers ["IsNonSpeculative"]) 24010037SARM gem5 Developers header_output += BasicDeclare.subst(dumpresetstatsIop) 24110037SARM gem5 Developers decoder_output += BasicConstructor.subst(dumpresetstatsIop) 24210037SARM gem5 Developers exec_output += PredOpExecute.subst(dumpresetstatsIop) 24310037SARM gem5 Developers 2447639Sgblack@eecs.umich.edu m5checkpoint_code = ''' 2457639Sgblack@eecs.umich.edu PseudoInst::m5checkpoint(xc->tcBase(), join32to64(R1, R0), join32to64(R3, R2)); 2467639Sgblack@eecs.umich.edu ''' 2477639Sgblack@eecs.umich.edu m5checkpointIop = InstObjParams("m5checkpoint", "M5checkpoint", "PredOp", 2487639Sgblack@eecs.umich.edu { "code": m5checkpoint_code, 2497639Sgblack@eecs.umich.edu "predicate_test": predicateTest }, 2507639Sgblack@eecs.umich.edu ["IsNonSpeculative"]) 2517639Sgblack@eecs.umich.edu header_output += BasicDeclare.subst(m5checkpointIop) 2527639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(m5checkpointIop) 2537639Sgblack@eecs.umich.edu exec_output += PredOpExecute.subst(m5checkpointIop) 2547639Sgblack@eecs.umich.edu 2557639Sgblack@eecs.umich.edu m5readfileCode = ''' 2567639Sgblack@eecs.umich.edu int n = 4; 2577639Sgblack@eecs.umich.edu uint64_t offset = getArgument(xc->tcBase(), n, sizeof(uint64_t), false); 2587639Sgblack@eecs.umich.edu R0 = PseudoInst::readfile(xc->tcBase(), R0, join32to64(R3,R2), offset); 2597639Sgblack@eecs.umich.edu ''' 2607639Sgblack@eecs.umich.edu m5readfileIop = InstObjParams("m5readfile", "M5readfile", "PredOp", 2617639Sgblack@eecs.umich.edu { "code": m5readfileCode, 2627639Sgblack@eecs.umich.edu "predicate_test": predicateTest }, 2637639Sgblack@eecs.umich.edu ["IsNonSpeculative"]) 2647639Sgblack@eecs.umich.edu header_output += BasicDeclare.subst(m5readfileIop) 2657639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(m5readfileIop) 2667639Sgblack@eecs.umich.edu exec_output += PredOpExecute.subst(m5readfileIop) 2677639Sgblack@eecs.umich.edu 2687639Sgblack@eecs.umich.edu m5breakIop = InstObjParams("m5break", "M5break", "PredOp", 2697639Sgblack@eecs.umich.edu { "code": "PseudoInst::debugbreak(xc->tcBase());", 2707639Sgblack@eecs.umich.edu "predicate_test": predicateTest }, 2717639Sgblack@eecs.umich.edu ["IsNonSpeculative"]) 2727639Sgblack@eecs.umich.edu header_output += BasicDeclare.subst(m5breakIop) 2737639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(m5breakIop) 2747639Sgblack@eecs.umich.edu exec_output += PredOpExecute.subst(m5breakIop) 2757639Sgblack@eecs.umich.edu 2767639Sgblack@eecs.umich.edu m5switchcpuIop = InstObjParams("m5switchcpu", "M5switchcpu", "PredOp", 2777639Sgblack@eecs.umich.edu { "code": "PseudoInst::switchcpu(xc->tcBase());", 2787639Sgblack@eecs.umich.edu "predicate_test": predicateTest }, 2797639Sgblack@eecs.umich.edu ["IsNonSpeculative"]) 2807639Sgblack@eecs.umich.edu header_output += BasicDeclare.subst(m5switchcpuIop) 2817639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(m5switchcpuIop) 2827639Sgblack@eecs.umich.edu exec_output += PredOpExecute.subst(m5switchcpuIop) 2837639Sgblack@eecs.umich.edu 2847639Sgblack@eecs.umich.edu m5addsymbolCode = ''' 2857639Sgblack@eecs.umich.edu PseudoInst::addsymbol(xc->tcBase(), join32to64(R1, R0), R2); 2867639Sgblack@eecs.umich.edu ''' 2877639Sgblack@eecs.umich.edu m5addsymbolIop = InstObjParams("m5addsymbol", "M5addsymbol", "PredOp", 2887639Sgblack@eecs.umich.edu { "code": m5addsymbolCode, 2897639Sgblack@eecs.umich.edu "predicate_test": predicateTest }, 2907639Sgblack@eecs.umich.edu ["IsNonSpeculative"]) 2917639Sgblack@eecs.umich.edu header_output += BasicDeclare.subst(m5addsymbolIop) 2927639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(m5addsymbolIop) 2937639Sgblack@eecs.umich.edu exec_output += PredOpExecute.subst(m5addsymbolIop) 2947639Sgblack@eecs.umich.edu 2957639Sgblack@eecs.umich.edu m5panicCode = '''panic("M5 panic instruction called at pc=%#x.", 2967639Sgblack@eecs.umich.edu xc->pcState().pc());''' 2977639Sgblack@eecs.umich.edu m5panicIop = InstObjParams("m5panic", "M5panic", "PredOp", 2987639Sgblack@eecs.umich.edu { "code": m5panicCode, 2997639Sgblack@eecs.umich.edu "predicate_test": predicateTest }, 3007639Sgblack@eecs.umich.edu ["IsNonSpeculative"]) 3017639Sgblack@eecs.umich.edu header_output += BasicDeclare.subst(m5panicIop) 3027639Sgblack@eecs.umich.edu decoder_output += BasicConstructor.subst(m5panicIop) 3037639Sgblack@eecs.umich.edu exec_output += PredOpExecute.subst(m5panicIop) 3047639Sgblack@eecs.umich.edu 3057639Sgblack@eecs.umich.edu m5workbeginCode = '''PseudoInst::workbegin( 3067639Sgblack@eecs.umich.edu xc->tcBase(), 3077639Sgblack@eecs.umich.edu join32to64(R1, R0), 30810037SARM gem5 Developers join32to64(R3, R2) 30910037SARM gem5 Developers );''' 31010037SARM gem5 Developers m5workbeginIop = InstObjParams("m5workbegin", "M5workbegin", "PredOp", 31110037SARM gem5 Developers { "code": m5workbeginCode, 31210037SARM gem5 Developers "predicate_test": predicateTest }, 31310037SARM gem5 Developers ["IsNonSpeculative"]) 31410037SARM gem5 Developers header_output += BasicDeclare.subst(m5workbeginIop) 31510037SARM gem5 Developers decoder_output += BasicConstructor.subst(m5workbeginIop) 31610037SARM gem5 Developers exec_output += PredOpExecute.subst(m5workbeginIop) 31710037SARM gem5 Developers 31810037SARM gem5 Developers m5workendCode = '''PseudoInst::workend( 31910037SARM gem5 Developers xc->tcBase(), 32010037SARM gem5 Developers join32to64(R1, R0), 32110037SARM gem5 Developers join32to64(R3, R2) 32210037SARM gem5 Developers );''' 32310037SARM gem5 Developers m5workendIop = InstObjParams("m5workend", "M5workend", "PredOp", 32410037SARM gem5 Developers { "code": m5workendCode, 32510037SARM gem5 Developers "predicate_test": predicateTest }, 32610037SARM gem5 Developers ["IsNonSpeculative"]) 32710037SARM gem5 Developers header_output += BasicDeclare.subst(m5workendIop) 32810037SARM gem5 Developers decoder_output += BasicConstructor.subst(m5workendIop) 32910037SARM gem5 Developers exec_output += PredOpExecute.subst(m5workendIop) 33010037SARM gem5 Developers 33110037SARM gem5 Developers}}; 33210037SARM gem5 Developers