misc64.cc revision 13364
110037SARM gem5 Developers/*
212538Sgiacomo.travaglini@arm.com * Copyright (c) 2011-2013,2017-2018 ARM Limited
310037SARM gem5 Developers * All rights reserved
410037SARM gem5 Developers *
510037SARM gem5 Developers * The license below extends only to copyright in the software and shall
610037SARM gem5 Developers * not be construed as granting a license to any other intellectual
710037SARM gem5 Developers * property including but not limited to intellectual property relating
810037SARM gem5 Developers * to a hardware implementation of the functionality of the software
910037SARM gem5 Developers * licensed hereunder.  You may use the software subject to the license
1010037SARM gem5 Developers * terms below provided that you ensure that this notice is replicated
1110037SARM gem5 Developers * unmodified and in its entirety in all distributions of the software,
1210037SARM gem5 Developers * modified or unmodified, in source code or in binary form.
1310037SARM gem5 Developers *
1410037SARM gem5 Developers * Redistribution and use in source and binary forms, with or without
1510037SARM gem5 Developers * modification, are permitted provided that the following conditions are
1610037SARM gem5 Developers * met: redistributions of source code must retain the above copyright
1710037SARM gem5 Developers * notice, this list of conditions and the following disclaimer;
1810037SARM gem5 Developers * redistributions in binary form must reproduce the above copyright
1910037SARM gem5 Developers * notice, this list of conditions and the following disclaimer in the
2010037SARM gem5 Developers * documentation and/or other materials provided with the distribution;
2110037SARM gem5 Developers * neither the name of the copyright holders nor the names of its
2210037SARM gem5 Developers * contributors may be used to endorse or promote products derived from
2310037SARM gem5 Developers * this software without specific prior written permission.
2410037SARM gem5 Developers *
2510037SARM gem5 Developers * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
2610037SARM gem5 Developers * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
2710037SARM gem5 Developers * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
2810037SARM gem5 Developers * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
2910037SARM gem5 Developers * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
3010037SARM gem5 Developers * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
3110037SARM gem5 Developers * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
3210037SARM gem5 Developers * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
3310037SARM gem5 Developers * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
3410037SARM gem5 Developers * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
3510037SARM gem5 Developers * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
3610037SARM gem5 Developers *
3710037SARM gem5 Developers * Authors: Gabe Black
3810037SARM gem5 Developers */
3910037SARM gem5 Developers
4010037SARM gem5 Developers#include "arch/arm/insts/misc64.hh"
4110037SARM gem5 Developers
4210037SARM gem5 Developersstd::string
4312538Sgiacomo.travaglini@arm.comImmOp64::generateDisassembly(Addr pc, const SymbolTable *symtab) const
4412538Sgiacomo.travaglini@arm.com{
4512538Sgiacomo.travaglini@arm.com    std::stringstream ss;
4612538Sgiacomo.travaglini@arm.com    printMnemonic(ss, "", false);
4712538Sgiacomo.travaglini@arm.com    ccprintf(ss, "#0x%x", imm);
4812538Sgiacomo.travaglini@arm.com    return ss.str();
4912538Sgiacomo.travaglini@arm.com}
5012538Sgiacomo.travaglini@arm.com
5112538Sgiacomo.travaglini@arm.comstd::string
5210037SARM gem5 DevelopersRegRegImmImmOp64::generateDisassembly(Addr pc, const SymbolTable *symtab) const
5310037SARM gem5 Developers{
5410037SARM gem5 Developers    std::stringstream ss;
5510037SARM gem5 Developers    printMnemonic(ss, "", false);
5612104Snathanael.premillieu@arm.com    printIntReg(ss, dest);
5710037SARM gem5 Developers    ss << ", ";
5812104Snathanael.premillieu@arm.com    printIntReg(ss, op1);
5910037SARM gem5 Developers    ccprintf(ss, ", #%d, #%d", imm1, imm2);
6010037SARM gem5 Developers    return ss.str();
6110037SARM gem5 Developers}
6210037SARM gem5 Developers
6310037SARM gem5 Developersstd::string
6410037SARM gem5 DevelopersRegRegRegImmOp64::generateDisassembly(
6512280Sgiacomo.travaglini@arm.com    Addr pc, const SymbolTable *symtab) const
6610037SARM gem5 Developers{
6710037SARM gem5 Developers    std::stringstream ss;
6810037SARM gem5 Developers    printMnemonic(ss, "", false);
6912104Snathanael.premillieu@arm.com    printIntReg(ss, dest);
7010037SARM gem5 Developers    ss << ", ";
7112104Snathanael.premillieu@arm.com    printIntReg(ss, op1);
7210037SARM gem5 Developers    ss << ", ";
7312104Snathanael.premillieu@arm.com    printIntReg(ss, op2);
7410037SARM gem5 Developers    ccprintf(ss, ", #%d", imm);
7510037SARM gem5 Developers    return ss.str();
7610037SARM gem5 Developers}
7710037SARM gem5 Developers
7810037SARM gem5 Developersstd::string
7910037SARM gem5 DevelopersUnknownOp64::generateDisassembly(Addr pc, const SymbolTable *symtab) const
8010037SARM gem5 Developers{
8112674Sgiacomo.travaglini@arm.com    return csprintf("%-10s (inst %#08x)", "unknown", machInst & mask(32));
8210037SARM gem5 Developers}
8312280Sgiacomo.travaglini@arm.com
8413364Sgiacomo.travaglini@arm.comFault
8513364Sgiacomo.travaglini@arm.comMiscRegOp64::trap(ThreadContext *tc, MiscRegIndex misc_reg,
8613364Sgiacomo.travaglini@arm.com                  ExceptionLevel el, uint32_t immediate) const
8713364Sgiacomo.travaglini@arm.com{
8813364Sgiacomo.travaglini@arm.com    bool is_vfp_neon = false;
8913364Sgiacomo.travaglini@arm.com
9013364Sgiacomo.travaglini@arm.com    // Check for traps to supervisor (FP/SIMD regs)
9113364Sgiacomo.travaglini@arm.com    if (el <= EL1 && checkEL1Trap(tc, misc_reg, el)) {
9213364Sgiacomo.travaglini@arm.com
9313364Sgiacomo.travaglini@arm.com        return std::make_shared<SupervisorTrap>(machInst, 0x1E00000,
9413364Sgiacomo.travaglini@arm.com                                                EC_TRAPPED_SIMD_FP);
9513364Sgiacomo.travaglini@arm.com    }
9613364Sgiacomo.travaglini@arm.com
9713364Sgiacomo.travaglini@arm.com    // Check for traps to hypervisor
9813364Sgiacomo.travaglini@arm.com    if ((ArmSystem::haveVirtualization(tc) && el <= EL2) &&
9913364Sgiacomo.travaglini@arm.com        checkEL2Trap(tc, misc_reg, el, &is_vfp_neon)) {
10013364Sgiacomo.travaglini@arm.com
10113364Sgiacomo.travaglini@arm.com        return std::make_shared<HypervisorTrap>(
10213364Sgiacomo.travaglini@arm.com            machInst, is_vfp_neon ? 0x1E00000 : immediate,
10313364Sgiacomo.travaglini@arm.com            is_vfp_neon ? EC_TRAPPED_SIMD_FP : EC_TRAPPED_MSR_MRS_64);
10413364Sgiacomo.travaglini@arm.com    }
10513364Sgiacomo.travaglini@arm.com
10613364Sgiacomo.travaglini@arm.com    // Check for traps to secure monitor
10713364Sgiacomo.travaglini@arm.com    if ((ArmSystem::haveSecurity(tc) && el <= EL3) &&
10813364Sgiacomo.travaglini@arm.com        checkEL3Trap(tc, misc_reg, el, &is_vfp_neon)) {
10913364Sgiacomo.travaglini@arm.com
11013364Sgiacomo.travaglini@arm.com        return std::make_shared<SecureMonitorTrap>(
11113364Sgiacomo.travaglini@arm.com            machInst,
11213364Sgiacomo.travaglini@arm.com            is_vfp_neon ? 0x1E00000 : immediate,
11313364Sgiacomo.travaglini@arm.com            is_vfp_neon ? EC_TRAPPED_SIMD_FP : EC_TRAPPED_MSR_MRS_64);
11413364Sgiacomo.travaglini@arm.com    }
11513364Sgiacomo.travaglini@arm.com
11613364Sgiacomo.travaglini@arm.com    return NoFault;
11713364Sgiacomo.travaglini@arm.com}
11813364Sgiacomo.travaglini@arm.com
11913364Sgiacomo.travaglini@arm.combool
12013364Sgiacomo.travaglini@arm.comMiscRegOp64::checkEL1Trap(ThreadContext *tc, const MiscRegIndex misc_reg,
12113364Sgiacomo.travaglini@arm.com                          ExceptionLevel el) const
12213364Sgiacomo.travaglini@arm.com{
12313364Sgiacomo.travaglini@arm.com    const CPACR cpacr = tc->readMiscReg(MISCREG_CPACR_EL1);
12413364Sgiacomo.travaglini@arm.com
12513364Sgiacomo.travaglini@arm.com    bool trap_to_sup = false;
12613364Sgiacomo.travaglini@arm.com    switch (misc_reg) {
12713364Sgiacomo.travaglini@arm.com      case MISCREG_FPCR:
12813364Sgiacomo.travaglini@arm.com      case MISCREG_FPSR:
12913364Sgiacomo.travaglini@arm.com      case MISCREG_FPEXC32_EL2:
13013364Sgiacomo.travaglini@arm.com        if ((el == EL0 && cpacr.fpen != 0x3) ||
13113364Sgiacomo.travaglini@arm.com            (el == EL1 && !(cpacr.fpen & 0x1)))
13213364Sgiacomo.travaglini@arm.com            trap_to_sup = true;
13313364Sgiacomo.travaglini@arm.com        break;
13413364Sgiacomo.travaglini@arm.com      default:
13513364Sgiacomo.travaglini@arm.com        break;
13613364Sgiacomo.travaglini@arm.com    }
13713364Sgiacomo.travaglini@arm.com    return trap_to_sup;
13813364Sgiacomo.travaglini@arm.com}
13913364Sgiacomo.travaglini@arm.com
14013364Sgiacomo.travaglini@arm.combool
14113364Sgiacomo.travaglini@arm.comMiscRegOp64::checkEL2Trap(ThreadContext *tc, const MiscRegIndex misc_reg,
14213364Sgiacomo.travaglini@arm.com                          ExceptionLevel el, bool * is_vfp_neon) const
14313364Sgiacomo.travaglini@arm.com{
14413364Sgiacomo.travaglini@arm.com    const CPTR cptr = tc->readMiscReg(MISCREG_CPTR_EL2);
14513364Sgiacomo.travaglini@arm.com    const HCR hcr = tc->readMiscReg(MISCREG_HCR_EL2);
14613364Sgiacomo.travaglini@arm.com    const SCR scr = tc->readMiscReg(MISCREG_SCR_EL3);
14713364Sgiacomo.travaglini@arm.com    const CPSR cpsr = tc->readMiscReg(MISCREG_CPSR);
14813364Sgiacomo.travaglini@arm.com
14913364Sgiacomo.travaglini@arm.com    bool trap_to_hyp = false;
15013364Sgiacomo.travaglini@arm.com    *is_vfp_neon = false;
15113364Sgiacomo.travaglini@arm.com
15213364Sgiacomo.travaglini@arm.com    if (!inSecureState(scr, cpsr) && (el != EL2)) {
15313364Sgiacomo.travaglini@arm.com        switch (misc_reg) {
15413364Sgiacomo.travaglini@arm.com          // FP/SIMD regs
15513364Sgiacomo.travaglini@arm.com          case MISCREG_FPCR:
15613364Sgiacomo.travaglini@arm.com          case MISCREG_FPSR:
15713364Sgiacomo.travaglini@arm.com          case MISCREG_FPEXC32_EL2:
15813364Sgiacomo.travaglini@arm.com            trap_to_hyp = cptr.tfp;
15913364Sgiacomo.travaglini@arm.com            *is_vfp_neon = true;
16013364Sgiacomo.travaglini@arm.com            break;
16113364Sgiacomo.travaglini@arm.com          // CPACR
16213364Sgiacomo.travaglini@arm.com          case MISCREG_CPACR_EL1:
16313364Sgiacomo.travaglini@arm.com            trap_to_hyp = cptr.tcpac && el == EL1;
16413364Sgiacomo.travaglini@arm.com            break;
16513364Sgiacomo.travaglini@arm.com          // Virtual memory control regs
16613364Sgiacomo.travaglini@arm.com          case MISCREG_SCTLR_EL1:
16713364Sgiacomo.travaglini@arm.com          case MISCREG_TTBR0_EL1:
16813364Sgiacomo.travaglini@arm.com          case MISCREG_TTBR1_EL1:
16913364Sgiacomo.travaglini@arm.com          case MISCREG_TCR_EL1:
17013364Sgiacomo.travaglini@arm.com          case MISCREG_ESR_EL1:
17113364Sgiacomo.travaglini@arm.com          case MISCREG_FAR_EL1:
17213364Sgiacomo.travaglini@arm.com          case MISCREG_AFSR0_EL1:
17313364Sgiacomo.travaglini@arm.com          case MISCREG_AFSR1_EL1:
17413364Sgiacomo.travaglini@arm.com          case MISCREG_MAIR_EL1:
17513364Sgiacomo.travaglini@arm.com          case MISCREG_AMAIR_EL1:
17613364Sgiacomo.travaglini@arm.com          case MISCREG_CONTEXTIDR_EL1:
17713364Sgiacomo.travaglini@arm.com            trap_to_hyp =
17813364Sgiacomo.travaglini@arm.com                ((hcr.trvm && miscRead) || (hcr.tvm && !miscRead)) &&
17913364Sgiacomo.travaglini@arm.com                el == EL1;
18013364Sgiacomo.travaglini@arm.com            break;
18113364Sgiacomo.travaglini@arm.com          // TLB maintenance instructions
18213364Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VMALLE1:
18313364Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VAE1_Xt:
18413364Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_ASIDE1_Xt:
18513364Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VAAE1_Xt:
18613364Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VALE1_Xt:
18713364Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VAALE1_Xt:
18813364Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VMALLE1IS:
18913364Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VAE1IS_Xt:
19013364Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_ASIDE1IS_Xt:
19113364Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VAAE1IS_Xt:
19213364Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VALE1IS_Xt:
19313364Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VAALE1IS_Xt:
19413364Sgiacomo.travaglini@arm.com            trap_to_hyp = hcr.ttlb && el == EL1;
19513364Sgiacomo.travaglini@arm.com            break;
19613364Sgiacomo.travaglini@arm.com          // Cache maintenance instructions to the point of unification
19713364Sgiacomo.travaglini@arm.com          case MISCREG_IC_IVAU_Xt:
19813364Sgiacomo.travaglini@arm.com          case MISCREG_ICIALLU:
19913364Sgiacomo.travaglini@arm.com          case MISCREG_ICIALLUIS:
20013364Sgiacomo.travaglini@arm.com          case MISCREG_DC_CVAU_Xt:
20113364Sgiacomo.travaglini@arm.com            trap_to_hyp = hcr.tpu && el <= EL1;
20213364Sgiacomo.travaglini@arm.com            break;
20313364Sgiacomo.travaglini@arm.com          // Data/Unified cache maintenance instructions to the
20413364Sgiacomo.travaglini@arm.com          // point of coherency
20513364Sgiacomo.travaglini@arm.com          case MISCREG_DC_IVAC_Xt:
20613364Sgiacomo.travaglini@arm.com          case MISCREG_DC_CIVAC_Xt:
20713364Sgiacomo.travaglini@arm.com          case MISCREG_DC_CVAC_Xt:
20813364Sgiacomo.travaglini@arm.com            trap_to_hyp = hcr.tpc && el <= EL1;
20913364Sgiacomo.travaglini@arm.com            break;
21013364Sgiacomo.travaglini@arm.com          // Data/Unified cache maintenance instructions by set/way
21113364Sgiacomo.travaglini@arm.com          case MISCREG_DC_ISW_Xt:
21213364Sgiacomo.travaglini@arm.com          case MISCREG_DC_CSW_Xt:
21313364Sgiacomo.travaglini@arm.com          case MISCREG_DC_CISW_Xt:
21413364Sgiacomo.travaglini@arm.com            trap_to_hyp = hcr.tsw && el == EL1;
21513364Sgiacomo.travaglini@arm.com            break;
21613364Sgiacomo.travaglini@arm.com          // ACTLR
21713364Sgiacomo.travaglini@arm.com          case MISCREG_ACTLR_EL1:
21813364Sgiacomo.travaglini@arm.com            trap_to_hyp = hcr.tacr && el == EL1;
21913364Sgiacomo.travaglini@arm.com            break;
22013364Sgiacomo.travaglini@arm.com
22113364Sgiacomo.travaglini@arm.com          // @todo: Trap implementation-dependent functionality based on
22213364Sgiacomo.travaglini@arm.com          // hcr.tidcp
22313364Sgiacomo.travaglini@arm.com
22413364Sgiacomo.travaglini@arm.com          // ID regs, group 3
22513364Sgiacomo.travaglini@arm.com          case MISCREG_ID_PFR0_EL1:
22613364Sgiacomo.travaglini@arm.com          case MISCREG_ID_PFR1_EL1:
22713364Sgiacomo.travaglini@arm.com          case MISCREG_ID_DFR0_EL1:
22813364Sgiacomo.travaglini@arm.com          case MISCREG_ID_AFR0_EL1:
22913364Sgiacomo.travaglini@arm.com          case MISCREG_ID_MMFR0_EL1:
23013364Sgiacomo.travaglini@arm.com          case MISCREG_ID_MMFR1_EL1:
23113364Sgiacomo.travaglini@arm.com          case MISCREG_ID_MMFR2_EL1:
23213364Sgiacomo.travaglini@arm.com          case MISCREG_ID_MMFR3_EL1:
23313364Sgiacomo.travaglini@arm.com          case MISCREG_ID_ISAR0_EL1:
23413364Sgiacomo.travaglini@arm.com          case MISCREG_ID_ISAR1_EL1:
23513364Sgiacomo.travaglini@arm.com          case MISCREG_ID_ISAR2_EL1:
23613364Sgiacomo.travaglini@arm.com          case MISCREG_ID_ISAR3_EL1:
23713364Sgiacomo.travaglini@arm.com          case MISCREG_ID_ISAR4_EL1:
23813364Sgiacomo.travaglini@arm.com          case MISCREG_ID_ISAR5_EL1:
23913364Sgiacomo.travaglini@arm.com          case MISCREG_MVFR0_EL1:
24013364Sgiacomo.travaglini@arm.com          case MISCREG_MVFR1_EL1:
24113364Sgiacomo.travaglini@arm.com          case MISCREG_MVFR2_EL1:
24213364Sgiacomo.travaglini@arm.com          case MISCREG_ID_AA64PFR0_EL1:
24313364Sgiacomo.travaglini@arm.com          case MISCREG_ID_AA64PFR1_EL1:
24413364Sgiacomo.travaglini@arm.com          case MISCREG_ID_AA64DFR0_EL1:
24513364Sgiacomo.travaglini@arm.com          case MISCREG_ID_AA64DFR1_EL1:
24613364Sgiacomo.travaglini@arm.com          case MISCREG_ID_AA64ISAR0_EL1:
24713364Sgiacomo.travaglini@arm.com          case MISCREG_ID_AA64ISAR1_EL1:
24813364Sgiacomo.travaglini@arm.com          case MISCREG_ID_AA64MMFR0_EL1:
24913364Sgiacomo.travaglini@arm.com          case MISCREG_ID_AA64MMFR1_EL1:
25013364Sgiacomo.travaglini@arm.com          case MISCREG_ID_AA64MMFR2_EL1:
25113364Sgiacomo.travaglini@arm.com          case MISCREG_ID_AA64AFR0_EL1:
25213364Sgiacomo.travaglini@arm.com          case MISCREG_ID_AA64AFR1_EL1:
25313364Sgiacomo.travaglini@arm.com            assert(miscRead);
25413364Sgiacomo.travaglini@arm.com            trap_to_hyp = hcr.tid3 && el == EL1;
25513364Sgiacomo.travaglini@arm.com            break;
25613364Sgiacomo.travaglini@arm.com          // ID regs, group 2
25713364Sgiacomo.travaglini@arm.com          case MISCREG_CTR_EL0:
25813364Sgiacomo.travaglini@arm.com          case MISCREG_CCSIDR_EL1:
25913364Sgiacomo.travaglini@arm.com          case MISCREG_CLIDR_EL1:
26013364Sgiacomo.travaglini@arm.com          case MISCREG_CSSELR_EL1:
26113364Sgiacomo.travaglini@arm.com            trap_to_hyp = hcr.tid2 && el <= EL1;
26213364Sgiacomo.travaglini@arm.com            break;
26313364Sgiacomo.travaglini@arm.com          // ID regs, group 1
26413364Sgiacomo.travaglini@arm.com          case MISCREG_AIDR_EL1:
26513364Sgiacomo.travaglini@arm.com          case MISCREG_REVIDR_EL1:
26613364Sgiacomo.travaglini@arm.com            assert(miscRead);
26713364Sgiacomo.travaglini@arm.com            trap_to_hyp = hcr.tid1 && el == EL1;
26813364Sgiacomo.travaglini@arm.com            break;
26913364Sgiacomo.travaglini@arm.com          default:
27013364Sgiacomo.travaglini@arm.com            break;
27113364Sgiacomo.travaglini@arm.com        }
27213364Sgiacomo.travaglini@arm.com    }
27313364Sgiacomo.travaglini@arm.com    return trap_to_hyp;
27413364Sgiacomo.travaglini@arm.com}
27513364Sgiacomo.travaglini@arm.com
27613364Sgiacomo.travaglini@arm.combool
27713364Sgiacomo.travaglini@arm.comMiscRegOp64::checkEL3Trap(ThreadContext *tc, const MiscRegIndex misc_reg,
27813364Sgiacomo.travaglini@arm.com                          ExceptionLevel el, bool * is_vfp_neon) const
27913364Sgiacomo.travaglini@arm.com{
28013364Sgiacomo.travaglini@arm.com    const CPTR cptr = tc->readMiscReg(MISCREG_CPTR_EL3);
28113364Sgiacomo.travaglini@arm.com
28213364Sgiacomo.travaglini@arm.com    bool trap_to_mon = false;
28313364Sgiacomo.travaglini@arm.com    *is_vfp_neon = false;
28413364Sgiacomo.travaglini@arm.com
28513364Sgiacomo.travaglini@arm.com    switch (misc_reg) {
28613364Sgiacomo.travaglini@arm.com      // FP/SIMD regs
28713364Sgiacomo.travaglini@arm.com      case MISCREG_FPCR:
28813364Sgiacomo.travaglini@arm.com      case MISCREG_FPSR:
28913364Sgiacomo.travaglini@arm.com      case MISCREG_FPEXC32_EL2:
29013364Sgiacomo.travaglini@arm.com        trap_to_mon = cptr.tfp;
29113364Sgiacomo.travaglini@arm.com        *is_vfp_neon = true;
29213364Sgiacomo.travaglini@arm.com        break;
29313364Sgiacomo.travaglini@arm.com      // CPACR, CPTR
29413364Sgiacomo.travaglini@arm.com      case MISCREG_CPACR_EL1:
29513364Sgiacomo.travaglini@arm.com        if (el == EL1 || el == EL2) {
29613364Sgiacomo.travaglini@arm.com           trap_to_mon = cptr.tcpac;
29713364Sgiacomo.travaglini@arm.com        }
29813364Sgiacomo.travaglini@arm.com        break;
29913364Sgiacomo.travaglini@arm.com      case MISCREG_CPTR_EL2:
30013364Sgiacomo.travaglini@arm.com        if (el == EL2) {
30113364Sgiacomo.travaglini@arm.com            trap_to_mon = cptr.tcpac;
30213364Sgiacomo.travaglini@arm.com        }
30313364Sgiacomo.travaglini@arm.com        break;
30413364Sgiacomo.travaglini@arm.com      default:
30513364Sgiacomo.travaglini@arm.com        break;
30613364Sgiacomo.travaglini@arm.com    }
30713364Sgiacomo.travaglini@arm.com    return trap_to_mon;
30813364Sgiacomo.travaglini@arm.com}
30913364Sgiacomo.travaglini@arm.com
31012280Sgiacomo.travaglini@arm.comstd::string
31112280Sgiacomo.travaglini@arm.comMiscRegRegImmOp64::generateDisassembly(
31212280Sgiacomo.travaglini@arm.com    Addr pc, const SymbolTable *symtab) const
31312280Sgiacomo.travaglini@arm.com{
31412280Sgiacomo.travaglini@arm.com    std::stringstream ss;
31512280Sgiacomo.travaglini@arm.com    printMnemonic(ss);
31612280Sgiacomo.travaglini@arm.com    printMiscReg(ss, dest);
31712280Sgiacomo.travaglini@arm.com    ss << ", ";
31812280Sgiacomo.travaglini@arm.com    printIntReg(ss, op1);
31912280Sgiacomo.travaglini@arm.com    return ss.str();
32012280Sgiacomo.travaglini@arm.com}
32112280Sgiacomo.travaglini@arm.com
32212280Sgiacomo.travaglini@arm.comstd::string
32312280Sgiacomo.travaglini@arm.comRegMiscRegImmOp64::generateDisassembly(
32412280Sgiacomo.travaglini@arm.com    Addr pc, const SymbolTable *symtab) const
32512280Sgiacomo.travaglini@arm.com{
32612280Sgiacomo.travaglini@arm.com    std::stringstream ss;
32712280Sgiacomo.travaglini@arm.com    printMnemonic(ss);
32812280Sgiacomo.travaglini@arm.com    printIntReg(ss, dest);
32912280Sgiacomo.travaglini@arm.com    ss << ", ";
33012280Sgiacomo.travaglini@arm.com    printMiscReg(ss, op1);
33112280Sgiacomo.travaglini@arm.com    return ss.str();
33212280Sgiacomo.travaglini@arm.com}
333