1# -*- coding: utf-8 -*- 2# Copyright (c) 2015 Jason Power 3# All rights reserved. 4# 5# Redistribution and use in source and binary forms, with or without 6# modification, are permitted provided that the following conditions are 7# met: redistributions of source code must retain the above copyright 8# notice, this list of conditions and the following disclaimer; 9# redistributions in binary form must reproduce the above copyright 10# notice, this list of conditions and the following disclaimer in the 11# documentation and/or other materials provided with the distribution; 12# neither the name of the copyright holders nor the names of its 13# contributors may be used to endorse or promote products derived from 14# this software without specific prior written permission. 15# 16# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 17# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 18# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 19# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 20# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 21# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 22# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 23# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 24# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 25# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 26# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 27# 28# Authors: Jason Power 29 30""" This file creates a single CPU and a two-level cache system. 31This script takes a single parameter which specifies a binary to execute. 32If none is provided it executes 'hello' by default (mostly used for testing) 33 34See Part 1, Chapter 3: Adding cache to the configuration script in the 35learning_gem5 book for more information about this script. 36This file exports options for the L1 I/D and L2 cache sizes. 37 38IMPORTANT: If you modify this file, it's likely that the Learning gem5 book 39 also needs to be updated. For now, email Jason <power.jg@gmail.com> 40 41""" 42 43from __future__ import print_function 44from __future__ import absolute_import 45 46# import the m5 (gem5) library created when gem5 is built 47import m5 48# import all of the SimObjects 49from m5.objects import * 50 51# Add the common scripts to our path 52m5.util.addToPath('../../') 53 54# import the caches which we made 55from caches import * 56 57# import the SimpleOpts module 58from common import SimpleOpts 59 60# Set the usage message to display 61SimpleOpts.set_usage("usage: %prog [options] <binary to execute>") 62 63# Finalize the arguments and grab the opts so we can pass it on to our objects 64(opts, args) = SimpleOpts.parse_args() 65 66# get ISA for the default binary to run. This is mostly for simple testing 67isa = str(m5.defines.buildEnv['TARGET_ISA']).lower() 68 69# Default to running 'hello', use the compiled ISA to find the binary 70# grab the specific path to the binary 71thispath = os.path.dirname(os.path.realpath(__file__)) 72binary = os.path.join(thispath, '../../../', 73 'tests/test-progs/hello/bin/', isa, 'linux/hello') 74 75# Check if there was a binary passed in via the command line and error if 76# there are too many arguments 77if len(args) == 1: 78 binary = args[0] 79elif len(args) > 1: 80 SimpleOpts.print_help() 81 m5.fatal("Expected a binary to execute as positional argument") 82 83# create the system we are going to simulate 84system = System() 85 86# Set the clock fequency of the system (and all of its children) 87system.clk_domain = SrcClockDomain() 88system.clk_domain.clock = '1GHz' 89system.clk_domain.voltage_domain = VoltageDomain() 90 91# Set up the system 92system.mem_mode = 'timing' # Use timing accesses 93system.mem_ranges = [AddrRange('512MB')] # Create an address range 94 95# Create a simple CPU 96system.cpu = TimingSimpleCPU() 97 98# Create an L1 instruction and data cache 99system.cpu.icache = L1ICache(opts) 100system.cpu.dcache = L1DCache(opts) 101 102# Connect the instruction and data caches to the CPU 103system.cpu.icache.connectCPU(system.cpu) 104system.cpu.dcache.connectCPU(system.cpu) 105 106# Create a memory bus, a coherent crossbar, in this case 107system.l2bus = L2XBar() 108 109# Hook the CPU ports up to the l2bus 110system.cpu.icache.connectBus(system.l2bus) 111system.cpu.dcache.connectBus(system.l2bus) 112 113# Create an L2 cache and connect it to the l2bus 114system.l2cache = L2Cache(opts) 115system.l2cache.connectCPUSideBus(system.l2bus) 116 117# Create a memory bus 118system.membus = SystemXBar() 119 120# Connect the L2 cache to the membus 121system.l2cache.connectMemSideBus(system.membus) 122 123# create the interrupt controller for the CPU 124system.cpu.createInterruptController() 125 126# For x86 only, make sure the interrupts are connected to the memory 127# Note: these are directly connected to the memory bus and are not cached 128if m5.defines.buildEnv['TARGET_ISA'] == "x86": 129 system.cpu.interrupts[0].pio = system.membus.master 130 system.cpu.interrupts[0].int_master = system.membus.slave 131 system.cpu.interrupts[0].int_slave = system.membus.master 132 133# Connect the system up to the membus 134system.system_port = system.membus.slave 135 136# Create a DDR3 memory controller 137system.mem_ctrl = DDR3_1600_8x8() 138system.mem_ctrl.range = system.mem_ranges[0] 139system.mem_ctrl.port = system.membus.master 140 141# Create a process for a simple "Hello World" application 142process = Process() 143# Set the command 144# cmd is a list which begins with the executable (like argv) 145process.cmd = [binary] 146# Set the cpu to use the process as its workload and create thread contexts 147system.cpu.workload = process 148system.cpu.createThreads() 149 150# set up the root SimObject and start the simulation 151root = Root(full_system = False, system = system) 152# instantiate all of the objects we've created above 153m5.instantiate() 154 155print("Beginning simulation!") 156exit_event = m5.simulate() 157print('Exiting @ tick %i because %s' % (m5.curTick(), exit_event.getCause())) 158