fs.py revision 9317:2daeea4bce1b
1# Copyright (c) 2010-2012 ARM Limited 2# All rights reserved. 3# 4# The license below extends only to copyright in the software and shall 5# not be construed as granting a license to any other intellectual 6# property including but not limited to intellectual property relating 7# to a hardware implementation of the functionality of the software 8# licensed hereunder. You may use the software subject to the license 9# terms below provided that you ensure that this notice is replicated 10# unmodified and in its entirety in all distributions of the software, 11# modified or unmodified, in source code or in binary form. 12# 13# Copyright (c) 2006-2007 The Regents of The University of Michigan 14# All rights reserved. 15# 16# Redistribution and use in source and binary forms, with or without 17# modification, are permitted provided that the following conditions are 18# met: redistributions of source code must retain the above copyright 19# notice, this list of conditions and the following disclaimer; 20# redistributions in binary form must reproduce the above copyright 21# notice, this list of conditions and the following disclaimer in the 22# documentation and/or other materials provided with the distribution; 23# neither the name of the copyright holders nor the names of its 24# contributors may be used to endorse or promote products derived from 25# this software without specific prior written permission. 26# 27# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 28# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 29# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 30# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 31# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 32# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 33# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 34# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 35# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 36# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 37# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 38# 39# Authors: Ali Saidi 40 41import optparse 42import sys 43 44import m5 45from m5.defines import buildEnv 46from m5.objects import * 47from m5.util import addToPath, fatal 48 49addToPath('../common') 50 51from FSConfig import * 52from SysPaths import * 53from Benchmarks import * 54import Simulation 55import CacheConfig 56from Caches import * 57import Options 58 59parser = optparse.OptionParser() 60Options.addCommonOptions(parser) 61Options.addFSOptions(parser) 62 63(options, args) = parser.parse_args() 64 65if args: 66 print "Error: script doesn't take any positional arguments" 67 sys.exit(1) 68 69# driver system CPU is always simple... note this is an assignment of 70# a class, not an instance. 71DriveCPUClass = AtomicSimpleCPU 72drive_mem_mode = 'atomic' 73 74# system under test can be any CPU 75(TestCPUClass, test_mem_mode, FutureClass) = Simulation.setCPUClass(options) 76 77TestCPUClass.clock = options.clock 78DriveCPUClass.clock = options.clock 79 80if options.benchmark: 81 try: 82 bm = Benchmarks[options.benchmark] 83 except KeyError: 84 print "Error benchmark %s has not been defined." % options.benchmark 85 print "Valid benchmarks are: %s" % DefinedBenchmarks 86 sys.exit(1) 87else: 88 if options.dual: 89 bm = [SysConfig(disk=options.disk_image, mem=options.mem_size), SysConfig(disk=options.disk_image, mem=options.mem_size)] 90 else: 91 bm = [SysConfig(disk=options.disk_image, mem=options.mem_size)] 92 93np = options.num_cpus 94 95if buildEnv['TARGET_ISA'] == "alpha": 96 test_sys = makeLinuxAlphaSystem(test_mem_mode, bm[0]) 97elif buildEnv['TARGET_ISA'] == "mips": 98 test_sys = makeLinuxMipsSystem(test_mem_mode, bm[0]) 99elif buildEnv['TARGET_ISA'] == "sparc": 100 test_sys = makeSparcSystem(test_mem_mode, bm[0]) 101elif buildEnv['TARGET_ISA'] == "x86": 102 test_sys = makeLinuxX86System(test_mem_mode, options.num_cpus, bm[0]) 103elif buildEnv['TARGET_ISA'] == "arm": 104 test_sys = makeArmSystem(test_mem_mode, 105 options.machine_type, bm[0], 106 bare_metal=options.bare_metal) 107else: 108 fatal("Incapable of building %s full system!", buildEnv['TARGET_ISA']) 109 110if options.kernel is not None: 111 test_sys.kernel = binary(options.kernel) 112 113if options.script is not None: 114 test_sys.readfile = options.script 115 116test_sys.init_param = options.init_param 117 118test_sys.cpu = [TestCPUClass(cpu_id=i) for i in xrange(np)] 119 120if options.caches or options.l2cache: 121 test_sys.iocache = IOCache(clock = '1GHz', 122 addr_ranges=[test_sys.physmem.range]) 123 test_sys.iocache.cpu_side = test_sys.iobus.master 124 test_sys.iocache.mem_side = test_sys.membus.slave 125else: 126 test_sys.iobridge = Bridge(delay='50ns', ranges = [test_sys.physmem.range]) 127 test_sys.iobridge.slave = test_sys.iobus.master 128 test_sys.iobridge.master = test_sys.membus.slave 129 130# Sanity check 131if options.fastmem: 132 if TestCPUClass != AtomicSimpleCPU: 133 fatal("Fastmem can only be used with atomic CPU!") 134 if (options.caches or options.l2cache): 135 fatal("You cannot use fastmem in combination with caches!") 136 137for i in xrange(np): 138 if options.fastmem: 139 test_sys.cpu[i].fastmem = True 140 if options.checker: 141 test_sys.cpu[i].addCheckerCpu() 142 143CacheConfig.config_cache(options, test_sys) 144 145if len(bm) == 2: 146 if buildEnv['TARGET_ISA'] == 'alpha': 147 drive_sys = makeLinuxAlphaSystem(drive_mem_mode, bm[1]) 148 elif buildEnv['TARGET_ISA'] == 'mips': 149 drive_sys = makeLinuxMipsSystem(drive_mem_mode, bm[1]) 150 elif buildEnv['TARGET_ISA'] == 'sparc': 151 drive_sys = makeSparcSystem(drive_mem_mode, bm[1]) 152 elif buildEnv['TARGET_ISA'] == 'x86': 153 drive_sys = makeX86System(drive_mem_mode, np, bm[1]) 154 elif buildEnv['TARGET_ISA'] == 'arm': 155 drive_sys = makeArmSystem(drive_mem_mode, options.machine_type, bm[1]) 156 157 drive_sys.cpu = DriveCPUClass(cpu_id=0) 158 drive_sys.cpu.createInterruptController() 159 drive_sys.cpu.connectAllPorts(drive_sys.membus) 160 if options.fastmem: 161 drive_sys.cpu.fastmem = True 162 if options.kernel is not None: 163 drive_sys.kernel = binary(options.kernel) 164 drive_sys.iobridge = Bridge(delay='50ns', 165 ranges = [drive_sys.physmem.range]) 166 drive_sys.iobridge.slave = drive_sys.iobus.master 167 drive_sys.iobridge.master = drive_sys.membus.slave 168 169 drive_sys.init_param = options.init_param 170 root = makeDualRoot(True, test_sys, drive_sys, options.etherdump) 171elif len(bm) == 1: 172 root = Root(full_system=True, system=test_sys) 173else: 174 print "Error I don't know how to create more than 2 systems." 175 sys.exit(1) 176 177if options.timesync: 178 root.time_sync_enable = True 179 180if options.frame_capture: 181 VncServer.frame_capture = True 182 183Simulation.setWorkCountOptions(test_sys, options) 184Simulation.run(options, root, test_sys, FutureClass) 185