fs_bigLITTLE.py revision 12028
1# Copyright (c) 2016-2017 ARM Limited
2# All rights reserved.
3#
4# The license below extends only to copyright in the software and shall
5# not be construed as granting a license to any other intellectual
6# property including but not limited to intellectual property relating
7# to a hardware implementation of the functionality of the software
8# licensed hereunder.  You may use the software subject to the license
9# terms below provided that you ensure that this notice is replicated
10# unmodified and in its entirety in all distributions of the software,
11# modified or unmodified, in source code or in binary form.
12#
13# Redistribution and use in source and binary forms, with or without
14# modification, are permitted provided that the following conditions are
15# met: redistributions of source code must retain the above copyright
16# notice, this list of conditions and the following disclaimer;
17# redistributions in binary form must reproduce the above copyright
18# notice, this list of conditions and the following disclaimer in the
19# documentation and/or other materials provided with the distribution;
20# neither the name of the copyright holders nor the names of its
21# contributors may be used to endorse or promote products derived from
22# this software without specific prior written permission.
23#
24# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
25# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
26# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
27# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
28# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
29# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
30# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
31# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
32# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
33# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
34# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35#
36# Authors: Gabor Dozsa
37#          Andreas Sandberg
38
39# This is an example configuration script for full system simulation of
40# a generic ARM bigLITTLE system.
41
42
43import argparse
44import os
45import sys
46import m5
47import m5.util
48from m5.objects import *
49
50m5.util.addToPath("../../")
51
52from common import SysPaths
53from common import CpuConfig
54from common import ex5_big
55from common import ex5_LITTLE
56
57import devices
58from devices import AtomicCluster, KvmCluster
59
60
61default_dtb = 'armv8_gem5_v1_big_little_2_2.dtb'
62default_kernel = 'vmlinux4.3.aarch64'
63default_disk = 'aarch64-ubuntu-trusty-headless.img'
64default_rcs = 'bootscript.rcS'
65
66default_mem_size= "2GB"
67
68def _to_ticks(value):
69    """Helper function to convert a latency from string format to Ticks"""
70
71    return m5.ticks.fromSeconds(m5.util.convert.anyToLatency(value))
72
73def _using_pdes(root):
74    """Determine if the simulator is using multiple parallel event queues"""
75
76    for obj in root.descendants():
77        if not m5.proxy.isproxy(obj.eventq_index) and \
78               obj.eventq_index != root.eventq_index:
79            return True
80
81    return False
82
83
84class BigCluster(devices.CpuCluster):
85    def __init__(self, system, num_cpus, cpu_clock,
86                 cpu_voltage="1.0V"):
87        cpu_config = [ CpuConfig.get("arm_detailed"), devices.L1I, devices.L1D,
88                    devices.WalkCache, devices.L2 ]
89        super(BigCluster, self).__init__(system, num_cpus, cpu_clock,
90                                         cpu_voltage, *cpu_config)
91
92class LittleCluster(devices.CpuCluster):
93    def __init__(self, system, num_cpus, cpu_clock,
94                 cpu_voltage="1.0V"):
95        cpu_config = [ CpuConfig.get("minor"), devices.L1I, devices.L1D,
96                       devices.WalkCache, devices.L2 ]
97        super(LittleCluster, self).__init__(system, num_cpus, cpu_clock,
98                                         cpu_voltage, *cpu_config)
99
100class Ex5BigCluster(devices.CpuCluster):
101    def __init__(self, system, num_cpus, cpu_clock,
102                 cpu_voltage="1.0V"):
103        cpu_config = [ CpuConfig.get("ex5_big"), ex5_big.L1I, ex5_big.L1D,
104                    ex5_big.WalkCache, ex5_big.L2 ]
105        super(Ex5BigCluster, self).__init__(system, num_cpus, cpu_clock,
106                                         cpu_voltage, *cpu_config)
107
108class Ex5LittleCluster(devices.CpuCluster):
109    def __init__(self, system, num_cpus, cpu_clock,
110                 cpu_voltage="1.0V"):
111        cpu_config = [ CpuConfig.get("ex5_LITTLE"), ex5_LITTLE.L1I,
112                    ex5_LITTLE.L1D, ex5_LITTLE.WalkCache, ex5_LITTLE.L2 ]
113        super(Ex5LittleCluster, self).__init__(system, num_cpus, cpu_clock,
114                                         cpu_voltage, *cpu_config)
115
116def createSystem(caches, kernel, bootscript, disks=[]):
117    sys = devices.SimpleSystem(caches, default_mem_size,
118                               kernel=SysPaths.binary(kernel),
119                               readfile=bootscript,
120                               machine_type="DTOnly")
121
122    sys.mem_ctrls = SimpleMemory(range=sys._mem_range)
123    sys.mem_ctrls.port = sys.membus.master
124
125    sys.connect()
126
127    # Attach disk images
128    if disks:
129        def cow_disk(image_file):
130            image = CowDiskImage()
131            image.child.image_file = SysPaths.disk(image_file)
132            return image
133
134        sys.disk_images = [ cow_disk(f) for f in disks ]
135        sys.pci_vio_block = [ PciVirtIO(vio=VirtIOBlock(image=img))
136                              for img in sys.disk_images ]
137        for dev in sys.pci_vio_block:
138            sys.attach_pci(dev)
139
140    sys.realview.setupBootLoader(sys.membus, sys, SysPaths.binary)
141
142    return sys
143
144cpu_types = {
145    "atomic" : (AtomicCluster, AtomicCluster),
146    "timing" : (BigCluster, LittleCluster),
147    "exynos" : (Ex5BigCluster, Ex5LittleCluster),
148}
149
150# Only add the KVM CPU if it has been compiled into gem5
151if devices.have_kvm:
152    cpu_types["kvm"] = (KvmCluster, KvmCluster)
153
154
155def addOptions(parser):
156    parser.add_argument("--restore-from", type=str, default=None,
157                        help="Restore from checkpoint")
158    parser.add_argument("--dtb", type=str, default=default_dtb,
159                        help="DTB file to load")
160    parser.add_argument("--kernel", type=str, default=default_kernel,
161                        help="Linux kernel")
162    parser.add_argument("--disk", action="append", type=str, default=[],
163                        help="Disks to instantiate")
164    parser.add_argument("--bootscript", type=str, default=default_rcs,
165                        help="Linux bootscript")
166    parser.add_argument("--cpu-type", type=str, choices=cpu_types.keys(),
167                        default="timing",
168                        help="CPU simulation mode. Default: %(default)s")
169    parser.add_argument("--kernel-init", type=str, default="/sbin/init",
170                        help="Override init")
171    parser.add_argument("--big-cpus", type=int, default=1,
172                        help="Number of big CPUs to instantiate")
173    parser.add_argument("--little-cpus", type=int, default=1,
174                        help="Number of little CPUs to instantiate")
175    parser.add_argument("--caches", action="store_true", default=False,
176                        help="Instantiate caches")
177    parser.add_argument("--last-cache-level", type=int, default=2,
178                        help="Last level of caches (e.g. 3 for L3)")
179    parser.add_argument("--big-cpu-clock", type=str, default="2GHz",
180                        help="Big CPU clock frequency")
181    parser.add_argument("--little-cpu-clock", type=str, default="1GHz",
182                        help="Little CPU clock frequency")
183    parser.add_argument("--sim-quantum", type=str, default="1ms",
184                        help="Simulation quantum for parallel simulation. " \
185                        "Default: %(default)s")
186    return parser
187
188def build(options):
189    m5.ticks.fixGlobalFrequency()
190
191    kernel_cmd = [
192        "earlyprintk=pl011,0x1c090000",
193        "console=ttyAMA0",
194        "lpj=19988480",
195        "norandmaps",
196        "loglevel=8",
197        "mem=%s" % default_mem_size,
198        "root=/dev/vda1",
199        "rw",
200        "init=%s" % options.kernel_init,
201        "vmalloc=768MB",
202    ]
203
204    root = Root(full_system=True)
205
206    disks = [default_disk] if len(options.disk) == 0 else options.disk
207    system = createSystem(options.caches,
208                          options.kernel,
209                          options.bootscript,
210                          disks=disks)
211
212    root.system = system
213    system.boot_osflags = " ".join(kernel_cmd)
214
215    if options.big_cpus + options.little_cpus == 0:
216        m5.util.panic("Empty CPU clusters")
217
218    big_model, little_model = cpu_types[options.cpu_type]
219
220    all_cpus = []
221    # big cluster
222    if options.big_cpus > 0:
223        system.bigCluster = big_model(system, options.big_cpus,
224                                      options.big_cpu_clock)
225        system.mem_mode = system.bigCluster.memoryMode()
226        all_cpus += system.bigCluster.cpus
227
228    # little cluster
229    if options.little_cpus > 0:
230        system.littleCluster = little_model(system, options.little_cpus,
231                                            options.little_cpu_clock)
232        system.mem_mode = system.littleCluster.memoryMode()
233        all_cpus += system.littleCluster.cpus
234
235    # Figure out the memory mode
236    if options.big_cpus > 0 and options.little_cpus > 0 and \
237       system.littleCluster.memoryMode() != system.littleCluster.memoryMode():
238        m5.util.panic("Memory mode missmatch among CPU clusters")
239
240
241    # create caches
242    system.addCaches(options.caches, options.last_cache_level)
243    if not options.caches:
244        if options.big_cpus > 0 and system.bigCluster.requireCaches():
245            m5.util.panic("Big CPU model requires caches")
246        if options.little_cpus > 0 and system.littleCluster.requireCaches():
247            m5.util.panic("Little CPU model requires caches")
248
249    # Create a KVM VM and do KVM-specific configuration
250    if issubclass(big_model, KvmCluster):
251        _build_kvm(system, all_cpus)
252
253    # Linux device tree
254    system.dtb_filename = SysPaths.binary(options.dtb)
255
256    return root
257
258def _build_kvm(system, cpus):
259    system.kvm_vm = KvmVM()
260
261    # Assign KVM CPUs to their own event queues / threads. This
262    # has to be done after creating caches and other child objects
263    # since these mustn't inherit the CPU event queue.
264    if len(cpus) > 1:
265        device_eq = 0
266        first_cpu_eq = 1
267        for idx, cpu in enumerate(cpus):
268            # Child objects usually inherit the parent's event
269            # queue. Override that and use the same event queue for
270            # all devices.
271            for obj in cpu.descendants():
272                obj.eventq_index = device_eq
273            cpu.eventq_index = first_cpu_eq + idx
274
275
276
277def instantiate(options, checkpoint_dir=None):
278    # Setup the simulation quantum if we are running in PDES-mode
279    # (e.g., when using KVM)
280    root = Root.getInstance()
281    if root and _using_pdes(root):
282        m5.util.inform("Running in PDES mode with a %s simulation quantum.",
283                       options.sim_quantum)
284        root.sim_quantum = _to_ticks(options.sim_quantum)
285
286    # Get and load from the chkpt or simpoint checkpoint
287    if options.restore_from:
288        if checkpoint_dir and not os.path.isabs(options.restore_from):
289            cpt = os.path.join(checkpoint_dir, options.restore_from)
290        else:
291            cpt = options.restore_from
292
293        m5.util.inform("Restoring from checkpoint %s", cpt)
294        m5.instantiate(cpt)
295    else:
296        m5.instantiate()
297
298
299def run(checkpoint_dir=m5.options.outdir):
300    # start simulation (and drop checkpoints when requested)
301    while True:
302        event = m5.simulate()
303        exit_msg = event.getCause()
304        if exit_msg == "checkpoint":
305            print "Dropping checkpoint at tick %d" % m5.curTick()
306            cpt_dir = os.path.join(checkpoint_dir, "cpt.%d" % m5.curTick())
307            m5.checkpoint(cpt_dir)
308            print "Checkpoint done."
309        else:
310            print exit_msg, " @ ", m5.curTick()
311            break
312
313    sys.exit(event.getCode())
314
315
316def main():
317    parser = argparse.ArgumentParser(
318        description="Generic ARM big.LITTLE configuration")
319    addOptions(parser)
320    options = parser.parse_args()
321    root = build(options)
322    instantiate(options)
323    run()
324
325
326if __name__ == "__m5_main__":
327    main()
328