CacheConfig.py revision 13774
111539Sandreas.hansson@arm.com# Copyright (c) 2012-2013, 2015-2016 ARM Limited
29522SAndreas.Sandberg@ARM.com# All rights reserved
311320Ssteve.reinhardt@amd.com#
49522SAndreas.Sandberg@ARM.com# The license below extends only to copyright in the software and shall
59522SAndreas.Sandberg@ARM.com# not be construed as granting a license to any other intellectual
69522SAndreas.Sandberg@ARM.com# property including but not limited to intellectual property relating
79522SAndreas.Sandberg@ARM.com# to a hardware implementation of the functionality of the software
89522SAndreas.Sandberg@ARM.com# licensed hereunder.  You may use the software subject to the license
99522SAndreas.Sandberg@ARM.com# terms below provided that you ensure that this notice is replicated
109522SAndreas.Sandberg@ARM.com# unmodified and in its entirety in all distributions of the software,
119522SAndreas.Sandberg@ARM.com# modified or unmodified, in source code or in binary form.
1211320Ssteve.reinhardt@amd.com#
136981SLisa.Hsu@amd.com# Copyright (c) 2010 Advanced Micro Devices, Inc.
146981SLisa.Hsu@amd.com# All rights reserved.
156981SLisa.Hsu@amd.com#
166981SLisa.Hsu@amd.com# Redistribution and use in source and binary forms, with or without
176981SLisa.Hsu@amd.com# modification, are permitted provided that the following conditions are
186981SLisa.Hsu@amd.com# met: redistributions of source code must retain the above copyright
196981SLisa.Hsu@amd.com# notice, this list of conditions and the following disclaimer;
206981SLisa.Hsu@amd.com# redistributions in binary form must reproduce the above copyright
216981SLisa.Hsu@amd.com# notice, this list of conditions and the following disclaimer in the
226981SLisa.Hsu@amd.com# documentation and/or other materials provided with the distribution;
236981SLisa.Hsu@amd.com# neither the name of the copyright holders nor the names of its
246981SLisa.Hsu@amd.com# contributors may be used to endorse or promote products derived from
256981SLisa.Hsu@amd.com# this software without specific prior written permission.
266981SLisa.Hsu@amd.com#
276981SLisa.Hsu@amd.com# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
286981SLisa.Hsu@amd.com# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
296981SLisa.Hsu@amd.com# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
306981SLisa.Hsu@amd.com# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
316981SLisa.Hsu@amd.com# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
326981SLisa.Hsu@amd.com# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
336981SLisa.Hsu@amd.com# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
346981SLisa.Hsu@amd.com# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
356981SLisa.Hsu@amd.com# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
366981SLisa.Hsu@amd.com# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
376981SLisa.Hsu@amd.com# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
386981SLisa.Hsu@amd.com#
396981SLisa.Hsu@amd.com# Authors: Lisa Hsu
406981SLisa.Hsu@amd.com
416981SLisa.Hsu@amd.com# Configure the M5 cache hierarchy config in one place
426981SLisa.Hsu@amd.com#
436981SLisa.Hsu@amd.com
4412564Sgabeblack@google.comfrom __future__ import print_function
4513774Sandreas.sandberg@arm.comfrom __future__ import absolute_import
4612564Sgabeblack@google.com
476981SLisa.Hsu@amd.comimport m5
486981SLisa.Hsu@amd.comfrom m5.objects import *
4913774Sandreas.sandberg@arm.comfrom .Caches import *
506981SLisa.Hsu@amd.com
516981SLisa.Hsu@amd.comdef config_cache(options, system):
5210780SCurtis.Dunham@arm.com    if options.external_memory_system and (options.caches or options.l2cache):
5312564Sgabeblack@google.com        print("External caches and internal caches are exclusive options.\n")
5410780SCurtis.Dunham@arm.com        sys.exit(1)
5510780SCurtis.Dunham@arm.com
5610780SCurtis.Dunham@arm.com    if options.external_memory_system:
5710780SCurtis.Dunham@arm.com        ExternalCache = ExternalCacheFactory(options.external_memory_system)
5810780SCurtis.Dunham@arm.com
5912014Sgabeblack@google.com    if options.cpu_type == "O3_ARM_v7a_3":
609522SAndreas.Sandberg@ARM.com        try:
6113774Sandreas.sandberg@arm.com            import cores.arm.O3_ARM_v7a as core
629522SAndreas.Sandberg@ARM.com        except:
6312564Sgabeblack@google.com            print("O3_ARM_v7a_3 is unavailable. Did you compile the O3 model?")
649522SAndreas.Sandberg@ARM.com            sys.exit(1)
659522SAndreas.Sandberg@ARM.com
6611539Sandreas.hansson@arm.com        dcache_class, icache_class, l2_cache_class, walk_cache_class = \
6713774Sandreas.sandberg@arm.com            core.O3_ARM_v7a_DCache, core.O3_ARM_v7a_ICache, \
6813774Sandreas.sandberg@arm.com            core.O3_ARM_v7aL2, \
6911539Sandreas.hansson@arm.com            O3_ARM_v7aWalkCache
709522SAndreas.Sandberg@ARM.com    else:
7111539Sandreas.hansson@arm.com        dcache_class, icache_class, l2_cache_class, walk_cache_class = \
7211539Sandreas.hansson@arm.com            L1_DCache, L1_ICache, L2Cache, None
7311539Sandreas.hansson@arm.com
7411539Sandreas.hansson@arm.com        if buildEnv['TARGET_ISA'] == 'x86':
7511539Sandreas.hansson@arm.com            walk_cache_class = PageTableWalkerCache
769522SAndreas.Sandberg@ARM.com
779815SAndreas Hansson <andreas.hansson>    # Set the cache line size of the system
789815SAndreas Hansson <andreas.hansson>    system.cache_line_size = options.cacheline_size
799815SAndreas Hansson <andreas.hansson>
8011251Sradhika.jagtap@ARM.com    # If elastic trace generation is enabled, make sure the memory system is
8111251Sradhika.jagtap@ARM.com    # minimal so that compute delays do not include memory access latencies.
8211251Sradhika.jagtap@ARM.com    # Configure the compulsory L1 caches for the O3CPU, do not configure
8311251Sradhika.jagtap@ARM.com    # any more caches.
8411251Sradhika.jagtap@ARM.com    if options.l2cache and options.elastic_trace_en:
8511251Sradhika.jagtap@ARM.com        fatal("When elastic trace is enabled, do not configure L2 caches.")
8611251Sradhika.jagtap@ARM.com
876981SLisa.Hsu@amd.com    if options.l2cache:
889284Sandreas.hansson@arm.com        # Provide a clock for the L2 and the L1-to-L2 bus here as they
899284Sandreas.hansson@arm.com        # are not connected using addTwoLevelCacheHierarchy. Use the
9010720Sandreas.hansson@arm.com        # same clock as the CPUs.
919793Sakash.bagdia@arm.com        system.l2 = l2_cache_class(clk_domain=system.cpu_clk_domain,
929522SAndreas.Sandberg@ARM.com                                   size=options.l2_size,
939815SAndreas Hansson <andreas.hansson>                                   assoc=options.l2_assoc)
948724Srdreslin@umich.edu
9510720Sandreas.hansson@arm.com        system.tol2bus = L2XBar(clk_domain = system.cpu_clk_domain)
968839Sandreas.hansson@arm.com        system.l2.cpu_side = system.tol2bus.master
978839Sandreas.hansson@arm.com        system.l2.mem_side = system.membus.slave
986981SLisa.Hsu@amd.com
9910613SMarco.Elver@ARM.com    if options.memchecker:
10010613SMarco.Elver@ARM.com        system.memchecker = MemChecker()
10110613SMarco.Elver@ARM.com
10213731Sandreas.sandberg@arm.com    for i in range(options.num_cpus):
1036981SLisa.Hsu@amd.com        if options.caches:
1049522SAndreas.Sandberg@ARM.com            icache = icache_class(size=options.l1i_size,
1059815SAndreas Hansson <andreas.hansson>                                  assoc=options.l1i_assoc)
1069522SAndreas.Sandberg@ARM.com            dcache = dcache_class(size=options.l1d_size,
1079815SAndreas Hansson <andreas.hansson>                                  assoc=options.l1d_assoc)
1088724Srdreslin@umich.edu
10911539Sandreas.hansson@arm.com            # If we have a walker cache specified, instantiate two
11011539Sandreas.hansson@arm.com            # instances here
11111539Sandreas.hansson@arm.com            if walk_cache_class:
11211539Sandreas.hansson@arm.com                iwalkcache = walk_cache_class()
11311539Sandreas.hansson@arm.com                dwalkcache = walk_cache_class()
11411539Sandreas.hansson@arm.com            else:
11511539Sandreas.hansson@arm.com                iwalkcache = None
11611539Sandreas.hansson@arm.com                dwalkcache = None
11711539Sandreas.hansson@arm.com
11810613SMarco.Elver@ARM.com            if options.memchecker:
11910613SMarco.Elver@ARM.com                dcache_mon = MemCheckerMonitor(warn_only=True)
12010613SMarco.Elver@ARM.com                dcache_real = dcache
12110613SMarco.Elver@ARM.com
12210613SMarco.Elver@ARM.com                # Do not pass the memchecker into the constructor of
12310613SMarco.Elver@ARM.com                # MemCheckerMonitor, as it would create a copy; we require
12410613SMarco.Elver@ARM.com                # exactly one MemChecker instance.
12510613SMarco.Elver@ARM.com                dcache_mon.memchecker = system.memchecker
12610613SMarco.Elver@ARM.com
12710613SMarco.Elver@ARM.com                # Connect monitor
12810613SMarco.Elver@ARM.com                dcache_mon.mem_side = dcache.cpu_side
12910613SMarco.Elver@ARM.com
13010613SMarco.Elver@ARM.com                # Let CPU connect to monitors
13110613SMarco.Elver@ARM.com                dcache = dcache_mon
13210613SMarco.Elver@ARM.com
1339284Sandreas.hansson@arm.com            # When connecting the caches, the clock is also inherited
1349284Sandreas.hansson@arm.com            # from the CPU in question
13511539Sandreas.hansson@arm.com            system.cpu[i].addPrivateSplitL1Caches(icache, dcache,
13611539Sandreas.hansson@arm.com                                                  iwalkcache, dwalkcache)
13710613SMarco.Elver@ARM.com
13810613SMarco.Elver@ARM.com            if options.memchecker:
13910613SMarco.Elver@ARM.com                # The mem_side ports of the caches haven't been connected yet.
14010613SMarco.Elver@ARM.com                # Make sure connectAllPorts connects the right objects.
14110613SMarco.Elver@ARM.com                system.cpu[i].dcache = dcache_real
14210613SMarco.Elver@ARM.com                system.cpu[i].dcache_mon = dcache_mon
14310613SMarco.Elver@ARM.com
14410780SCurtis.Dunham@arm.com        elif options.external_memory_system:
14510780SCurtis.Dunham@arm.com            # These port names are presented to whatever 'external' system
14610780SCurtis.Dunham@arm.com            # gem5 is connecting to.  Its configuration will likely depend
14710780SCurtis.Dunham@arm.com            # on these names.  For simplicity, we would advise configuring
14810780SCurtis.Dunham@arm.com            # it to use this naming scheme; if this isn't possible, change
14910780SCurtis.Dunham@arm.com            # the names below.
15010780SCurtis.Dunham@arm.com            if buildEnv['TARGET_ISA'] in ['x86', 'arm']:
15110780SCurtis.Dunham@arm.com                system.cpu[i].addPrivateSplitL1Caches(
15210780SCurtis.Dunham@arm.com                        ExternalCache("cpu%d.icache" % i),
15310780SCurtis.Dunham@arm.com                        ExternalCache("cpu%d.dcache" % i),
15410780SCurtis.Dunham@arm.com                        ExternalCache("cpu%d.itb_walker_cache" % i),
15510780SCurtis.Dunham@arm.com                        ExternalCache("cpu%d.dtb_walker_cache" % i))
15610780SCurtis.Dunham@arm.com            else:
15710780SCurtis.Dunham@arm.com                system.cpu[i].addPrivateSplitL1Caches(
15810780SCurtis.Dunham@arm.com                        ExternalCache("cpu%d.icache" % i),
15910780SCurtis.Dunham@arm.com                        ExternalCache("cpu%d.dcache" % i))
16010780SCurtis.Dunham@arm.com
1618863Snilay@cs.wisc.edu        system.cpu[i].createInterruptController()
1626981SLisa.Hsu@amd.com        if options.l2cache:
1637876Sgblack@eecs.umich.edu            system.cpu[i].connectAllPorts(system.tol2bus, system.membus)
16410780SCurtis.Dunham@arm.com        elif options.external_memory_system:
16510780SCurtis.Dunham@arm.com            system.cpu[i].connectUncachedPorts(system.membus)
1666981SLisa.Hsu@amd.com        else:
1677876Sgblack@eecs.umich.edu            system.cpu[i].connectAllPorts(system.membus)
1686981SLisa.Hsu@amd.com
1696981SLisa.Hsu@amd.com    return system
17010780SCurtis.Dunham@arm.com
17110780SCurtis.Dunham@arm.com# ExternalSlave provides a "port", but when that port connects to a cache,
17210780SCurtis.Dunham@arm.com# the connecting CPU SimObject wants to refer to its "cpu_side".
17310780SCurtis.Dunham@arm.com# The 'ExternalCache' class provides this adaptation by rewriting the name,
17410780SCurtis.Dunham@arm.com# eliminating distracting changes elsewhere in the config code.
17510780SCurtis.Dunham@arm.comclass ExternalCache(ExternalSlave):
17610780SCurtis.Dunham@arm.com    def __getattr__(cls, attr):
17710780SCurtis.Dunham@arm.com        if (attr == "cpu_side"):
17810780SCurtis.Dunham@arm.com            attr = "port"
17910780SCurtis.Dunham@arm.com        return super(ExternalSlave, cls).__getattr__(attr)
18010780SCurtis.Dunham@arm.com
18110780SCurtis.Dunham@arm.com    def __setattr__(cls, attr, value):
18210780SCurtis.Dunham@arm.com        if (attr == "cpu_side"):
18310780SCurtis.Dunham@arm.com            attr = "port"
18410780SCurtis.Dunham@arm.com        return super(ExternalSlave, cls).__setattr__(attr, value)
18510780SCurtis.Dunham@arm.com
18610780SCurtis.Dunham@arm.comdef ExternalCacheFactory(port_type):
18710780SCurtis.Dunham@arm.com    def make(name):
18810780SCurtis.Dunham@arm.com        return ExternalCache(port_data=name, port_type=port_type,
18910780SCurtis.Dunham@arm.com                             addr_ranges=[AllMemory])
19010780SCurtis.Dunham@arm.com    return make
191