CacheConfig.py revision 10884
110780SCurtis.Dunham@arm.com# Copyright (c) 2012-2013, 2015 ARM Limited
29522SAndreas.Sandberg@ARM.com# All rights reserved
39522SAndreas.Sandberg@ARM.com#
49522SAndreas.Sandberg@ARM.com# The license below extends only to copyright in the software and shall
59522SAndreas.Sandberg@ARM.com# not be construed as granting a license to any other intellectual
69522SAndreas.Sandberg@ARM.com# property including but not limited to intellectual property relating
79522SAndreas.Sandberg@ARM.com# to a hardware implementation of the functionality of the software
89522SAndreas.Sandberg@ARM.com# licensed hereunder.  You may use the software subject to the license
99522SAndreas.Sandberg@ARM.com# terms below provided that you ensure that this notice is replicated
109522SAndreas.Sandberg@ARM.com# unmodified and in its entirety in all distributions of the software,
119522SAndreas.Sandberg@ARM.com# modified or unmodified, in source code or in binary form.
129522SAndreas.Sandberg@ARM.com#
136981SLisa.Hsu@amd.com# Copyright (c) 2010 Advanced Micro Devices, Inc.
146981SLisa.Hsu@amd.com# All rights reserved.
156981SLisa.Hsu@amd.com#
166981SLisa.Hsu@amd.com# Redistribution and use in source and binary forms, with or without
176981SLisa.Hsu@amd.com# modification, are permitted provided that the following conditions are
186981SLisa.Hsu@amd.com# met: redistributions of source code must retain the above copyright
196981SLisa.Hsu@amd.com# notice, this list of conditions and the following disclaimer;
206981SLisa.Hsu@amd.com# redistributions in binary form must reproduce the above copyright
216981SLisa.Hsu@amd.com# notice, this list of conditions and the following disclaimer in the
226981SLisa.Hsu@amd.com# documentation and/or other materials provided with the distribution;
236981SLisa.Hsu@amd.com# neither the name of the copyright holders nor the names of its
246981SLisa.Hsu@amd.com# contributors may be used to endorse or promote products derived from
256981SLisa.Hsu@amd.com# this software without specific prior written permission.
266981SLisa.Hsu@amd.com#
276981SLisa.Hsu@amd.com# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
286981SLisa.Hsu@amd.com# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
296981SLisa.Hsu@amd.com# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
306981SLisa.Hsu@amd.com# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
316981SLisa.Hsu@amd.com# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
326981SLisa.Hsu@amd.com# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
336981SLisa.Hsu@amd.com# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
346981SLisa.Hsu@amd.com# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
356981SLisa.Hsu@amd.com# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
366981SLisa.Hsu@amd.com# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
376981SLisa.Hsu@amd.com# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
386981SLisa.Hsu@amd.com#
396981SLisa.Hsu@amd.com# Authors: Lisa Hsu
406981SLisa.Hsu@amd.com
416981SLisa.Hsu@amd.com# Configure the M5 cache hierarchy config in one place
426981SLisa.Hsu@amd.com#
436981SLisa.Hsu@amd.com
446981SLisa.Hsu@amd.comimport m5
456981SLisa.Hsu@amd.comfrom m5.objects import *
466981SLisa.Hsu@amd.comfrom Caches import *
476981SLisa.Hsu@amd.com
486981SLisa.Hsu@amd.comdef config_cache(options, system):
4910780SCurtis.Dunham@arm.com    if options.external_memory_system and (options.caches or options.l2cache):
5010780SCurtis.Dunham@arm.com        print "External caches and internal caches are exclusive options.\n"
5110780SCurtis.Dunham@arm.com        sys.exit(1)
5210780SCurtis.Dunham@arm.com
5310780SCurtis.Dunham@arm.com    if options.external_memory_system:
5410780SCurtis.Dunham@arm.com        ExternalCache = ExternalCacheFactory(options.external_memory_system)
5510780SCurtis.Dunham@arm.com
569522SAndreas.Sandberg@ARM.com    if options.cpu_type == "arm_detailed":
579522SAndreas.Sandberg@ARM.com        try:
589522SAndreas.Sandberg@ARM.com            from O3_ARM_v7a import *
599522SAndreas.Sandberg@ARM.com        except:
609522SAndreas.Sandberg@ARM.com            print "arm_detailed is unavailable. Did you compile the O3 model?"
619522SAndreas.Sandberg@ARM.com            sys.exit(1)
629522SAndreas.Sandberg@ARM.com
639522SAndreas.Sandberg@ARM.com        dcache_class, icache_class, l2_cache_class = \
649522SAndreas.Sandberg@ARM.com            O3_ARM_v7a_DCache, O3_ARM_v7a_ICache, O3_ARM_v7aL2
659522SAndreas.Sandberg@ARM.com    else:
669522SAndreas.Sandberg@ARM.com        dcache_class, icache_class, l2_cache_class = \
6710884Sandreas.hansson@arm.com            L1_DCache, L1_ICache, L2Cache
689522SAndreas.Sandberg@ARM.com
699815SAndreas Hansson <andreas.hansson>    # Set the cache line size of the system
709815SAndreas Hansson <andreas.hansson>    system.cache_line_size = options.cacheline_size
719815SAndreas Hansson <andreas.hansson>
726981SLisa.Hsu@amd.com    if options.l2cache:
739284Sandreas.hansson@arm.com        # Provide a clock for the L2 and the L1-to-L2 bus here as they
749284Sandreas.hansson@arm.com        # are not connected using addTwoLevelCacheHierarchy. Use the
7510720Sandreas.hansson@arm.com        # same clock as the CPUs.
769793Sakash.bagdia@arm.com        system.l2 = l2_cache_class(clk_domain=system.cpu_clk_domain,
779522SAndreas.Sandberg@ARM.com                                   size=options.l2_size,
789815SAndreas Hansson <andreas.hansson>                                   assoc=options.l2_assoc)
798724Srdreslin@umich.edu
8010720Sandreas.hansson@arm.com        system.tol2bus = L2XBar(clk_domain = system.cpu_clk_domain)
818839Sandreas.hansson@arm.com        system.l2.cpu_side = system.tol2bus.master
828839Sandreas.hansson@arm.com        system.l2.mem_side = system.membus.slave
836981SLisa.Hsu@amd.com
8410613SMarco.Elver@ARM.com    if options.memchecker:
8510613SMarco.Elver@ARM.com        system.memchecker = MemChecker()
8610613SMarco.Elver@ARM.com
876981SLisa.Hsu@amd.com    for i in xrange(options.num_cpus):
886981SLisa.Hsu@amd.com        if options.caches:
899522SAndreas.Sandberg@ARM.com            icache = icache_class(size=options.l1i_size,
909815SAndreas Hansson <andreas.hansson>                                  assoc=options.l1i_assoc)
919522SAndreas.Sandberg@ARM.com            dcache = dcache_class(size=options.l1d_size,
929815SAndreas Hansson <andreas.hansson>                                  assoc=options.l1d_assoc)
938724Srdreslin@umich.edu
9410613SMarco.Elver@ARM.com            if options.memchecker:
9510613SMarco.Elver@ARM.com                dcache_mon = MemCheckerMonitor(warn_only=True)
9610613SMarco.Elver@ARM.com                dcache_real = dcache
9710613SMarco.Elver@ARM.com
9810613SMarco.Elver@ARM.com                # Do not pass the memchecker into the constructor of
9910613SMarco.Elver@ARM.com                # MemCheckerMonitor, as it would create a copy; we require
10010613SMarco.Elver@ARM.com                # exactly one MemChecker instance.
10110613SMarco.Elver@ARM.com                dcache_mon.memchecker = system.memchecker
10210613SMarco.Elver@ARM.com
10310613SMarco.Elver@ARM.com                # Connect monitor
10410613SMarco.Elver@ARM.com                dcache_mon.mem_side = dcache.cpu_side
10510613SMarco.Elver@ARM.com
10610613SMarco.Elver@ARM.com                # Let CPU connect to monitors
10710613SMarco.Elver@ARM.com                dcache = dcache_mon
10810613SMarco.Elver@ARM.com
1099284Sandreas.hansson@arm.com            # When connecting the caches, the clock is also inherited
1109284Sandreas.hansson@arm.com            # from the CPU in question
1117868Sgblack@eecs.umich.edu            if buildEnv['TARGET_ISA'] == 'x86':
1128056Sksewell@umich.edu                system.cpu[i].addPrivateSplitL1Caches(icache, dcache,
1137868Sgblack@eecs.umich.edu                                                      PageTableWalkerCache(),
1147868Sgblack@eecs.umich.edu                                                      PageTableWalkerCache())
1157868Sgblack@eecs.umich.edu            else:
1168056Sksewell@umich.edu                system.cpu[i].addPrivateSplitL1Caches(icache, dcache)
11710613SMarco.Elver@ARM.com
11810613SMarco.Elver@ARM.com            if options.memchecker:
11910613SMarco.Elver@ARM.com                # The mem_side ports of the caches haven't been connected yet.
12010613SMarco.Elver@ARM.com                # Make sure connectAllPorts connects the right objects.
12110613SMarco.Elver@ARM.com                system.cpu[i].dcache = dcache_real
12210613SMarco.Elver@ARM.com                system.cpu[i].dcache_mon = dcache_mon
12310613SMarco.Elver@ARM.com
12410780SCurtis.Dunham@arm.com        elif options.external_memory_system:
12510780SCurtis.Dunham@arm.com            # These port names are presented to whatever 'external' system
12610780SCurtis.Dunham@arm.com            # gem5 is connecting to.  Its configuration will likely depend
12710780SCurtis.Dunham@arm.com            # on these names.  For simplicity, we would advise configuring
12810780SCurtis.Dunham@arm.com            # it to use this naming scheme; if this isn't possible, change
12910780SCurtis.Dunham@arm.com            # the names below.
13010780SCurtis.Dunham@arm.com            if buildEnv['TARGET_ISA'] in ['x86', 'arm']:
13110780SCurtis.Dunham@arm.com                system.cpu[i].addPrivateSplitL1Caches(
13210780SCurtis.Dunham@arm.com                        ExternalCache("cpu%d.icache" % i),
13310780SCurtis.Dunham@arm.com                        ExternalCache("cpu%d.dcache" % i),
13410780SCurtis.Dunham@arm.com                        ExternalCache("cpu%d.itb_walker_cache" % i),
13510780SCurtis.Dunham@arm.com                        ExternalCache("cpu%d.dtb_walker_cache" % i))
13610780SCurtis.Dunham@arm.com            else:
13710780SCurtis.Dunham@arm.com                system.cpu[i].addPrivateSplitL1Caches(
13810780SCurtis.Dunham@arm.com                        ExternalCache("cpu%d.icache" % i),
13910780SCurtis.Dunham@arm.com                        ExternalCache("cpu%d.dcache" % i))
14010780SCurtis.Dunham@arm.com
1418863Snilay@cs.wisc.edu        system.cpu[i].createInterruptController()
1426981SLisa.Hsu@amd.com        if options.l2cache:
1437876Sgblack@eecs.umich.edu            system.cpu[i].connectAllPorts(system.tol2bus, system.membus)
14410780SCurtis.Dunham@arm.com        elif options.external_memory_system:
14510780SCurtis.Dunham@arm.com            system.cpu[i].connectUncachedPorts(system.membus)
1466981SLisa.Hsu@amd.com        else:
1477876Sgblack@eecs.umich.edu            system.cpu[i].connectAllPorts(system.membus)
1486981SLisa.Hsu@amd.com
1496981SLisa.Hsu@amd.com    return system
15010780SCurtis.Dunham@arm.com
15110780SCurtis.Dunham@arm.com# ExternalSlave provides a "port", but when that port connects to a cache,
15210780SCurtis.Dunham@arm.com# the connecting CPU SimObject wants to refer to its "cpu_side".
15310780SCurtis.Dunham@arm.com# The 'ExternalCache' class provides this adaptation by rewriting the name,
15410780SCurtis.Dunham@arm.com# eliminating distracting changes elsewhere in the config code.
15510780SCurtis.Dunham@arm.comclass ExternalCache(ExternalSlave):
15610780SCurtis.Dunham@arm.com    def __getattr__(cls, attr):
15710780SCurtis.Dunham@arm.com        if (attr == "cpu_side"):
15810780SCurtis.Dunham@arm.com            attr = "port"
15910780SCurtis.Dunham@arm.com        return super(ExternalSlave, cls).__getattr__(attr)
16010780SCurtis.Dunham@arm.com
16110780SCurtis.Dunham@arm.com    def __setattr__(cls, attr, value):
16210780SCurtis.Dunham@arm.com        if (attr == "cpu_side"):
16310780SCurtis.Dunham@arm.com            attr = "port"
16410780SCurtis.Dunham@arm.com        return super(ExternalSlave, cls).__setattr__(attr, value)
16510780SCurtis.Dunham@arm.com
16610780SCurtis.Dunham@arm.comdef ExternalCacheFactory(port_type):
16710780SCurtis.Dunham@arm.com    def make(name):
16810780SCurtis.Dunham@arm.com        return ExternalCache(port_data=name, port_type=port_type,
16910780SCurtis.Dunham@arm.com                             addr_ranges=[AllMemory])
17010780SCurtis.Dunham@arm.com    return make
171