3,5c3,5
< sim_seconds 0.026765 # Number of seconds simulated
< sim_ticks 26765004500 # Number of ticks simulated
< final_tick 26765004500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 0.026816 # Number of seconds simulated
> sim_ticks 26816405500 # Number of ticks simulated
> final_tick 26816405500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,11c7,11
< host_inst_rate 122306 # Simulator instruction rate (inst/s)
< host_op_rate 173568 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 46166163 # Simulator tick rate (ticks/s)
< host_mem_usage 255896 # Number of bytes of host memory used
< host_seconds 579.75 # Real time elapsed on the host
---
> host_inst_rate 109329 # Simulator instruction rate (inst/s)
> host_op_rate 155152 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 41346943 # Simulator tick rate (ticks/s)
> host_mem_usage 283460 # Number of bytes of host memory used
> host_seconds 648.57 # Real time elapsed on the host
14,100c14,102
< system.physmem.bytes_read::cpu.inst 297792 # Number of bytes read from this memory
< system.physmem.bytes_read::cpu.data 7944704 # Number of bytes read from this memory
< system.physmem.bytes_read::total 8242496 # Number of bytes read from this memory
< system.physmem.bytes_inst_read::cpu.inst 297792 # Number of instructions bytes read from this memory
< system.physmem.bytes_inst_read::total 297792 # Number of instructions bytes read from this memory
< system.physmem.bytes_written::writebacks 5372160 # Number of bytes written to this memory
< system.physmem.bytes_written::total 5372160 # Number of bytes written to this memory
< system.physmem.num_reads::cpu.inst 4653 # Number of read requests responded to by this memory
< system.physmem.num_reads::cpu.data 124136 # Number of read requests responded to by this memory
< system.physmem.num_reads::total 128789 # Number of read requests responded to by this memory
< system.physmem.num_writes::writebacks 83940 # Number of write requests responded to by this memory
< system.physmem.num_writes::total 83940 # Number of write requests responded to by this memory
< system.physmem.bw_read::cpu.inst 11126170 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu.data 296831783 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 307957953 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu.inst 11126170 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 11126170 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_write::writebacks 200715827 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_write::total 200715827 # Write bandwidth from this memory (bytes/s)
< system.physmem.bw_total::writebacks 200715827 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.inst 11126170 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu.data 296831783 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 508673780 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.readReqs 128790 # Total number of read requests accepted by DRAM controller
< system.physmem.writeReqs 83940 # Total number of write requests accepted by DRAM controller
< system.physmem.readBursts 128790 # Total number of DRAM read bursts. Each DRAM read request translates to either one or multiple DRAM read bursts
< system.physmem.writeBursts 83940 # Total number of DRAM write bursts. Each DRAM write request translates to either one or multiple DRAM write bursts
< system.physmem.bytesRead 8242496 # Total number of bytes read from memory
< system.physmem.bytesWritten 5372160 # Total number of bytes written to memory
< system.physmem.bytesConsumedRd 8242496 # bytesRead derated as per pkt->getSize()
< system.physmem.bytesConsumedWr 5372160 # bytesWritten derated as per pkt->getSize()
< system.physmem.servicedByWrQ 3 # Number of DRAM read bursts serviced by write Q
< system.physmem.neitherReadNorWrite 321 # Reqs where no action is needed
< system.physmem.perBankRdReqs::0 8146 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::1 8397 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::2 8248 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::3 8159 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::4 8298 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::5 8449 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::6 8089 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::7 7961 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::8 8063 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::9 7615 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::10 7784 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::11 7815 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::12 7883 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::13 7888 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::14 7978 # Track reads on a per bank basis
< system.physmem.perBankRdReqs::15 8014 # Track reads on a per bank basis
< system.physmem.perBankWrReqs::0 5181 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::1 5378 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::2 5287 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::3 5156 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::4 5264 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::5 5519 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::6 5206 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::7 5049 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::8 5030 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::9 5091 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::10 5253 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::11 5143 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::12 5342 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::13 5363 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::14 5451 # Track writes on a per bank basis
< system.physmem.perBankWrReqs::15 5227 # Track writes on a per bank basis
< system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
< system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
< system.physmem.totGap 26764988000 # Total gap between requests
< system.physmem.readPktSize::0 0 # Categorize read packet sizes
< system.physmem.readPktSize::1 0 # Categorize read packet sizes
< system.physmem.readPktSize::2 0 # Categorize read packet sizes
< system.physmem.readPktSize::3 0 # Categorize read packet sizes
< system.physmem.readPktSize::4 0 # Categorize read packet sizes
< system.physmem.readPktSize::5 0 # Categorize read packet sizes
< system.physmem.readPktSize::6 128790 # Categorize read packet sizes
< system.physmem.writePktSize::0 0 # Categorize write packet sizes
< system.physmem.writePktSize::1 0 # Categorize write packet sizes
< system.physmem.writePktSize::2 0 # Categorize write packet sizes
< system.physmem.writePktSize::3 0 # Categorize write packet sizes
< system.physmem.writePktSize::4 0 # Categorize write packet sizes
< system.physmem.writePktSize::5 0 # Categorize write packet sizes
< system.physmem.writePktSize::6 83940 # Categorize write packet sizes
< system.physmem.rdQLenPdf::0 76190 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::1 50560 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::2 1965 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::3 62 # What read queue length does an incoming req see
< system.physmem.rdQLenPdf::4 10 # What read queue length does an incoming req see
---
> system.physmem.bytes_read::cpu.inst 298432 # Number of bytes read from this memory
> system.physmem.bytes_read::cpu.data 7942848 # Number of bytes read from this memory
> system.physmem.bytes_read::total 8241280 # Number of bytes read from this memory
> system.physmem.bytes_inst_read::cpu.inst 298432 # Number of instructions bytes read from this memory
> system.physmem.bytes_inst_read::total 298432 # Number of instructions bytes read from this memory
> system.physmem.bytes_written::writebacks 5372096 # Number of bytes written to this memory
> system.physmem.bytes_written::total 5372096 # Number of bytes written to this memory
> system.physmem.num_reads::cpu.inst 4663 # Number of read requests responded to by this memory
> system.physmem.num_reads::cpu.data 124107 # Number of read requests responded to by this memory
> system.physmem.num_reads::total 128770 # Number of read requests responded to by this memory
> system.physmem.num_writes::writebacks 83939 # Number of write requests responded to by this memory
> system.physmem.num_writes::total 83939 # Number of write requests responded to by this memory
> system.physmem.bw_read::cpu.inst 11128710 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu.data 296193612 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 307322322 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu.inst 11128710 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 11128710 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_write::writebacks 200328713 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_write::total 200328713 # Write bandwidth from this memory (bytes/s)
> system.physmem.bw_total::writebacks 200328713 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.inst 11128710 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu.data 296193612 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 507651035 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.readReqs 128770 # Number of read requests accepted
> system.physmem.writeReqs 83939 # Number of write requests accepted
> system.physmem.readBursts 128770 # Number of DRAM read bursts, including those serviced by the write queue
> system.physmem.writeBursts 83939 # Number of DRAM write bursts, including those merged in the write queue
> system.physmem.bytesReadDRAM 8241152 # Total number of bytes read from DRAM
> system.physmem.bytesReadWrQ 128 # Total number of bytes read from write queue
> system.physmem.bytesWritten 5371520 # Total number of bytes written to DRAM
> system.physmem.bytesReadSys 8241280 # Total read bytes from the system interface side
> system.physmem.bytesWrittenSys 5372096 # Total written bytes from the system interface side
> system.physmem.servicedByWrQ 2 # Number of DRAM read bursts serviced by the write queue
> system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
> system.physmem.neitherReadNorWriteReqs 318 # Number of requests that are neither read nor write
> system.physmem.perBankRdBursts::0 8144 # Per bank write bursts
> system.physmem.perBankRdBursts::1 8386 # Per bank write bursts
> system.physmem.perBankRdBursts::2 8247 # Per bank write bursts
> system.physmem.perBankRdBursts::3 8164 # Per bank write bursts
> system.physmem.perBankRdBursts::4 8296 # Per bank write bursts
> system.physmem.perBankRdBursts::5 8451 # Per bank write bursts
> system.physmem.perBankRdBursts::6 8094 # Per bank write bursts
> system.physmem.perBankRdBursts::7 7961 # Per bank write bursts
> system.physmem.perBankRdBursts::8 8061 # Per bank write bursts
> system.physmem.perBankRdBursts::9 7610 # Per bank write bursts
> system.physmem.perBankRdBursts::10 7787 # Per bank write bursts
> system.physmem.perBankRdBursts::11 7813 # Per bank write bursts
> system.physmem.perBankRdBursts::12 7882 # Per bank write bursts
> system.physmem.perBankRdBursts::13 7886 # Per bank write bursts
> system.physmem.perBankRdBursts::14 7979 # Per bank write bursts
> system.physmem.perBankRdBursts::15 8007 # Per bank write bursts
> system.physmem.perBankWrBursts::0 5180 # Per bank write bursts
> system.physmem.perBankWrBursts::1 5376 # Per bank write bursts
> system.physmem.perBankWrBursts::2 5287 # Per bank write bursts
> system.physmem.perBankWrBursts::3 5157 # Per bank write bursts
> system.physmem.perBankWrBursts::4 5265 # Per bank write bursts
> system.physmem.perBankWrBursts::5 5517 # Per bank write bursts
> system.physmem.perBankWrBursts::6 5205 # Per bank write bursts
> system.physmem.perBankWrBursts::7 5049 # Per bank write bursts
> system.physmem.perBankWrBursts::8 5030 # Per bank write bursts
> system.physmem.perBankWrBursts::9 5090 # Per bank write bursts
> system.physmem.perBankWrBursts::10 5251 # Per bank write bursts
> system.physmem.perBankWrBursts::11 5144 # Per bank write bursts
> system.physmem.perBankWrBursts::12 5342 # Per bank write bursts
> system.physmem.perBankWrBursts::13 5363 # Per bank write bursts
> system.physmem.perBankWrBursts::14 5451 # Per bank write bursts
> system.physmem.perBankWrBursts::15 5223 # Per bank write bursts
> system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
> system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
> system.physmem.totGap 26816294000 # Total gap between requests
> system.physmem.readPktSize::0 0 # Read request sizes (log2)
> system.physmem.readPktSize::1 0 # Read request sizes (log2)
> system.physmem.readPktSize::2 0 # Read request sizes (log2)
> system.physmem.readPktSize::3 0 # Read request sizes (log2)
> system.physmem.readPktSize::4 0 # Read request sizes (log2)
> system.physmem.readPktSize::5 0 # Read request sizes (log2)
> system.physmem.readPktSize::6 128770 # Read request sizes (log2)
> system.physmem.writePktSize::0 0 # Write request sizes (log2)
> system.physmem.writePktSize::1 0 # Write request sizes (log2)
> system.physmem.writePktSize::2 0 # Write request sizes (log2)
> system.physmem.writePktSize::3 0 # Write request sizes (log2)
> system.physmem.writePktSize::4 0 # Write request sizes (log2)
> system.physmem.writePktSize::5 0 # Write request sizes (log2)
> system.physmem.writePktSize::6 83939 # Write request sizes (log2)
> system.physmem.rdQLenPdf::0 72833 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::1 54568 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::2 1301 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::3 59 # What read queue length does an incoming req see
> system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see
128,153c130,155
< system.physmem.wrQLenPdf::0 3592 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::1 3644 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::2 3649 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::3 3650 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::4 3650 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::5 3650 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::6 3650 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::7 3650 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::8 3650 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::9 3650 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::10 3650 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::11 3650 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::12 3650 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::13 3649 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::14 3649 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::15 3649 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::16 3649 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::17 3649 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::18 3649 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::19 3649 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::20 3649 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::21 3649 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::22 3649 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::23 58 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::24 6 # What write queue length does an incoming req see
< system.physmem.wrQLenPdf::25 1 # What write queue length does an incoming req see
---
> system.physmem.wrQLenPdf::0 3673 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::1 3683 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::2 3685 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::3 3690 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::4 3686 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::5 3682 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::6 3680 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::7 3694 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::8 3679 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::9 3683 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::10 3685 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::11 3678 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::12 3681 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::13 3689 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::14 3707 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::15 3772 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::16 3727 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::17 3952 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::18 3874 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::19 3939 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::20 4329 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::21 5011 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::22 51 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::23 8 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::24 1 # What write queue length does an incoming req see
> system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
160,300c162,305
< system.physmem.bytesPerActivate::samples 34959 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::mean 389.285277 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::gmean 179.799947 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::stdev 855.459025 # Bytes accessed per row activation
< system.physmem.bytesPerActivate::64-65 13425 38.40% 38.40% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::128-129 5427 15.52% 53.93% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::192-193 3113 8.90% 62.83% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::256-257 2218 6.34% 69.18% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::320-321 1684 4.82% 73.99% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::384-385 1324 3.79% 77.78% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::448-449 1016 2.91% 80.69% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::512-513 832 2.38% 83.07% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::576-577 675 1.93% 85.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::640-641 524 1.50% 86.50% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::704-705 431 1.23% 87.73% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::768-769 550 1.57% 89.30% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::832-833 311 0.89% 90.19% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::896-897 325 0.93% 91.12% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::960-961 173 0.49% 91.62% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1024-1025 178 0.51% 92.13% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1088-1089 117 0.33% 92.46% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1152-1153 209 0.60% 93.06% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1216-1217 130 0.37% 93.43% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1280-1281 238 0.68% 94.11% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1344-1345 111 0.32% 94.43% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1408-1409 314 0.90% 95.33% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1472-1473 120 0.34% 95.67% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1536-1537 318 0.91% 96.58% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1600-1601 69 0.20% 96.78% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1664-1665 140 0.40% 97.18% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1728-1729 41 0.12% 97.29% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1792-1793 97 0.28% 97.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1856-1857 29 0.08% 97.65% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1920-1921 65 0.19% 97.84% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::1984-1985 25 0.07% 97.91% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2048-2049 42 0.12% 98.03% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2112-2113 12 0.03% 98.07% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2176-2177 31 0.09% 98.15% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2240-2241 18 0.05% 98.21% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2304-2305 26 0.07% 98.28% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2368-2369 8 0.02% 98.30% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2432-2433 33 0.09% 98.40% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2496-2497 11 0.03% 98.43% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2560-2561 15 0.04% 98.47% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2624-2625 11 0.03% 98.50% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2688-2689 15 0.04% 98.55% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2752-2753 8 0.02% 98.57% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2816-2817 11 0.03% 98.60% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2880-2881 9 0.03% 98.63% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::2944-2945 15 0.04% 98.67% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3008-3009 9 0.03% 98.70% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3072-3073 11 0.03% 98.73% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3136-3137 6 0.02% 98.74% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3200-3201 5 0.01% 98.76% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3264-3265 3 0.01% 98.77% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3328-3329 7 0.02% 98.79% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3392-3393 7 0.02% 98.81% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3456-3457 3 0.01% 98.82% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3520-3521 2 0.01% 98.82% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3584-3585 4 0.01% 98.83% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3648-3649 3 0.01% 98.84% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3712-3713 6 0.02% 98.86% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3776-3777 3 0.01% 98.87% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3840-3841 9 0.03% 98.89% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3904-3905 3 0.01% 98.90% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::3968-3969 3 0.01% 98.91% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4032-4033 4 0.01% 98.92% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4096-4097 3 0.01% 98.93% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4160-4161 4 0.01% 98.94% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4224-4225 4 0.01% 98.95% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4288-4289 2 0.01% 98.96% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4352-4353 3 0.01% 98.97% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4416-4417 2 0.01% 98.97% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4480-4481 1 0.00% 98.98% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4544-4545 5 0.01% 98.99% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4608-4609 4 0.01% 99.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4672-4673 2 0.01% 99.01% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4736-4737 5 0.01% 99.02% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4800-4801 3 0.01% 99.03% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4864-4865 2 0.01% 99.04% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::4992-4993 2 0.01% 99.04% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5056-5057 3 0.01% 99.05% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5120-5121 3 0.01% 99.06% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5184-5185 2 0.01% 99.06% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5248-5249 2 0.01% 99.07% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5312-5313 2 0.01% 99.08% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5376-5377 1 0.00% 99.08% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5440-5441 1 0.00% 99.08% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5504-5505 1 0.00% 99.08% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5568-5569 4 0.01% 99.10% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5632-5633 1 0.00% 99.10% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5696-5697 3 0.01% 99.11% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5760-5761 3 0.01% 99.12% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5824-5825 2 0.01% 99.12% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5888-5889 5 0.01% 99.14% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::5952-5953 2 0.01% 99.14% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6016-6017 3 0.01% 99.15% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6080-6081 1 0.00% 99.15% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6144-6145 3 0.01% 99.16% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6208-6209 4 0.01% 99.17% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6400-6401 6 0.02% 99.19% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6464-6465 1 0.00% 99.19% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6528-6529 1 0.00% 99.20% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6592-6593 2 0.01% 99.20% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6656-6657 2 0.01% 99.21% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6720-6721 1 0.00% 99.21% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6784-6785 2 0.01% 99.22% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6848-6849 3 0.01% 99.22% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6912-6913 1 0.00% 99.23% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::6976-6977 2 0.01% 99.23% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7040-7041 1 0.00% 99.24% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7168-7169 1 0.00% 99.24% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7296-7297 3 0.01% 99.25% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7360-7361 1 0.00% 99.25% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7424-7425 1 0.00% 99.25% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7488-7489 3 0.01% 99.26% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7552-7553 1 0.00% 99.26% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7616-7617 2 0.01% 99.27% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7680-7681 2 0.01% 99.28% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7744-7745 2 0.01% 99.28% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7808-7809 3 0.01% 99.29% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7872-7873 2 0.01% 99.30% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::7936-7937 1 0.00% 99.30% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8000-8001 1 0.00% 99.30% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8064-8065 3 0.01% 99.31% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8128-8129 2 0.01% 99.32% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::8192-8193 239 0.68% 100.00% # Bytes accessed per row activation
< system.physmem.bytesPerActivate::total 34959 # Bytes accessed per row activation
< system.physmem.totQLat 2852295000 # Total cycles spent in queuing delays
< system.physmem.totMemAccLat 4861110000 # Sum of mem lat for all requests
< system.physmem.totBusLat 643935000 # Total cycles spent in databus access
< system.physmem.totBankLat 1364880000 # Total cycles spent in bank access
< system.physmem.avgQLat 22147.38 # Average queueing delay per request
< system.physmem.avgBankLat 10597.96 # Average bank access latency per request
< system.physmem.avgBusLat 5000.00 # Average bus latency per request
< system.physmem.avgMemAccLat 37745.35 # Average memory access latency
< system.physmem.avgRdBW 307.96 # Average achieved read bandwidth in MB/s
< system.physmem.avgWrBW 200.72 # Average achieved write bandwidth in MB/s
< system.physmem.avgConsumedRdBW 307.96 # Average consumed read bandwidth in MB/s
< system.physmem.avgConsumedWrBW 200.72 # Average consumed write bandwidth in MB/s
< system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
---
> system.physmem.bytesPerActivate::samples 37861 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::mean 359.431816 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::gmean 174.292002 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::stdev 695.442994 # Bytes accessed per row activation
> system.physmem.bytesPerActivate::64-65 15095 39.87% 39.87% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::128-129 5646 14.91% 54.78% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::192-193 3407 9.00% 63.78% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::256-257 2352 6.21% 69.99% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::320-321 1734 4.58% 74.57% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::384-385 1565 4.13% 78.71% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::448-449 1073 2.83% 81.54% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::512-513 929 2.45% 83.99% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::576-577 665 1.76% 85.75% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::640-641 565 1.49% 87.24% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::704-705 384 1.01% 88.26% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::768-769 558 1.47% 89.73% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::832-833 286 0.76% 90.49% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::896-897 361 0.95% 91.44% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::960-961 176 0.46% 91.90% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1024-1025 218 0.58% 92.48% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1088-1089 133 0.35% 92.83% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1152-1153 247 0.65% 93.48% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1216-1217 117 0.31% 93.79% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1280-1281 270 0.71% 94.51% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1344-1345 104 0.27% 94.78% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1408-1409 418 1.10% 95.88% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1472-1473 100 0.26% 96.15% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1536-1537 243 0.64% 96.79% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1600-1601 38 0.10% 96.89% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1664-1665 144 0.38% 97.27% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1728-1729 38 0.10% 97.37% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1792-1793 86 0.23% 97.60% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1856-1857 29 0.08% 97.68% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1920-1921 54 0.14% 97.82% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::1984-1985 16 0.04% 97.86% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2048-2049 43 0.11% 97.97% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2112-2113 22 0.06% 98.03% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2176-2177 34 0.09% 98.12% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2240-2241 17 0.04% 98.17% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2304-2305 32 0.08% 98.25% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2368-2369 11 0.03% 98.28% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2432-2433 29 0.08% 98.36% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2496-2497 17 0.04% 98.40% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2560-2561 31 0.08% 98.48% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2624-2625 15 0.04% 98.52% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2688-2689 15 0.04% 98.56% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2752-2753 11 0.03% 98.59% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2816-2817 16 0.04% 98.63% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2880-2881 11 0.03% 98.66% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::2944-2945 9 0.02% 98.69% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3008-3009 8 0.02% 98.71% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3072-3073 21 0.06% 98.76% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3136-3137 4 0.01% 98.77% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3200-3201 10 0.03% 98.80% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3264-3265 11 0.03% 98.83% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3328-3329 21 0.06% 98.89% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3392-3393 8 0.02% 98.91% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3456-3457 7 0.02% 98.93% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3520-3521 6 0.02% 98.94% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3584-3585 11 0.03% 98.97% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3648-3649 10 0.03% 99.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3712-3713 5 0.01% 99.01% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3776-3777 7 0.02% 99.03% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3840-3841 17 0.04% 99.07% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3904-3905 5 0.01% 99.09% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::3968-3969 10 0.03% 99.11% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4032-4033 7 0.02% 99.13% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4096-4097 7 0.02% 99.15% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4160-4161 3 0.01% 99.16% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4224-4225 6 0.02% 99.17% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4288-4289 8 0.02% 99.19% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4352-4353 11 0.03% 99.22% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4416-4417 4 0.01% 99.23% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4480-4481 10 0.03% 99.26% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4544-4545 6 0.02% 99.28% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4608-4609 7 0.02% 99.29% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4672-4673 2 0.01% 99.30% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4736-4737 9 0.02% 99.32% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4800-4801 4 0.01% 99.33% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4864-4865 12 0.03% 99.37% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4928-4929 6 0.02% 99.38% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::4992-4993 8 0.02% 99.40% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5056-5057 2 0.01% 99.41% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5120-5121 13 0.03% 99.44% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5184-5185 5 0.01% 99.46% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5248-5249 11 0.03% 99.48% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5312-5313 6 0.02% 99.50% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5376-5377 8 0.02% 99.52% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5440-5441 5 0.01% 99.54% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5504-5505 10 0.03% 99.56% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5568-5569 6 0.02% 99.58% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5632-5633 10 0.03% 99.60% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5696-5697 7 0.02% 99.62% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5760-5761 3 0.01% 99.63% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5824-5825 4 0.01% 99.64% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5888-5889 3 0.01% 99.65% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::5952-5953 4 0.01% 99.66% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6016-6017 1 0.00% 99.66% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6080-6081 5 0.01% 99.68% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6144-6145 8 0.02% 99.70% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6208-6209 2 0.01% 99.70% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6272-6273 1 0.00% 99.70% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6336-6337 4 0.01% 99.71% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6400-6401 2 0.01% 99.72% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6464-6465 6 0.02% 99.74% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6528-6529 1 0.00% 99.74% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6592-6593 4 0.01% 99.75% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6656-6657 1 0.00% 99.75% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6720-6721 5 0.01% 99.76% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6784-6785 3 0.01% 99.77% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6848-6849 1 0.00% 99.78% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6912-6913 5 0.01% 99.79% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::6976-6977 3 0.01% 99.80% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7040-7041 5 0.01% 99.81% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7104-7105 1 0.00% 99.81% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7168-7169 1 0.00% 99.82% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7232-7233 2 0.01% 99.82% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7296-7297 4 0.01% 99.83% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7360-7361 1 0.00% 99.83% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7424-7425 4 0.01% 99.84% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7552-7553 3 0.01% 99.85% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7616-7617 1 0.00% 99.85% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7680-7681 3 0.01% 99.86% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7744-7745 1 0.00% 99.87% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7808-7809 2 0.01% 99.87% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7872-7873 2 0.01% 99.88% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::7936-7937 3 0.01% 99.88% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8064-8065 3 0.01% 99.89% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8128-8129 5 0.01% 99.90% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::8192-8193 36 0.10% 100.00% # Bytes accessed per row activation
> system.physmem.bytesPerActivate::total 37861 # Bytes accessed per row activation
> system.physmem.totQLat 3024623000 # Total ticks spent queuing
> system.physmem.totMemAccLat 4968016750 # Total ticks spent from burst creation until serviced by the DRAM
> system.physmem.totBusLat 643840000 # Total ticks spent in databus transfers
> system.physmem.totBankLat 1299553750 # Total ticks spent accessing banks
> system.physmem.avgQLat 23488.93 # Average queueing delay per DRAM burst
> system.physmem.avgBankLat 10092.21 # Average bank access latency per DRAM burst
> system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
> system.physmem.avgMemAccLat 38581.14 # Average memory access latency per DRAM burst
> system.physmem.avgRdBW 307.32 # Average DRAM read bandwidth in MiByte/s
> system.physmem.avgWrBW 200.31 # Average achieved write bandwidth in MiByte/s
> system.physmem.avgRdBWSys 307.32 # Average system read bandwidth in MiByte/s
> system.physmem.avgWrBWSys 200.33 # Average system write bandwidth in MiByte/s
> system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
302,321c307,330
< system.physmem.avgRdQLen 0.18 # Average read queue length over time
< system.physmem.avgWrQLen 10.24 # Average write queue length over time
< system.physmem.readRowHits 120249 # Number of row buffer hits during reads
< system.physmem.writeRowHits 57506 # Number of row buffer hits during writes
< system.physmem.readRowHitRate 93.37 # Row buffer hit rate for reads
< system.physmem.writeRowHitRate 68.51 # Row buffer hit rate for writes
< system.physmem.avgGap 125816.71 # Average gap between requests
< system.membus.throughput 508673780 # Throughput (bytes/s)
< system.membus.trans_dist::ReadReq 26538 # Transaction distribution
< system.membus.trans_dist::ReadResp 26537 # Transaction distribution
< system.membus.trans_dist::Writeback 83940 # Transaction distribution
< system.membus.trans_dist::UpgradeReq 321 # Transaction distribution
< system.membus.trans_dist::UpgradeResp 321 # Transaction distribution
< system.membus.trans_dist::ReadExReq 102252 # Transaction distribution
< system.membus.trans_dist::ReadExResp 102252 # Transaction distribution
< system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 342161 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 342161 # Packet count per connected master and slave (bytes)
< system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 13614656 # Cumulative packet size per connected master and slave (bytes)
< system.membus.tot_pkt_size::total 13614656 # Cumulative packet size per connected master and slave (bytes)
< system.membus.data_through_bus 13614656 # Total data (bytes)
---
> system.physmem.busUtilRead 2.40 # Data bus utilization in percentage for reads
> system.physmem.busUtilWrite 1.56 # Data bus utilization in percentage for writes
> system.physmem.avgRdQLen 0.19 # Average read queue length when enqueuing
> system.physmem.avgWrQLen 9.76 # Average write queue length when enqueuing
> system.physmem.readRowHits 117866 # Number of row buffer hits during reads
> system.physmem.writeRowHits 56971 # Number of row buffer hits during writes
> system.physmem.readRowHitRate 91.53 # Row buffer hit rate for reads
> system.physmem.writeRowHitRate 67.87 # Row buffer hit rate for writes
> system.physmem.avgGap 126070.33 # Average gap between requests
> system.physmem.pageHitRate 82.20 # Row buffer hit rate, read and write combined
> system.physmem.prechargeAllPercent 11.88 # Percentage of time for which DRAM has all the banks in precharge state
> system.membus.throughput 507651035 # Throughput (bytes/s)
> system.membus.trans_dist::ReadReq 26514 # Transaction distribution
> system.membus.trans_dist::ReadResp 26514 # Transaction distribution
> system.membus.trans_dist::Writeback 83939 # Transaction distribution
> system.membus.trans_dist::UpgradeReq 318 # Transaction distribution
> system.membus.trans_dist::UpgradeResp 318 # Transaction distribution
> system.membus.trans_dist::ReadExReq 102256 # Transaction distribution
> system.membus.trans_dist::ReadExResp 102256 # Transaction distribution
> system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 342115 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 342115 # Packet count per connected master and slave (bytes)
> system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 13613376 # Cumulative packet size per connected master and slave (bytes)
> system.membus.tot_pkt_size::total 13613376 # Cumulative packet size per connected master and slave (bytes)
> system.membus.data_through_bus 13613376 # Total data (bytes)
323c332
< system.membus.reqLayer0.occupancy 935941500 # Layer occupancy (ticks)
---
> system.membus.reqLayer0.occupancy 934803500 # Layer occupancy (ticks)
325c334
< system.membus.respLayer1.occupancy 1207011429 # Layer occupancy (ticks)
---
> system.membus.respLayer1.occupancy 1203423433 # Layer occupancy (ticks)
327,331c336,340
< system.cpu.branchPred.lookups 16635237 # Number of BP lookups
< system.cpu.branchPred.condPredicted 12768503 # Number of conditional branches predicted
< system.cpu.branchPred.condIncorrect 604840 # Number of conditional branches incorrect
< system.cpu.branchPred.BTBLookups 10652885 # Number of BTB lookups
< system.cpu.branchPred.BTBHits 7773045 # Number of BTB hits
---
> system.cpu.branchPred.lookups 16622919 # Number of BP lookups
> system.cpu.branchPred.condPredicted 12749857 # Number of conditional branches predicted
> system.cpu.branchPred.condIncorrect 605504 # Number of conditional branches incorrect
> system.cpu.branchPred.BTBLookups 10570940 # Number of BTB lookups
> system.cpu.branchPred.BTBHits 7775711 # Number of BTB hits
333,335c342,344
< system.cpu.branchPred.BTBHitPct 72.966572 # BTB Hit Percentage
< system.cpu.branchPred.usedRAS 1823659 # Number of times the RAS was used to get a target.
< system.cpu.branchPred.RASInCorrect 113448 # Number of incorrect RAS predictions.
---
> system.cpu.branchPred.BTBHitPct 73.557423 # BTB Hit Percentage
> system.cpu.branchPred.usedRAS 1829148 # Number of times the RAS was used to get a target.
> system.cpu.branchPred.RASInCorrect 113993 # Number of incorrect RAS predictions.
379c388
< system.cpu.numCycles 53530010 # number of cpu cycles simulated
---
> system.cpu.numCycles 53632812 # number of cpu cycles simulated
382,396c391,405
< system.cpu.fetch.icacheStallCycles 12549473 # Number of cycles fetch is stalled on an Icache miss
< system.cpu.fetch.Insts 85279503 # Number of instructions fetch has processed
< system.cpu.fetch.Branches 16635237 # Number of branches that fetch encountered
< system.cpu.fetch.predictedBranches 9596704 # Number of branches that fetch has predicted taken
< system.cpu.fetch.Cycles 21206249 # Number of cycles fetch has run and was not squashing or blocked
< system.cpu.fetch.SquashCycles 2379470 # Number of cycles fetch has spent squashing
< system.cpu.fetch.BlockedCycles 10773225 # Number of cycles fetch has spent blocked
< system.cpu.fetch.MiscStallCycles 64 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
< system.cpu.fetch.PendingTrapStallCycles 477 # Number of stall cycles due to pending traps
< system.cpu.fetch.IcacheWaitRetryStallCycles 35 # Number of stall cycles due to full MSHR
< system.cpu.fetch.CacheLines 11686664 # Number of cache lines fetched
< system.cpu.fetch.IcacheSquashes 178212 # Number of outstanding Icache misses that were squashed
< system.cpu.fetch.rateDist::samples 46277294 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::mean 2.580240 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::stdev 3.332526 # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.icacheStallCycles 12575227 # Number of cycles fetch is stalled on an Icache miss
> system.cpu.fetch.Insts 85200235 # Number of instructions fetch has processed
> system.cpu.fetch.Branches 16622919 # Number of branches that fetch encountered
> system.cpu.fetch.predictedBranches 9604859 # Number of branches that fetch has predicted taken
> system.cpu.fetch.Cycles 21200799 # Number of cycles fetch has run and was not squashing or blocked
> system.cpu.fetch.SquashCycles 2368859 # Number of cycles fetch has spent squashing
> system.cpu.fetch.BlockedCycles 10684050 # Number of cycles fetch has spent blocked
> system.cpu.fetch.MiscStallCycles 61 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
> system.cpu.fetch.PendingTrapStallCycles 493 # Number of stall cycles due to pending traps
> system.cpu.fetch.IcacheWaitRetryStallCycles 31 # Number of stall cycles due to full MSHR
> system.cpu.fetch.CacheLines 11692200 # Number of cache lines fetched
> system.cpu.fetch.IcacheSquashes 184239 # Number of outstanding Icache misses that were squashed
> system.cpu.fetch.rateDist::samples 46197272 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::mean 2.582993 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::stdev 3.332808 # Number of instructions fetched each cycle (Total)
398,406c407,415
< system.cpu.fetch.rateDist::0 25091643 54.22% 54.22% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::1 2136768 4.62% 58.84% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::2 1963962 4.24% 63.08% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::3 2042989 4.41% 67.50% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::4 1466847 3.17% 70.67% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::5 1383026 2.99% 73.65% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::6 957932 2.07% 75.72% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::7 1190240 2.57% 78.30% # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.rateDist::8 10043887 21.70% 100.00% # Number of instructions fetched each cycle (Total)
---
> system.cpu.fetch.rateDist::0 25016575 54.15% 54.15% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::1 2138831 4.63% 58.78% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::2 1968354 4.26% 63.04% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::3 2045405 4.43% 67.47% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::4 1466932 3.18% 70.65% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::5 1376276 2.98% 73.62% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::6 961294 2.08% 75.71% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::7 1190217 2.58% 78.28% # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.rateDist::8 10033388 21.72% 100.00% # Number of instructions fetched each cycle (Total)
410,436c419,445
< system.cpu.fetch.rateDist::total 46277294 # Number of instructions fetched each cycle (Total)
< system.cpu.fetch.branchRate 0.310765 # Number of branch fetches per cycle
< system.cpu.fetch.rate 1.593116 # Number of inst fetches per cycle
< system.cpu.decode.IdleCycles 14640784 # Number of cycles decode is idle
< system.cpu.decode.BlockedCycles 9115289 # Number of cycles decode is blocked
< system.cpu.decode.RunCycles 19504792 # Number of cycles decode is running
< system.cpu.decode.UnblockCycles 1371825 # Number of cycles decode is unblocking
< system.cpu.decode.SquashCycles 1644604 # Number of cycles decode is squashing
< system.cpu.decode.BranchResolved 3334519 # Number of times decode resolved a branch
< system.cpu.decode.BranchMispred 105037 # Number of times decode detected a branch misprediction
< system.cpu.decode.DecodedInsts 116943845 # Number of instructions handled by decode
< system.cpu.decode.SquashedInsts 363315 # Number of squashed instructions handled by decode
< system.cpu.rename.SquashCycles 1644604 # Number of cycles rename is squashing
< system.cpu.rename.IdleCycles 16350397 # Number of cycles rename is idle
< system.cpu.rename.BlockCycles 2675070 # Number of cycles rename is blocking
< system.cpu.rename.serializeStallCycles 1001661 # count of cycles rename stalled for serializing inst
< system.cpu.rename.RunCycles 19117578 # Number of cycles rename is running
< system.cpu.rename.UnblockCycles 5487984 # Number of cycles rename is unblocking
< system.cpu.rename.RenamedInsts 115077475 # Number of instructions processed by rename
< system.cpu.rename.ROBFullEvents 183 # Number of times rename has blocked due to ROB full
< system.cpu.rename.IQFullEvents 17134 # Number of times rename has blocked due to IQ full
< system.cpu.rename.LSQFullEvents 4627273 # Number of times rename has blocked due to LSQ full
< system.cpu.rename.FullRegisterEvents 285 # Number of times there has been no free registers
< system.cpu.rename.RenamedOperands 115384718 # Number of destination operands rename has renamed
< system.cpu.rename.RenameLookups 530174580 # Number of register rename lookups that rename has made
< system.cpu.rename.int_rename_lookups 476867094 # Number of integer rename lookups
< system.cpu.rename.fp_rename_lookups 3452 # Number of floating rename lookups
---
> system.cpu.fetch.rateDist::total 46197272 # Number of instructions fetched each cycle (Total)
> system.cpu.fetch.branchRate 0.309939 # Number of branch fetches per cycle
> system.cpu.fetch.rate 1.588584 # Number of inst fetches per cycle
> system.cpu.decode.IdleCycles 14661485 # Number of cycles decode is idle
> system.cpu.decode.BlockedCycles 9032065 # Number of cycles decode is blocked
> system.cpu.decode.RunCycles 19500717 # Number of cycles decode is running
> system.cpu.decode.UnblockCycles 1369785 # Number of cycles decode is unblocking
> system.cpu.decode.SquashCycles 1633220 # Number of cycles decode is squashing
> system.cpu.decode.BranchResolved 3334387 # Number of times decode resolved a branch
> system.cpu.decode.BranchMispred 105402 # Number of times decode detected a branch misprediction
> system.cpu.decode.DecodedInsts 116870755 # Number of instructions handled by decode
> system.cpu.decode.SquashedInsts 365005 # Number of squashed instructions handled by decode
> system.cpu.rename.SquashCycles 1633220 # Number of cycles rename is squashing
> system.cpu.rename.IdleCycles 16370455 # Number of cycles rename is idle
> system.cpu.rename.BlockCycles 2587455 # Number of cycles rename is blocking
> system.cpu.rename.serializeStallCycles 1031873 # count of cycles rename stalled for serializing inst
> system.cpu.rename.RunCycles 19111398 # Number of cycles rename is running
> system.cpu.rename.UnblockCycles 5462871 # Number of cycles rename is unblocking
> system.cpu.rename.RenamedInsts 114984523 # Number of instructions processed by rename
> system.cpu.rename.ROBFullEvents 171 # Number of times rename has blocked due to ROB full
> system.cpu.rename.IQFullEvents 15960 # Number of times rename has blocked due to IQ full
> system.cpu.rename.LSQFullEvents 4602334 # Number of times rename has blocked due to LSQ full
> system.cpu.rename.FullRegisterEvents 241 # Number of times there has been no free registers
> system.cpu.rename.RenamedOperands 115277175 # Number of destination operands rename has renamed
> system.cpu.rename.RenameLookups 529754178 # Number of register rename lookups that rename has made
> system.cpu.rename.int_rename_lookups 476504412 # Number of integer rename lookups
> system.cpu.rename.fp_rename_lookups 2548 # Number of floating rename lookups
438,455c447,464
< system.cpu.rename.UndoneMaps 16252046 # Number of HB maps that are undone due to squashing
< system.cpu.rename.serializingInsts 20256 # count of serializing insts renamed
< system.cpu.rename.tempSerializingInsts 20253 # count of temporary serializing insts renamed
< system.cpu.rename.skidInsts 13031784 # count of insts added to the skid buffer
< system.cpu.memDep0.insertedLoads 29643166 # Number of loads inserted to the mem dependence unit.
< system.cpu.memDep0.insertedStores 22451729 # Number of stores inserted to the mem dependence unit.
< system.cpu.memDep0.conflictingLoads 3891559 # Number of conflicting loads.
< system.cpu.memDep0.conflictingStores 4392801 # Number of conflicting stores.
< system.cpu.iq.iqInstsAdded 111618845 # Number of instructions added to the IQ (excludes non-spec)
< system.cpu.iq.iqNonSpecInstsAdded 35897 # Number of non-speculative instructions added to the IQ
< system.cpu.iq.iqInstsIssued 107291250 # Number of instructions issued
< system.cpu.iq.iqSquashedInstsIssued 275974 # Number of squashed instructions issued
< system.cpu.iq.iqSquashedInstsExamined 10887740 # Number of squashed instructions iterated over during squash; mainly for profiling
< system.cpu.iq.iqSquashedOperandsExamined 26073816 # Number of squashed operands that are examined and possibly removed from graph
< system.cpu.iq.iqSquashedNonSpecRemoved 2111 # Number of squashed non-spec instructions that were removed
< system.cpu.iq.issued_per_cycle::samples 46277294 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::mean 2.318443 # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::stdev 1.990403 # Number of insts issued each cycle
---
> system.cpu.rename.UndoneMaps 16144503 # Number of HB maps that are undone due to squashing
> system.cpu.rename.serializingInsts 20627 # count of serializing insts renamed
> system.cpu.rename.tempSerializingInsts 20613 # count of temporary serializing insts renamed
> system.cpu.rename.skidInsts 12986013 # count of insts added to the skid buffer
> system.cpu.memDep0.insertedLoads 29603679 # Number of loads inserted to the mem dependence unit.
> system.cpu.memDep0.insertedStores 22442541 # Number of stores inserted to the mem dependence unit.
> system.cpu.memDep0.conflictingLoads 3905979 # Number of conflicting loads.
> system.cpu.memDep0.conflictingStores 4383979 # Number of conflicting stores.
> system.cpu.iq.iqInstsAdded 111534291 # Number of instructions added to the IQ (excludes non-spec)
> system.cpu.iq.iqNonSpecInstsAdded 36144 # Number of non-speculative instructions added to the IQ
> system.cpu.iq.iqInstsIssued 107247539 # Number of instructions issued
> system.cpu.iq.iqSquashedInstsIssued 279427 # Number of squashed instructions issued
> system.cpu.iq.iqSquashedInstsExamined 10792871 # Number of squashed instructions iterated over during squash; mainly for profiling
> system.cpu.iq.iqSquashedOperandsExamined 25872402 # Number of squashed operands that are examined and possibly removed from graph
> system.cpu.iq.iqSquashedNonSpecRemoved 2358 # Number of squashed non-spec instructions that were removed
> system.cpu.iq.issued_per_cycle::samples 46197272 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::mean 2.321512 # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::stdev 1.989577 # Number of insts issued each cycle
457,465c466,474
< system.cpu.iq.issued_per_cycle::0 11003161 23.78% 23.78% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::1 8115395 17.54% 41.31% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::2 7436608 16.07% 57.38% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::3 7096880 15.34% 72.72% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::4 5407297 11.68% 84.40% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::5 3935038 8.50% 92.91% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::6 1843993 3.98% 96.89% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::7 867713 1.88% 98.77% # Number of insts issued each cycle
< system.cpu.iq.issued_per_cycle::8 571209 1.23% 100.00% # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::0 10946962 23.70% 23.70% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::1 8090791 17.51% 41.21% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::2 7422192 16.07% 57.28% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::3 7125519 15.42% 72.70% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::4 5414632 11.72% 84.42% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::5 3916527 8.48% 92.90% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::6 1842332 3.99% 96.89% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::7 865884 1.87% 98.76% # Number of insts issued each cycle
> system.cpu.iq.issued_per_cycle::8 572433 1.24% 100.00% # Number of insts issued each cycle
469c478
< system.cpu.iq.issued_per_cycle::total 46277294 # Number of insts issued each cycle
---
> system.cpu.iq.issued_per_cycle::total 46197272 # Number of insts issued each cycle
471,501c480,510
< system.cpu.iq.fu_full::IntAlu 113414 4.57% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntMult 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::IntDiv 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatAdd 2 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCmp 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatCvt 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatMult 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatDiv 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::FloatSqrt 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAdd 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdAlu 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCmp 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdCvt 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMisc 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMult 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShift 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdSqrt 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 4.57% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemRead 1362149 54.91% 59.48% # attempts to use FU when none available
< system.cpu.iq.fu_full::MemWrite 1005332 40.52% 100.00% # attempts to use FU when none available
---
> system.cpu.iq.fu_full::IntAlu 111334 4.52% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntMult 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::IntDiv 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatAdd 1 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCmp 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatCvt 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatMult 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatDiv 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::FloatSqrt 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAdd 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdAlu 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCmp 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdCvt 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMisc 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMult 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShift 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdSqrt 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 4.52% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemRead 1349070 54.73% 59.25% # attempts to use FU when none available
> system.cpu.iq.fu_full::MemWrite 1004381 40.75% 100.00% # attempts to use FU when none available
505,506c514,515
< system.cpu.iq.FU_type_0::IntAlu 56660345 52.81% 52.81% # Type of FU issued
< system.cpu.iq.FU_type_0::IntMult 91595 0.09% 52.90% # Type of FU issued
---
> system.cpu.iq.FU_type_0::IntAlu 56643981 52.82% 52.82% # Type of FU issued
> system.cpu.iq.FU_type_0::IntMult 91446 0.09% 52.90% # Type of FU issued
508c517
< system.cpu.iq.FU_type_0::FloatAdd 269 0.00% 52.90% # Type of FU issued
---
> system.cpu.iq.FU_type_0::FloatAdd 176 0.00% 52.90% # Type of FU issued
534,535c543,544
< system.cpu.iq.FU_type_0::MemRead 28911335 26.95% 79.84% # Type of FU issued
< system.cpu.iq.FU_type_0::MemWrite 21627699 20.16% 100.00% # Type of FU issued
---
> system.cpu.iq.FU_type_0::MemRead 28888115 26.94% 79.84% # Type of FU issued
> system.cpu.iq.FU_type_0::MemWrite 21623814 20.16% 100.00% # Type of FU issued
538,550c547,559
< system.cpu.iq.FU_type_0::total 107291250 # Type of FU issued
< system.cpu.iq.rate 2.004320 # Inst issue rate
< system.cpu.iq.fu_busy_cnt 2480897 # FU busy when requested
< system.cpu.iq.fu_busy_rate 0.023123 # FU busy rate (busy events/executed inst)
< system.cpu.iq.int_inst_queue_reads 263615967 # Number of integer instruction queue reads
< system.cpu.iq.int_inst_queue_writes 122570490 # Number of integer instruction queue writes
< system.cpu.iq.int_inst_queue_wakeup_accesses 105600159 # Number of integer instruction queue wakeup accesses
< system.cpu.iq.fp_inst_queue_reads 698 # Number of floating instruction queue reads
< system.cpu.iq.fp_inst_queue_writes 1174 # Number of floating instruction queue writes
< system.cpu.iq.fp_inst_queue_wakeup_accesses 216 # Number of floating instruction queue wakeup accesses
< system.cpu.iq.int_alu_accesses 109771796 # Number of integer alu accesses
< system.cpu.iq.fp_alu_accesses 351 # Number of floating point alu accesses
< system.cpu.iew.lsq.thread0.forwLoads 2179165 # Number of loads that had data forwarded from stores
---
> system.cpu.iq.FU_type_0::total 107247539 # Type of FU issued
> system.cpu.iq.rate 1.999663 # Inst issue rate
> system.cpu.iq.fu_busy_cnt 2464786 # FU busy when requested
> system.cpu.iq.fu_busy_rate 0.022982 # FU busy rate (busy events/executed inst)
> system.cpu.iq.int_inst_queue_reads 263436010 # Number of integer instruction queue reads
> system.cpu.iq.int_inst_queue_writes 122391385 # Number of integer instruction queue writes
> system.cpu.iq.int_inst_queue_wakeup_accesses 105557389 # Number of integer instruction queue wakeup accesses
> system.cpu.iq.fp_inst_queue_reads 553 # Number of floating instruction queue reads
> system.cpu.iq.fp_inst_queue_writes 926 # Number of floating instruction queue writes
> system.cpu.iq.fp_inst_queue_wakeup_accesses 158 # Number of floating instruction queue wakeup accesses
> system.cpu.iq.int_alu_accesses 109712054 # Number of integer alu accesses
> system.cpu.iq.fp_alu_accesses 271 # Number of floating point alu accesses
> system.cpu.iew.lsq.thread0.forwLoads 2181647 # Number of loads that had data forwarded from stores
552,555c561,564
< system.cpu.iew.lsq.thread0.squashedLoads 2336058 # Number of loads squashed
< system.cpu.iew.lsq.thread0.ignoredResponses 6530 # Number of memory responses ignored because the instruction is squashed
< system.cpu.iew.lsq.thread0.memOrderViolation 30281 # Number of memory ordering violations
< system.cpu.iew.lsq.thread0.squashedStores 1895991 # Number of stores squashed
---
> system.cpu.iew.lsq.thread0.squashedLoads 2296571 # Number of loads squashed
> system.cpu.iew.lsq.thread0.ignoredResponses 6409 # Number of memory responses ignored because the instruction is squashed
> system.cpu.iew.lsq.thread0.memOrderViolation 29938 # Number of memory ordering violations
> system.cpu.iew.lsq.thread0.squashedStores 1886803 # Number of stores squashed
558,559c567,568
< system.cpu.iew.lsq.thread0.rescheduledLoads 33 # Number of loads that were rescheduled
< system.cpu.iew.lsq.thread0.cacheBlocked 805 # Number of times an access to memory failed due to the cache being blocked
---
> system.cpu.iew.lsq.thread0.rescheduledLoads 32 # Number of loads that were rescheduled
> system.cpu.iew.lsq.thread0.cacheBlocked 637 # Number of times an access to memory failed due to the cache being blocked
561,577c570,586
< system.cpu.iew.iewSquashCycles 1644604 # Number of cycles IEW is squashing
< system.cpu.iew.iewBlockCycles 1147402 # Number of cycles IEW is blocking
< system.cpu.iew.iewUnblockCycles 47438 # Number of cycles IEW is unblocking
< system.cpu.iew.iewDispatchedInsts 111664541 # Number of instructions dispatched to IQ
< system.cpu.iew.iewDispSquashedInsts 286964 # Number of squashed instructions skipped by dispatch
< system.cpu.iew.iewDispLoadInsts 29643166 # Number of dispatched load instructions
< system.cpu.iew.iewDispStoreInsts 22451729 # Number of dispatched store instructions
< system.cpu.iew.iewDispNonSpecInsts 19977 # Number of dispatched non-speculative instructions
< system.cpu.iew.iewIQFullEvents 6774 # Number of times the IQ has become full, causing a stall
< system.cpu.iew.iewLSQFullEvents 4975 # Number of times the LSQ has become full, causing a stall
< system.cpu.iew.memOrderViolationEvents 30281 # Number of memory order violations
< system.cpu.iew.predictedTakenIncorrect 393124 # Number of branches that were predicted taken incorrectly
< system.cpu.iew.predictedNotTakenIncorrect 181749 # Number of branches that were predicted not taken incorrectly
< system.cpu.iew.branchMispredicts 574873 # Number of branch mispredicts detected at execute
< system.cpu.iew.iewExecutedInsts 106260947 # Number of executed instructions
< system.cpu.iew.iewExecLoadInsts 28610039 # Number of load instructions executed
< system.cpu.iew.iewExecSquashedInsts 1030303 # Number of squashed instructions skipped in execute
---
> system.cpu.iew.iewSquashCycles 1633220 # Number of cycles IEW is squashing
> system.cpu.iew.iewBlockCycles 1092915 # Number of cycles IEW is blocking
> system.cpu.iew.iewUnblockCycles 45139 # Number of cycles IEW is unblocking
> system.cpu.iew.iewDispatchedInsts 111580294 # Number of instructions dispatched to IQ
> system.cpu.iew.iewDispSquashedInsts 294739 # Number of squashed instructions skipped by dispatch
> system.cpu.iew.iewDispLoadInsts 29603679 # Number of dispatched load instructions
> system.cpu.iew.iewDispStoreInsts 22442541 # Number of dispatched store instructions
> system.cpu.iew.iewDispNonSpecInsts 20224 # Number of dispatched non-speculative instructions
> system.cpu.iew.iewIQFullEvents 6335 # Number of times the IQ has become full, causing a stall
> system.cpu.iew.iewLSQFullEvents 5295 # Number of times the LSQ has become full, causing a stall
> system.cpu.iew.memOrderViolationEvents 29938 # Number of memory order violations
> system.cpu.iew.predictedTakenIncorrect 394730 # Number of branches that were predicted taken incorrectly
> system.cpu.iew.predictedNotTakenIncorrect 181332 # Number of branches that were predicted not taken incorrectly
> system.cpu.iew.branchMispredicts 576062 # Number of branch mispredicts detected at execute
> system.cpu.iew.iewExecutedInsts 106214921 # Number of executed instructions
> system.cpu.iew.iewExecLoadInsts 28587238 # Number of load instructions executed
> system.cpu.iew.iewExecSquashedInsts 1032618 # Number of squashed instructions skipped in execute
579,587c588,596
< system.cpu.iew.exec_nop 9799 # number of nop insts executed
< system.cpu.iew.exec_refs 49952901 # number of memory reference insts executed
< system.cpu.iew.exec_branches 14605114 # Number of branches executed
< system.cpu.iew.exec_stores 21342862 # Number of stores executed
< system.cpu.iew.exec_rate 1.985072 # Inst execution rate
< system.cpu.iew.wb_sent 105821179 # cumulative count of insts sent to commit
< system.cpu.iew.wb_count 105600375 # cumulative count of insts written-back
< system.cpu.iew.wb_producers 53334269 # num instructions producing a value
< system.cpu.iew.wb_consumers 103952809 # num instructions consuming a value
---
> system.cpu.iew.exec_nop 9859 # number of nop insts executed
> system.cpu.iew.exec_refs 49925863 # number of memory reference insts executed
> system.cpu.iew.exec_branches 14600722 # Number of branches executed
> system.cpu.iew.exec_stores 21338625 # Number of stores executed
> system.cpu.iew.exec_rate 1.980409 # Inst execution rate
> system.cpu.iew.wb_sent 105779922 # cumulative count of insts sent to commit
> system.cpu.iew.wb_count 105557547 # cumulative count of insts written-back
> system.cpu.iew.wb_producers 53302648 # num instructions producing a value
> system.cpu.iew.wb_consumers 103946447 # num instructions consuming a value
589,590c598,599
< system.cpu.iew.wb_rate 1.972732 # insts written-back per cycle
< system.cpu.iew.wb_fanout 0.513062 # average fanout of values written-back
---
> system.cpu.iew.wb_rate 1.968152 # insts written-back per cycle
> system.cpu.iew.wb_fanout 0.512790 # average fanout of values written-back
592c601
< system.cpu.commit.commitSquashedInsts 11033009 # The number of squashed insts skipped by commit
---
> system.cpu.commit.commitSquashedInsts 10948789 # The number of squashed insts skipped by commit
594,597c603,606
< system.cpu.commit.branchMispredicts 501673 # The number of times a branch was mispredicted
< system.cpu.commit.committed_per_cycle::samples 44632690 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::mean 2.254680 # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::stdev 2.761954 # Number of insts commited each cycle
---
> system.cpu.commit.branchMispredicts 502113 # The number of times a branch was mispredicted
> system.cpu.commit.committed_per_cycle::samples 44564052 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::mean 2.258153 # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::stdev 2.763889 # Number of insts commited each cycle
599,607c608,616
< system.cpu.commit.committed_per_cycle::0 15532654 34.80% 34.80% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::1 11684135 26.18% 60.98% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::2 3462025 7.76% 68.74% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::3 2877014 6.45% 75.18% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::4 1854993 4.16% 79.34% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::5 1951437 4.37% 83.71% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::6 690877 1.55% 85.26% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::7 565658 1.27% 86.53% # Number of insts commited each cycle
< system.cpu.commit.committed_per_cycle::8 6013897 13.47% 100.00% # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::0 15506218 34.80% 34.80% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::1 11644493 26.13% 60.93% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::2 3446423 7.73% 68.66% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::3 2869378 6.44% 75.10% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::4 1870309 4.20% 79.29% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::5 1959985 4.40% 83.69% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::6 685768 1.54% 85.23% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::7 560638 1.26% 86.49% # Number of insts commited each cycle
> system.cpu.commit.committed_per_cycle::8 6020840 13.51% 100.00% # Number of insts commited each cycle
611c620
< system.cpu.commit.committed_per_cycle::total 44632690 # Number of insts commited each cycle
---
> system.cpu.commit.committed_per_cycle::total 44564052 # Number of insts commited each cycle
622c631
< system.cpu.commit.bw_lim_events 6013897 # number cycles where commit BW limit reached
---
> system.cpu.commit.bw_lim_events 6020840 # number cycles where commit BW limit reached
624,627c633,636
< system.cpu.rob.rob_reads 150258931 # The number of ROB reads
< system.cpu.rob.rob_writes 224984633 # The number of ROB writes
< system.cpu.timesIdled 80350 # Number of times that the entire CPU went into an idle state and unscheduled itself
< system.cpu.idleCycles 7252716 # Total number of cycles that the CPU has spent unscheduled due to idling
---
> system.cpu.rob.rob_reads 150099130 # The number of ROB reads
> system.cpu.rob.rob_writes 224804524 # The number of ROB writes
> system.cpu.timesIdled 76985 # Number of times that the entire CPU went into an idle state and unscheduled itself
> system.cpu.idleCycles 7435540 # Total number of cycles that the CPU has spent unscheduled due to idling
631,639c640,648
< system.cpu.cpi 0.754926 # CPI: Cycles Per Instruction
< system.cpu.cpi_total 0.754926 # CPI: Total CPI of All Threads
< system.cpu.ipc 1.324633 # IPC: Instructions Per Cycle
< system.cpu.ipc_total 1.324633 # IPC: Total IPC of All Threads
< system.cpu.int_regfile_reads 511766096 # number of integer regfile reads
< system.cpu.int_regfile_writes 103375635 # number of integer regfile writes
< system.cpu.fp_regfile_reads 1160 # number of floating regfile reads
< system.cpu.fp_regfile_writes 1012 # number of floating regfile writes
< system.cpu.misc_regfile_reads 49188390 # number of misc regfile reads
---
> system.cpu.cpi 0.756376 # CPI: Cycles Per Instruction
> system.cpu.cpi_total 0.756376 # CPI: Total CPI of All Threads
> system.cpu.ipc 1.322094 # IPC: Instructions Per Cycle
> system.cpu.ipc_total 1.322094 # IPC: Total IPC of All Threads
> system.cpu.int_regfile_reads 511539854 # number of integer regfile reads
> system.cpu.int_regfile_writes 103334614 # number of integer regfile writes
> system.cpu.fp_regfile_reads 734 # number of floating regfile reads
> system.cpu.fp_regfile_writes 630 # number of floating regfile writes
> system.cpu.misc_regfile_reads 49164319 # number of misc regfile reads
641,644c650,653
< system.cpu.toL2Bus.throughput 771895107 # Throughput (bytes/s)
< system.cpu.toL2Bus.trans_dist::ReadReq 86668 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadResp 86666 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::Writeback 129110 # Transaction distribution
---
> system.cpu.toL2Bus.throughput 775188755 # Throughput (bytes/s)
> system.cpu.toL2Bus.trans_dist::ReadReq 88572 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadResp 88572 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::Writeback 129187 # Transaction distribution
647,657c656,666
< system.cpu.toL2Bus.trans_dist::ReadExReq 107033 # Transaction distribution
< system.cpu.toL2Bus.trans_dist::ReadExResp 107033 # Transaction distribution
< system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 61963 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 454719 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.pkt_count::total 516682 # Packet count per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1966784 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 18660992 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.tot_pkt_size::total 20627776 # Cumulative packet size per connected master and slave (bytes)
< system.cpu.toL2Bus.data_through_bus 20627776 # Total data (bytes)
< system.cpu.toL2Bus.snoop_data_through_bus 32000 # Total snoop data (bytes)
< system.cpu.toL2Bus.reqLayer0.occupancy 290686995 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.trans_dist::ReadExReq 107050 # Transaction distribution
> system.cpu.toL2Bus.trans_dist::ReadExResp 107050 # Transaction distribution
> system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 65806 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 454775 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.pkt_count::total 520581 # Packet count per connected master and slave (bytes)
> system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2089088 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 18665280 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.tot_pkt_size::total 20754368 # Cumulative packet size per connected master and slave (bytes)
> system.cpu.toL2Bus.data_through_bus 20754368 # Total data (bytes)
> system.cpu.toL2Bus.snoop_data_through_bus 33408 # Total snoop data (bytes)
> system.cpu.toL2Bus.reqLayer0.occupancy 291762996 # Layer occupancy (ticks)
659c668
< system.cpu.toL2Bus.respLayer0.occupancy 47827231 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer0.occupancy 50495227 # Layer occupancy (ticks)
661c670
< system.cpu.toL2Bus.respLayer1.occupancy 262412261 # Layer occupancy (ticks)
---
> system.cpu.toL2Bus.respLayer1.occupancy 260303004 # Layer occupancy (ticks)
663,667c672,676
< system.cpu.icache.tags.replacements 28871 # number of replacements
< system.cpu.icache.tags.tagsinuse 1809.449271 # Cycle average of tags in use
< system.cpu.icache.tags.total_refs 11651662 # Total number of references to valid blocks.
< system.cpu.icache.tags.sampled_refs 30904 # Sample count of references to valid blocks.
< system.cpu.icache.tags.avg_refs 377.027634 # Average number of references to valid blocks.
---
> system.cpu.icache.tags.replacements 30799 # number of replacements
> system.cpu.icache.tags.tagsinuse 1804.677341 # Cycle average of tags in use
> system.cpu.icache.tags.total_refs 11655246 # Total number of references to valid blocks.
> system.cpu.icache.tags.sampled_refs 32836 # Sample count of references to valid blocks.
> system.cpu.icache.tags.avg_refs 354.953283 # Average number of references to valid blocks.
669,708c678,717
< system.cpu.icache.tags.occ_blocks::cpu.inst 1809.449271 # Average occupied blocks per requestor
< system.cpu.icache.tags.occ_percent::cpu.inst 0.883520 # Average percentage of cache occupancy
< system.cpu.icache.tags.occ_percent::total 0.883520 # Average percentage of cache occupancy
< system.cpu.icache.ReadReq_hits::cpu.inst 11651673 # number of ReadReq hits
< system.cpu.icache.ReadReq_hits::total 11651673 # number of ReadReq hits
< system.cpu.icache.demand_hits::cpu.inst 11651673 # number of demand (read+write) hits
< system.cpu.icache.demand_hits::total 11651673 # number of demand (read+write) hits
< system.cpu.icache.overall_hits::cpu.inst 11651673 # number of overall hits
< system.cpu.icache.overall_hits::total 11651673 # number of overall hits
< system.cpu.icache.ReadReq_misses::cpu.inst 34991 # number of ReadReq misses
< system.cpu.icache.ReadReq_misses::total 34991 # number of ReadReq misses
< system.cpu.icache.demand_misses::cpu.inst 34991 # number of demand (read+write) misses
< system.cpu.icache.demand_misses::total 34991 # number of demand (read+write) misses
< system.cpu.icache.overall_misses::cpu.inst 34991 # number of overall misses
< system.cpu.icache.overall_misses::total 34991 # number of overall misses
< system.cpu.icache.ReadReq_miss_latency::cpu.inst 840169228 # number of ReadReq miss cycles
< system.cpu.icache.ReadReq_miss_latency::total 840169228 # number of ReadReq miss cycles
< system.cpu.icache.demand_miss_latency::cpu.inst 840169228 # number of demand (read+write) miss cycles
< system.cpu.icache.demand_miss_latency::total 840169228 # number of demand (read+write) miss cycles
< system.cpu.icache.overall_miss_latency::cpu.inst 840169228 # number of overall miss cycles
< system.cpu.icache.overall_miss_latency::total 840169228 # number of overall miss cycles
< system.cpu.icache.ReadReq_accesses::cpu.inst 11686664 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.ReadReq_accesses::total 11686664 # number of ReadReq accesses(hits+misses)
< system.cpu.icache.demand_accesses::cpu.inst 11686664 # number of demand (read+write) accesses
< system.cpu.icache.demand_accesses::total 11686664 # number of demand (read+write) accesses
< system.cpu.icache.overall_accesses::cpu.inst 11686664 # number of overall (read+write) accesses
< system.cpu.icache.overall_accesses::total 11686664 # number of overall (read+write) accesses
< system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.002994 # miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_miss_rate::total 0.002994 # miss rate for ReadReq accesses
< system.cpu.icache.demand_miss_rate::cpu.inst 0.002994 # miss rate for demand accesses
< system.cpu.icache.demand_miss_rate::total 0.002994 # miss rate for demand accesses
< system.cpu.icache.overall_miss_rate::cpu.inst 0.002994 # miss rate for overall accesses
< system.cpu.icache.overall_miss_rate::total 0.002994 # miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 24011.009345 # average ReadReq miss latency
< system.cpu.icache.ReadReq_avg_miss_latency::total 24011.009345 # average ReadReq miss latency
< system.cpu.icache.demand_avg_miss_latency::cpu.inst 24011.009345 # average overall miss latency
< system.cpu.icache.demand_avg_miss_latency::total 24011.009345 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::cpu.inst 24011.009345 # average overall miss latency
< system.cpu.icache.overall_avg_miss_latency::total 24011.009345 # average overall miss latency
< system.cpu.icache.blocked_cycles::no_mshrs 1080 # number of cycles access was blocked
---
> system.cpu.icache.tags.occ_blocks::cpu.inst 1804.677341 # Average occupied blocks per requestor
> system.cpu.icache.tags.occ_percent::cpu.inst 0.881190 # Average percentage of cache occupancy
> system.cpu.icache.tags.occ_percent::total 0.881190 # Average percentage of cache occupancy
> system.cpu.icache.ReadReq_hits::cpu.inst 11655255 # number of ReadReq hits
> system.cpu.icache.ReadReq_hits::total 11655255 # number of ReadReq hits
> system.cpu.icache.demand_hits::cpu.inst 11655255 # number of demand (read+write) hits
> system.cpu.icache.demand_hits::total 11655255 # number of demand (read+write) hits
> system.cpu.icache.overall_hits::cpu.inst 11655255 # number of overall hits
> system.cpu.icache.overall_hits::total 11655255 # number of overall hits
> system.cpu.icache.ReadReq_misses::cpu.inst 36945 # number of ReadReq misses
> system.cpu.icache.ReadReq_misses::total 36945 # number of ReadReq misses
> system.cpu.icache.demand_misses::cpu.inst 36945 # number of demand (read+write) misses
> system.cpu.icache.demand_misses::total 36945 # number of demand (read+write) misses
> system.cpu.icache.overall_misses::cpu.inst 36945 # number of overall misses
> system.cpu.icache.overall_misses::total 36945 # number of overall misses
> system.cpu.icache.ReadReq_miss_latency::cpu.inst 836533724 # number of ReadReq miss cycles
> system.cpu.icache.ReadReq_miss_latency::total 836533724 # number of ReadReq miss cycles
> system.cpu.icache.demand_miss_latency::cpu.inst 836533724 # number of demand (read+write) miss cycles
> system.cpu.icache.demand_miss_latency::total 836533724 # number of demand (read+write) miss cycles
> system.cpu.icache.overall_miss_latency::cpu.inst 836533724 # number of overall miss cycles
> system.cpu.icache.overall_miss_latency::total 836533724 # number of overall miss cycles
> system.cpu.icache.ReadReq_accesses::cpu.inst 11692200 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.ReadReq_accesses::total 11692200 # number of ReadReq accesses(hits+misses)
> system.cpu.icache.demand_accesses::cpu.inst 11692200 # number of demand (read+write) accesses
> system.cpu.icache.demand_accesses::total 11692200 # number of demand (read+write) accesses
> system.cpu.icache.overall_accesses::cpu.inst 11692200 # number of overall (read+write) accesses
> system.cpu.icache.overall_accesses::total 11692200 # number of overall (read+write) accesses
> system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.003160 # miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_miss_rate::total 0.003160 # miss rate for ReadReq accesses
> system.cpu.icache.demand_miss_rate::cpu.inst 0.003160 # miss rate for demand accesses
> system.cpu.icache.demand_miss_rate::total 0.003160 # miss rate for demand accesses
> system.cpu.icache.overall_miss_rate::cpu.inst 0.003160 # miss rate for overall accesses
> system.cpu.icache.overall_miss_rate::total 0.003160 # miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 22642.677602 # average ReadReq miss latency
> system.cpu.icache.ReadReq_avg_miss_latency::total 22642.677602 # average ReadReq miss latency
> system.cpu.icache.demand_avg_miss_latency::cpu.inst 22642.677602 # average overall miss latency
> system.cpu.icache.demand_avg_miss_latency::total 22642.677602 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::cpu.inst 22642.677602 # average overall miss latency
> system.cpu.icache.overall_avg_miss_latency::total 22642.677602 # average overall miss latency
> system.cpu.icache.blocked_cycles::no_mshrs 965 # number of cycles access was blocked
710c719
< system.cpu.icache.blocked::no_mshrs 23 # number of cycles access was blocked
---
> system.cpu.icache.blocked::no_mshrs 20 # number of cycles access was blocked
712c721
< system.cpu.icache.avg_blocked_cycles::no_mshrs 46.956522 # average number of cycles each access was blocked
---
> system.cpu.icache.avg_blocked_cycles::no_mshrs 48.250000 # average number of cycles each access was blocked
716,745c725,754
< system.cpu.icache.ReadReq_mshr_hits::cpu.inst 3759 # number of ReadReq MSHR hits
< system.cpu.icache.ReadReq_mshr_hits::total 3759 # number of ReadReq MSHR hits
< system.cpu.icache.demand_mshr_hits::cpu.inst 3759 # number of demand (read+write) MSHR hits
< system.cpu.icache.demand_mshr_hits::total 3759 # number of demand (read+write) MSHR hits
< system.cpu.icache.overall_mshr_hits::cpu.inst 3759 # number of overall MSHR hits
< system.cpu.icache.overall_mshr_hits::total 3759 # number of overall MSHR hits
< system.cpu.icache.ReadReq_mshr_misses::cpu.inst 31232 # number of ReadReq MSHR misses
< system.cpu.icache.ReadReq_mshr_misses::total 31232 # number of ReadReq MSHR misses
< system.cpu.icache.demand_mshr_misses::cpu.inst 31232 # number of demand (read+write) MSHR misses
< system.cpu.icache.demand_mshr_misses::total 31232 # number of demand (read+write) MSHR misses
< system.cpu.icache.overall_mshr_misses::cpu.inst 31232 # number of overall MSHR misses
< system.cpu.icache.overall_mshr_misses::total 31232 # number of overall MSHR misses
< system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 684118269 # number of ReadReq MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_latency::total 684118269 # number of ReadReq MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::cpu.inst 684118269 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.demand_mshr_miss_latency::total 684118269 # number of demand (read+write) MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::cpu.inst 684118269 # number of overall MSHR miss cycles
< system.cpu.icache.overall_mshr_miss_latency::total 684118269 # number of overall MSHR miss cycles
< system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.002672 # mshr miss rate for ReadReq accesses
< system.cpu.icache.ReadReq_mshr_miss_rate::total 0.002672 # mshr miss rate for ReadReq accesses
< system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.002672 # mshr miss rate for demand accesses
< system.cpu.icache.demand_mshr_miss_rate::total 0.002672 # mshr miss rate for demand accesses
< system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.002672 # mshr miss rate for overall accesses
< system.cpu.icache.overall_mshr_miss_rate::total 0.002672 # mshr miss rate for overall accesses
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 21904.401543 # average ReadReq mshr miss latency
< system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 21904.401543 # average ReadReq mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 21904.401543 # average overall mshr miss latency
< system.cpu.icache.demand_avg_mshr_miss_latency::total 21904.401543 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 21904.401543 # average overall mshr miss latency
< system.cpu.icache.overall_avg_mshr_miss_latency::total 21904.401543 # average overall mshr miss latency
---
> system.cpu.icache.ReadReq_mshr_hits::cpu.inst 3781 # number of ReadReq MSHR hits
> system.cpu.icache.ReadReq_mshr_hits::total 3781 # number of ReadReq MSHR hits
> system.cpu.icache.demand_mshr_hits::cpu.inst 3781 # number of demand (read+write) MSHR hits
> system.cpu.icache.demand_mshr_hits::total 3781 # number of demand (read+write) MSHR hits
> system.cpu.icache.overall_mshr_hits::cpu.inst 3781 # number of overall MSHR hits
> system.cpu.icache.overall_mshr_hits::total 3781 # number of overall MSHR hits
> system.cpu.icache.ReadReq_mshr_misses::cpu.inst 33164 # number of ReadReq MSHR misses
> system.cpu.icache.ReadReq_mshr_misses::total 33164 # number of ReadReq MSHR misses
> system.cpu.icache.demand_mshr_misses::cpu.inst 33164 # number of demand (read+write) MSHR misses
> system.cpu.icache.demand_mshr_misses::total 33164 # number of demand (read+write) MSHR misses
> system.cpu.icache.overall_mshr_misses::cpu.inst 33164 # number of overall MSHR misses
> system.cpu.icache.overall_mshr_misses::total 33164 # number of overall MSHR misses
> system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 680570772 # number of ReadReq MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_latency::total 680570772 # number of ReadReq MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::cpu.inst 680570772 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.demand_mshr_miss_latency::total 680570772 # number of demand (read+write) MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::cpu.inst 680570772 # number of overall MSHR miss cycles
> system.cpu.icache.overall_mshr_miss_latency::total 680570772 # number of overall MSHR miss cycles
> system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.002836 # mshr miss rate for ReadReq accesses
> system.cpu.icache.ReadReq_mshr_miss_rate::total 0.002836 # mshr miss rate for ReadReq accesses
> system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.002836 # mshr miss rate for demand accesses
> system.cpu.icache.demand_mshr_miss_rate::total 0.002836 # mshr miss rate for demand accesses
> system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.002836 # mshr miss rate for overall accesses
> system.cpu.icache.overall_mshr_miss_rate::total 0.002836 # mshr miss rate for overall accesses
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 20521.371728 # average ReadReq mshr miss latency
> system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 20521.371728 # average ReadReq mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 20521.371728 # average overall mshr miss latency
> system.cpu.icache.demand_avg_mshr_miss_latency::total 20521.371728 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 20521.371728 # average overall mshr miss latency
> system.cpu.icache.overall_avg_mshr_miss_latency::total 20521.371728 # average overall mshr miss latency
747,751c756,760
< system.cpu.l2cache.tags.replacements 95660 # number of replacements
< system.cpu.l2cache.tags.tagsinuse 29916.504006 # Cycle average of tags in use
< system.cpu.l2cache.tags.total_refs 88398 # Total number of references to valid blocks.
< system.cpu.l2cache.tags.sampled_refs 126774 # Sample count of references to valid blocks.
< system.cpu.l2cache.tags.avg_refs 0.697288 # Average number of references to valid blocks.
---
> system.cpu.l2cache.tags.replacements 95639 # number of replacements
> system.cpu.l2cache.tags.tagsinuse 29886.699201 # Cycle average of tags in use
> system.cpu.l2cache.tags.total_refs 90376 # Total number of references to valid blocks.
> system.cpu.l2cache.tags.sampled_refs 126754 # Sample count of references to valid blocks.
> system.cpu.l2cache.tags.avg_refs 0.713003 # Average number of references to valid blocks.
753,805c762,814
< system.cpu.l2cache.tags.occ_blocks::writebacks 26705.369214 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.inst 1366.053749 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_blocks::cpu.data 1845.081043 # Average occupied blocks per requestor
< system.cpu.l2cache.tags.occ_percent::writebacks 0.814983 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.inst 0.041689 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::cpu.data 0.056307 # Average percentage of cache occupancy
< system.cpu.l2cache.tags.occ_percent::total 0.912979 # Average percentage of cache occupancy
< system.cpu.l2cache.ReadReq_hits::cpu.inst 26062 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::cpu.data 33492 # number of ReadReq hits
< system.cpu.l2cache.ReadReq_hits::total 59554 # number of ReadReq hits
< system.cpu.l2cache.Writeback_hits::writebacks 129110 # number of Writeback hits
< system.cpu.l2cache.Writeback_hits::total 129110 # number of Writeback hits
< system.cpu.l2cache.UpgradeReq_hits::cpu.data 16 # number of UpgradeReq hits
< system.cpu.l2cache.UpgradeReq_hits::total 16 # number of UpgradeReq hits
< system.cpu.l2cache.ReadExReq_hits::cpu.data 4780 # number of ReadExReq hits
< system.cpu.l2cache.ReadExReq_hits::total 4780 # number of ReadExReq hits
< system.cpu.l2cache.demand_hits::cpu.inst 26062 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::cpu.data 38272 # number of demand (read+write) hits
< system.cpu.l2cache.demand_hits::total 64334 # number of demand (read+write) hits
< system.cpu.l2cache.overall_hits::cpu.inst 26062 # number of overall hits
< system.cpu.l2cache.overall_hits::cpu.data 38272 # number of overall hits
< system.cpu.l2cache.overall_hits::total 64334 # number of overall hits
< system.cpu.l2cache.ReadReq_misses::cpu.inst 4670 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::cpu.data 21944 # number of ReadReq misses
< system.cpu.l2cache.ReadReq_misses::total 26614 # number of ReadReq misses
< system.cpu.l2cache.UpgradeReq_misses::cpu.data 320 # number of UpgradeReq misses
< system.cpu.l2cache.UpgradeReq_misses::total 320 # number of UpgradeReq misses
< system.cpu.l2cache.ReadExReq_misses::cpu.data 102253 # number of ReadExReq misses
< system.cpu.l2cache.ReadExReq_misses::total 102253 # number of ReadExReq misses
< system.cpu.l2cache.demand_misses::cpu.inst 4670 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::cpu.data 124197 # number of demand (read+write) misses
< system.cpu.l2cache.demand_misses::total 128867 # number of demand (read+write) misses
< system.cpu.l2cache.overall_misses::cpu.inst 4670 # number of overall misses
< system.cpu.l2cache.overall_misses::cpu.data 124197 # number of overall misses
< system.cpu.l2cache.overall_misses::total 128867 # number of overall misses
< system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 391521000 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1869704500 # number of ReadReq miss cycles
< system.cpu.l2cache.ReadReq_miss_latency::total 2261225500 # number of ReadReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 22999 # number of UpgradeReq miss cycles
< system.cpu.l2cache.UpgradeReq_miss_latency::total 22999 # number of UpgradeReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 8377475499 # number of ReadExReq miss cycles
< system.cpu.l2cache.ReadExReq_miss_latency::total 8377475499 # number of ReadExReq miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.inst 391521000 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::cpu.data 10247179999 # number of demand (read+write) miss cycles
< system.cpu.l2cache.demand_miss_latency::total 10638700999 # number of demand (read+write) miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.inst 391521000 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::cpu.data 10247179999 # number of overall miss cycles
< system.cpu.l2cache.overall_miss_latency::total 10638700999 # number of overall miss cycles
< system.cpu.l2cache.ReadReq_accesses::cpu.inst 30732 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::cpu.data 55436 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.ReadReq_accesses::total 86168 # number of ReadReq accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::writebacks 129110 # number of Writeback accesses(hits+misses)
< system.cpu.l2cache.Writeback_accesses::total 129110 # number of Writeback accesses(hits+misses)
---
> system.cpu.l2cache.tags.occ_blocks::writebacks 26679.268686 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.inst 1365.813290 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_blocks::cpu.data 1841.617225 # Average occupied blocks per requestor
> system.cpu.l2cache.tags.occ_percent::writebacks 0.814187 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.inst 0.041681 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::cpu.data 0.056202 # Average percentage of cache occupancy
> system.cpu.l2cache.tags.occ_percent::total 0.912070 # Average percentage of cache occupancy
> system.cpu.l2cache.ReadReq_hits::cpu.inst 27962 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::cpu.data 33496 # number of ReadReq hits
> system.cpu.l2cache.ReadReq_hits::total 61458 # number of ReadReq hits
> system.cpu.l2cache.Writeback_hits::writebacks 129187 # number of Writeback hits
> system.cpu.l2cache.Writeback_hits::total 129187 # number of Writeback hits
> system.cpu.l2cache.UpgradeReq_hits::cpu.data 18 # number of UpgradeReq hits
> system.cpu.l2cache.UpgradeReq_hits::total 18 # number of UpgradeReq hits
> system.cpu.l2cache.ReadExReq_hits::cpu.data 4794 # number of ReadExReq hits
> system.cpu.l2cache.ReadExReq_hits::total 4794 # number of ReadExReq hits
> system.cpu.l2cache.demand_hits::cpu.inst 27962 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::cpu.data 38290 # number of demand (read+write) hits
> system.cpu.l2cache.demand_hits::total 66252 # number of demand (read+write) hits
> system.cpu.l2cache.overall_hits::cpu.inst 27962 # number of overall hits
> system.cpu.l2cache.overall_hits::cpu.data 38290 # number of overall hits
> system.cpu.l2cache.overall_hits::total 66252 # number of overall hits
> system.cpu.l2cache.ReadReq_misses::cpu.inst 4680 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::cpu.data 21912 # number of ReadReq misses
> system.cpu.l2cache.ReadReq_misses::total 26592 # number of ReadReq misses
> system.cpu.l2cache.UpgradeReq_misses::cpu.data 318 # number of UpgradeReq misses
> system.cpu.l2cache.UpgradeReq_misses::total 318 # number of UpgradeReq misses
> system.cpu.l2cache.ReadExReq_misses::cpu.data 102256 # number of ReadExReq misses
> system.cpu.l2cache.ReadExReq_misses::total 102256 # number of ReadExReq misses
> system.cpu.l2cache.demand_misses::cpu.inst 4680 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::cpu.data 124168 # number of demand (read+write) misses
> system.cpu.l2cache.demand_misses::total 128848 # number of demand (read+write) misses
> system.cpu.l2cache.overall_misses::cpu.inst 4680 # number of overall misses
> system.cpu.l2cache.overall_misses::cpu.data 124168 # number of overall misses
> system.cpu.l2cache.overall_misses::total 128848 # number of overall misses
> system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 367025250 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1881179499 # number of ReadReq miss cycles
> system.cpu.l2cache.ReadReq_miss_latency::total 2248204749 # number of ReadReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 23499 # number of UpgradeReq miss cycles
> system.cpu.l2cache.UpgradeReq_miss_latency::total 23499 # number of UpgradeReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 8506522000 # number of ReadExReq miss cycles
> system.cpu.l2cache.ReadExReq_miss_latency::total 8506522000 # number of ReadExReq miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.inst 367025250 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::cpu.data 10387701499 # number of demand (read+write) miss cycles
> system.cpu.l2cache.demand_miss_latency::total 10754726749 # number of demand (read+write) miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.inst 367025250 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::cpu.data 10387701499 # number of overall miss cycles
> system.cpu.l2cache.overall_miss_latency::total 10754726749 # number of overall miss cycles
> system.cpu.l2cache.ReadReq_accesses::cpu.inst 32642 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::cpu.data 55408 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.ReadReq_accesses::total 88050 # number of ReadReq accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::writebacks 129187 # number of Writeback accesses(hits+misses)
> system.cpu.l2cache.Writeback_accesses::total 129187 # number of Writeback accesses(hits+misses)
808,841c817,850
< system.cpu.l2cache.ReadExReq_accesses::cpu.data 107033 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.ReadExReq_accesses::total 107033 # number of ReadExReq accesses(hits+misses)
< system.cpu.l2cache.demand_accesses::cpu.inst 30732 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::cpu.data 162469 # number of demand (read+write) accesses
< system.cpu.l2cache.demand_accesses::total 193201 # number of demand (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.inst 30732 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::cpu.data 162469 # number of overall (read+write) accesses
< system.cpu.l2cache.overall_accesses::total 193201 # number of overall (read+write) accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.151959 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.395844 # miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_miss_rate::total 0.308862 # miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.952381 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_miss_rate::total 0.952381 # miss rate for UpgradeReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.955341 # miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_miss_rate::total 0.955341 # miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_miss_rate::cpu.inst 0.151959 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::cpu.data 0.764435 # miss rate for demand accesses
< system.cpu.l2cache.demand_miss_rate::total 0.667010 # miss rate for demand accesses
< system.cpu.l2cache.overall_miss_rate::cpu.inst 0.151959 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::cpu.data 0.764435 # miss rate for overall accesses
< system.cpu.l2cache.overall_miss_rate::total 0.667010 # miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 83837.473233 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 85203.449690 # average ReadReq miss latency
< system.cpu.l2cache.ReadReq_avg_miss_latency::total 84963.759675 # average ReadReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 71.871875 # average UpgradeReq miss latency
< system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 71.871875 # average UpgradeReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 81928.896942 # average ReadExReq miss latency
< system.cpu.l2cache.ReadExReq_avg_miss_latency::total 81928.896942 # average ReadExReq miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 83837.473233 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::cpu.data 82507.467966 # average overall miss latency
< system.cpu.l2cache.demand_avg_miss_latency::total 82555.665911 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 83837.473233 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::cpu.data 82507.467966 # average overall miss latency
< system.cpu.l2cache.overall_avg_miss_latency::total 82555.665911 # average overall miss latency
---
> system.cpu.l2cache.ReadExReq_accesses::cpu.data 107050 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.ReadExReq_accesses::total 107050 # number of ReadExReq accesses(hits+misses)
> system.cpu.l2cache.demand_accesses::cpu.inst 32642 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::cpu.data 162458 # number of demand (read+write) accesses
> system.cpu.l2cache.demand_accesses::total 195100 # number of demand (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.inst 32642 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::cpu.data 162458 # number of overall (read+write) accesses
> system.cpu.l2cache.overall_accesses::total 195100 # number of overall (read+write) accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.143374 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.395466 # miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_miss_rate::total 0.302010 # miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.946429 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_miss_rate::total 0.946429 # miss rate for UpgradeReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.955217 # miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_miss_rate::total 0.955217 # miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_miss_rate::cpu.inst 0.143374 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::cpu.data 0.764308 # miss rate for demand accesses
> system.cpu.l2cache.demand_miss_rate::total 0.660420 # miss rate for demand accesses
> system.cpu.l2cache.overall_miss_rate::cpu.inst 0.143374 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::cpu.data 0.764308 # miss rate for overall accesses
> system.cpu.l2cache.overall_miss_rate::total 0.660420 # miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 78424.198718 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 85851.565307 # average ReadReq miss latency
> system.cpu.l2cache.ReadReq_avg_miss_latency::total 84544.402414 # average ReadReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 73.896226 # average UpgradeReq miss latency
> system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 73.896226 # average UpgradeReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 83188.487717 # average ReadExReq miss latency
> system.cpu.l2cache.ReadExReq_avg_miss_latency::total 83188.487717 # average ReadExReq miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 78424.198718 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::cpu.data 83658.442586 # average overall miss latency
> system.cpu.l2cache.demand_avg_miss_latency::total 83468.325073 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 78424.198718 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::cpu.data 83658.442586 # average overall miss latency
> system.cpu.l2cache.overall_avg_miss_latency::total 83468.325073 # average overall miss latency
850,851c859,860
< system.cpu.l2cache.writebacks::writebacks 83940 # number of writebacks
< system.cpu.l2cache.writebacks::total 83940 # number of writebacks
---
> system.cpu.l2cache.writebacks::writebacks 83939 # number of writebacks
> system.cpu.l2cache.writebacks::total 83939 # number of writebacks
853,854c862,863
< system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 59 # number of ReadReq MSHR hits
< system.cpu.l2cache.ReadReq_mshr_hits::total 76 # number of ReadReq MSHR hits
---
> system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 61 # number of ReadReq MSHR hits
> system.cpu.l2cache.ReadReq_mshr_hits::total 78 # number of ReadReq MSHR hits
856,857c865,866
< system.cpu.l2cache.demand_mshr_hits::cpu.data 59 # number of demand (read+write) MSHR hits
< system.cpu.l2cache.demand_mshr_hits::total 76 # number of demand (read+write) MSHR hits
---
> system.cpu.l2cache.demand_mshr_hits::cpu.data 61 # number of demand (read+write) MSHR hits
> system.cpu.l2cache.demand_mshr_hits::total 78 # number of demand (read+write) MSHR hits
859,912c868,921
< system.cpu.l2cache.overall_mshr_hits::cpu.data 59 # number of overall MSHR hits
< system.cpu.l2cache.overall_mshr_hits::total 76 # number of overall MSHR hits
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 4653 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 21885 # number of ReadReq MSHR misses
< system.cpu.l2cache.ReadReq_mshr_misses::total 26538 # number of ReadReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 320 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.UpgradeReq_mshr_misses::total 320 # number of UpgradeReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 102253 # number of ReadExReq MSHR misses
< system.cpu.l2cache.ReadExReq_mshr_misses::total 102253 # number of ReadExReq MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.inst 4653 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::cpu.data 124138 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.demand_mshr_misses::total 128791 # number of demand (read+write) MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.inst 4653 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::cpu.data 124138 # number of overall MSHR misses
< system.cpu.l2cache.overall_mshr_misses::total 128791 # number of overall MSHR misses
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 331760500 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1590135750 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1921896250 # number of ReadReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 3200320 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 3200320 # number of UpgradeReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7097849501 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7097849501 # number of ReadExReq MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 331760500 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8687985251 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.demand_mshr_miss_latency::total 9019745751 # number of demand (read+write) MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 331760500 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8687985251 # number of overall MSHR miss cycles
< system.cpu.l2cache.overall_mshr_miss_latency::total 9019745751 # number of overall MSHR miss cycles
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.151406 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.394780 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.307980 # mshr miss rate for ReadReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.952381 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.952381 # mshr miss rate for UpgradeReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.955341 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.955341 # mshr miss rate for ReadExReq accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.151406 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.764072 # mshr miss rate for demand accesses
< system.cpu.l2cache.demand_mshr_miss_rate::total 0.666617 # mshr miss rate for demand accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.151406 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.764072 # mshr miss rate for overall accesses
< system.cpu.l2cache.overall_mshr_miss_rate::total 0.666617 # mshr miss rate for overall accesses
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 71300.343864 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 72658.704592 # average ReadReq mshr miss latency
< system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 72420.538473 # average ReadReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 69414.584423 # average ReadExReq mshr miss latency
< system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 69414.584423 # average ReadExReq mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 71300.343864 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 69986.508974 # average overall mshr miss latency
< system.cpu.l2cache.demand_avg_mshr_miss_latency::total 70033.975596 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 71300.343864 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 69986.508974 # average overall mshr miss latency
< system.cpu.l2cache.overall_avg_mshr_miss_latency::total 70033.975596 # average overall mshr miss latency
---
> system.cpu.l2cache.overall_mshr_hits::cpu.data 61 # number of overall MSHR hits
> system.cpu.l2cache.overall_mshr_hits::total 78 # number of overall MSHR hits
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 4663 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 21851 # number of ReadReq MSHR misses
> system.cpu.l2cache.ReadReq_mshr_misses::total 26514 # number of ReadReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 318 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.UpgradeReq_mshr_misses::total 318 # number of UpgradeReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 102256 # number of ReadExReq MSHR misses
> system.cpu.l2cache.ReadExReq_mshr_misses::total 102256 # number of ReadExReq MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.inst 4663 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::cpu.data 124107 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.demand_mshr_misses::total 128770 # number of demand (read+write) MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.inst 4663 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::cpu.data 124107 # number of overall MSHR misses
> system.cpu.l2cache.overall_mshr_misses::total 128770 # number of overall MSHR misses
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 307037750 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1604664499 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1911702249 # number of ReadReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 3189317 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 3189317 # number of UpgradeReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7230852500 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7230852500 # number of ReadExReq MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 307037750 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8835516999 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.demand_mshr_miss_latency::total 9142554749 # number of demand (read+write) MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 307037750 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8835516999 # number of overall MSHR miss cycles
> system.cpu.l2cache.overall_mshr_miss_latency::total 9142554749 # number of overall MSHR miss cycles
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.142853 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.394365 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.301124 # mshr miss rate for ReadReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.946429 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.946429 # mshr miss rate for UpgradeReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.955217 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.955217 # mshr miss rate for ReadExReq accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.142853 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.763933 # mshr miss rate for demand accesses
> system.cpu.l2cache.demand_mshr_miss_rate::total 0.660021 # mshr miss rate for demand accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.142853 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.763933 # mshr miss rate for overall accesses
> system.cpu.l2cache.overall_mshr_miss_rate::total 0.660021 # mshr miss rate for overall accesses
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 65845.539352 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 73436.661892 # average ReadReq mshr miss latency
> system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 72101.616090 # average ReadReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10029.298742 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10029.298742 # average UpgradeReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70713.234431 # average ReadExReq mshr miss latency
> system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70713.234431 # average ReadExReq mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 65845.539352 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71192.736904 # average overall mshr miss latency
> system.cpu.l2cache.demand_avg_mshr_miss_latency::total 70999.104986 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 65845.539352 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71192.736904 # average overall mshr miss latency
> system.cpu.l2cache.overall_avg_mshr_miss_latency::total 70999.104986 # average overall mshr miss latency
914,928c923,937
< system.cpu.dcache.tags.replacements 158372 # number of replacements
< system.cpu.dcache.tags.tagsinuse 4069.400137 # Cycle average of tags in use
< system.cpu.dcache.tags.total_refs 44374327 # Total number of references to valid blocks.
< system.cpu.dcache.tags.sampled_refs 162468 # Sample count of references to valid blocks.
< system.cpu.dcache.tags.avg_refs 273.126566 # Average number of references to valid blocks.
< system.cpu.dcache.tags.warmup_cycle 354003250 # Cycle when the warmup percentage was hit.
< system.cpu.dcache.tags.occ_blocks::cpu.data 4069.400137 # Average occupied blocks per requestor
< system.cpu.dcache.tags.occ_percent::cpu.data 0.993506 # Average percentage of cache occupancy
< system.cpu.dcache.tags.occ_percent::total 0.993506 # Average percentage of cache occupancy
< system.cpu.dcache.ReadReq_hits::cpu.data 26075013 # number of ReadReq hits
< system.cpu.dcache.ReadReq_hits::total 26075013 # number of ReadReq hits
< system.cpu.dcache.WriteReq_hits::cpu.data 18266800 # number of WriteReq hits
< system.cpu.dcache.WriteReq_hits::total 18266800 # number of WriteReq hits
< system.cpu.dcache.LoadLockedReq_hits::cpu.data 15987 # number of LoadLockedReq hits
< system.cpu.dcache.LoadLockedReq_hits::total 15987 # number of LoadLockedReq hits
---
> system.cpu.dcache.tags.replacements 158362 # number of replacements
> system.cpu.dcache.tags.tagsinuse 4068.865935 # Cycle average of tags in use
> system.cpu.dcache.tags.total_refs 44347537 # Total number of references to valid blocks.
> system.cpu.dcache.tags.sampled_refs 162458 # Sample count of references to valid blocks.
> system.cpu.dcache.tags.avg_refs 272.978474 # Average number of references to valid blocks.
> system.cpu.dcache.tags.warmup_cycle 363282250 # Cycle when the warmup percentage was hit.
> system.cpu.dcache.tags.occ_blocks::cpu.data 4068.865935 # Average occupied blocks per requestor
> system.cpu.dcache.tags.occ_percent::cpu.data 0.993375 # Average percentage of cache occupancy
> system.cpu.dcache.tags.occ_percent::total 0.993375 # Average percentage of cache occupancy
> system.cpu.dcache.ReadReq_hits::cpu.data 26048299 # number of ReadReq hits
> system.cpu.dcache.ReadReq_hits::total 26048299 # number of ReadReq hits
> system.cpu.dcache.WriteReq_hits::cpu.data 18266707 # number of WriteReq hits
> system.cpu.dcache.WriteReq_hits::total 18266707 # number of WriteReq hits
> system.cpu.dcache.LoadLockedReq_hits::cpu.data 15986 # number of LoadLockedReq hits
> system.cpu.dcache.LoadLockedReq_hits::total 15986 # number of LoadLockedReq hits
931,956c940,965
< system.cpu.dcache.demand_hits::cpu.data 44341813 # number of demand (read+write) hits
< system.cpu.dcache.demand_hits::total 44341813 # number of demand (read+write) hits
< system.cpu.dcache.overall_hits::cpu.data 44341813 # number of overall hits
< system.cpu.dcache.overall_hits::total 44341813 # number of overall hits
< system.cpu.dcache.ReadReq_misses::cpu.data 125377 # number of ReadReq misses
< system.cpu.dcache.ReadReq_misses::total 125377 # number of ReadReq misses
< system.cpu.dcache.WriteReq_misses::cpu.data 1583101 # number of WriteReq misses
< system.cpu.dcache.WriteReq_misses::total 1583101 # number of WriteReq misses
< system.cpu.dcache.LoadLockedReq_misses::cpu.data 42 # number of LoadLockedReq misses
< system.cpu.dcache.LoadLockedReq_misses::total 42 # number of LoadLockedReq misses
< system.cpu.dcache.demand_misses::cpu.data 1708478 # number of demand (read+write) misses
< system.cpu.dcache.demand_misses::total 1708478 # number of demand (read+write) misses
< system.cpu.dcache.overall_misses::cpu.data 1708478 # number of overall misses
< system.cpu.dcache.overall_misses::total 1708478 # number of overall misses
< system.cpu.dcache.ReadReq_miss_latency::cpu.data 5199394222 # number of ReadReq miss cycles
< system.cpu.dcache.ReadReq_miss_latency::total 5199394222 # number of ReadReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::cpu.data 124981048011 # number of WriteReq miss cycles
< system.cpu.dcache.WriteReq_miss_latency::total 124981048011 # number of WriteReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 861250 # number of LoadLockedReq miss cycles
< system.cpu.dcache.LoadLockedReq_miss_latency::total 861250 # number of LoadLockedReq miss cycles
< system.cpu.dcache.demand_miss_latency::cpu.data 130180442233 # number of demand (read+write) miss cycles
< system.cpu.dcache.demand_miss_latency::total 130180442233 # number of demand (read+write) miss cycles
< system.cpu.dcache.overall_miss_latency::cpu.data 130180442233 # number of overall miss cycles
< system.cpu.dcache.overall_miss_latency::total 130180442233 # number of overall miss cycles
< system.cpu.dcache.ReadReq_accesses::cpu.data 26200390 # number of ReadReq accesses(hits+misses)
< system.cpu.dcache.ReadReq_accesses::total 26200390 # number of ReadReq accesses(hits+misses)
---
> system.cpu.dcache.demand_hits::cpu.data 44315006 # number of demand (read+write) hits
> system.cpu.dcache.demand_hits::total 44315006 # number of demand (read+write) hits
> system.cpu.dcache.overall_hits::cpu.data 44315006 # number of overall hits
> system.cpu.dcache.overall_hits::total 44315006 # number of overall hits
> system.cpu.dcache.ReadReq_misses::cpu.data 125034 # number of ReadReq misses
> system.cpu.dcache.ReadReq_misses::total 125034 # number of ReadReq misses
> system.cpu.dcache.WriteReq_misses::cpu.data 1583194 # number of WriteReq misses
> system.cpu.dcache.WriteReq_misses::total 1583194 # number of WriteReq misses
> system.cpu.dcache.LoadLockedReq_misses::cpu.data 41 # number of LoadLockedReq misses
> system.cpu.dcache.LoadLockedReq_misses::total 41 # number of LoadLockedReq misses
> system.cpu.dcache.demand_misses::cpu.data 1708228 # number of demand (read+write) misses
> system.cpu.dcache.demand_misses::total 1708228 # number of demand (read+write) misses
> system.cpu.dcache.overall_misses::cpu.data 1708228 # number of overall misses
> system.cpu.dcache.overall_misses::total 1708228 # number of overall misses
> system.cpu.dcache.ReadReq_miss_latency::cpu.data 5241649212 # number of ReadReq miss cycles
> system.cpu.dcache.ReadReq_miss_latency::total 5241649212 # number of ReadReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::cpu.data 126812367989 # number of WriteReq miss cycles
> system.cpu.dcache.WriteReq_miss_latency::total 126812367989 # number of WriteReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 914750 # number of LoadLockedReq miss cycles
> system.cpu.dcache.LoadLockedReq_miss_latency::total 914750 # number of LoadLockedReq miss cycles
> system.cpu.dcache.demand_miss_latency::cpu.data 132054017201 # number of demand (read+write) miss cycles
> system.cpu.dcache.demand_miss_latency::total 132054017201 # number of demand (read+write) miss cycles
> system.cpu.dcache.overall_miss_latency::cpu.data 132054017201 # number of overall miss cycles
> system.cpu.dcache.overall_miss_latency::total 132054017201 # number of overall miss cycles
> system.cpu.dcache.ReadReq_accesses::cpu.data 26173333 # number of ReadReq accesses(hits+misses)
> system.cpu.dcache.ReadReq_accesses::total 26173333 # number of ReadReq accesses(hits+misses)
959,960c968,969
< system.cpu.dcache.LoadLockedReq_accesses::cpu.data 16029 # number of LoadLockedReq accesses(hits+misses)
< system.cpu.dcache.LoadLockedReq_accesses::total 16029 # number of LoadLockedReq accesses(hits+misses)
---
> system.cpu.dcache.LoadLockedReq_accesses::cpu.data 16027 # number of LoadLockedReq accesses(hits+misses)
> system.cpu.dcache.LoadLockedReq_accesses::total 16027 # number of LoadLockedReq accesses(hits+misses)
963,992c972,1001
< system.cpu.dcache.demand_accesses::cpu.data 46050291 # number of demand (read+write) accesses
< system.cpu.dcache.demand_accesses::total 46050291 # number of demand (read+write) accesses
< system.cpu.dcache.overall_accesses::cpu.data 46050291 # number of overall (read+write) accesses
< system.cpu.dcache.overall_accesses::total 46050291 # number of overall (read+write) accesses
< system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.004785 # miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_miss_rate::total 0.004785 # miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.079754 # miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_miss_rate::total 0.079754 # miss rate for WriteReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.002620 # miss rate for LoadLockedReq accesses
< system.cpu.dcache.LoadLockedReq_miss_rate::total 0.002620 # miss rate for LoadLockedReq accesses
< system.cpu.dcache.demand_miss_rate::cpu.data 0.037100 # miss rate for demand accesses
< system.cpu.dcache.demand_miss_rate::total 0.037100 # miss rate for demand accesses
< system.cpu.dcache.overall_miss_rate::cpu.data 0.037100 # miss rate for overall accesses
< system.cpu.dcache.overall_miss_rate::total 0.037100 # miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 41470.080015 # average ReadReq miss latency
< system.cpu.dcache.ReadReq_avg_miss_latency::total 41470.080015 # average ReadReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 78946.983175 # average WriteReq miss latency
< system.cpu.dcache.WriteReq_avg_miss_latency::total 78946.983175 # average WriteReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 20505.952381 # average LoadLockedReq miss latency
< system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 20505.952381 # average LoadLockedReq miss latency
< system.cpu.dcache.demand_avg_miss_latency::cpu.data 76196.733135 # average overall miss latency
< system.cpu.dcache.demand_avg_miss_latency::total 76196.733135 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::cpu.data 76196.733135 # average overall miss latency
< system.cpu.dcache.overall_avg_miss_latency::total 76196.733135 # average overall miss latency
< system.cpu.dcache.blocked_cycles::no_mshrs 9105 # number of cycles access was blocked
< system.cpu.dcache.blocked_cycles::no_targets 1249 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_mshrs 129 # number of cycles access was blocked
< system.cpu.dcache.blocked::no_targets 16 # number of cycles access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_mshrs 70.581395 # average number of cycles each access was blocked
< system.cpu.dcache.avg_blocked_cycles::no_targets 78.062500 # average number of cycles each access was blocked
---
> system.cpu.dcache.demand_accesses::cpu.data 46023234 # number of demand (read+write) accesses
> system.cpu.dcache.demand_accesses::total 46023234 # number of demand (read+write) accesses
> system.cpu.dcache.overall_accesses::cpu.data 46023234 # number of overall (read+write) accesses
> system.cpu.dcache.overall_accesses::total 46023234 # number of overall (read+write) accesses
> system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.004777 # miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_miss_rate::total 0.004777 # miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.079758 # miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_miss_rate::total 0.079758 # miss rate for WriteReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.002558 # miss rate for LoadLockedReq accesses
> system.cpu.dcache.LoadLockedReq_miss_rate::total 0.002558 # miss rate for LoadLockedReq accesses
> system.cpu.dcache.demand_miss_rate::cpu.data 0.037117 # miss rate for demand accesses
> system.cpu.dcache.demand_miss_rate::total 0.037117 # miss rate for demand accesses
> system.cpu.dcache.overall_miss_rate::cpu.data 0.037117 # miss rate for overall accesses
> system.cpu.dcache.overall_miss_rate::total 0.037117 # miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 41921.790969 # average ReadReq miss latency
> system.cpu.dcache.ReadReq_avg_miss_latency::total 41921.790969 # average ReadReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 80099.070606 # average WriteReq miss latency
> system.cpu.dcache.WriteReq_avg_miss_latency::total 80099.070606 # average WriteReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 22310.975610 # average LoadLockedReq miss latency
> system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 22310.975610 # average LoadLockedReq miss latency
> system.cpu.dcache.demand_avg_miss_latency::cpu.data 77304.679001 # average overall miss latency
> system.cpu.dcache.demand_avg_miss_latency::total 77304.679001 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::cpu.data 77304.679001 # average overall miss latency
> system.cpu.dcache.overall_avg_miss_latency::total 77304.679001 # average overall miss latency
> system.cpu.dcache.blocked_cycles::no_mshrs 4730 # number of cycles access was blocked
> system.cpu.dcache.blocked_cycles::no_targets 1224 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_mshrs 139 # number of cycles access was blocked
> system.cpu.dcache.blocked::no_targets 14 # number of cycles access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_mshrs 34.028777 # average number of cycles each access was blocked
> system.cpu.dcache.avg_blocked_cycles::no_targets 87.428571 # average number of cycles each access was blocked
995,1038c1004,1047
< system.cpu.dcache.writebacks::writebacks 129110 # number of writebacks
< system.cpu.dcache.writebacks::total 129110 # number of writebacks
< system.cpu.dcache.ReadReq_mshr_hits::cpu.data 69907 # number of ReadReq MSHR hits
< system.cpu.dcache.ReadReq_mshr_hits::total 69907 # number of ReadReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1475766 # number of WriteReq MSHR hits
< system.cpu.dcache.WriteReq_mshr_hits::total 1475766 # number of WriteReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 42 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.LoadLockedReq_mshr_hits::total 42 # number of LoadLockedReq MSHR hits
< system.cpu.dcache.demand_mshr_hits::cpu.data 1545673 # number of demand (read+write) MSHR hits
< system.cpu.dcache.demand_mshr_hits::total 1545673 # number of demand (read+write) MSHR hits
< system.cpu.dcache.overall_mshr_hits::cpu.data 1545673 # number of overall MSHR hits
< system.cpu.dcache.overall_mshr_hits::total 1545673 # number of overall MSHR hits
< system.cpu.dcache.ReadReq_mshr_misses::cpu.data 55470 # number of ReadReq MSHR misses
< system.cpu.dcache.ReadReq_mshr_misses::total 55470 # number of ReadReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::cpu.data 107335 # number of WriteReq MSHR misses
< system.cpu.dcache.WriteReq_mshr_misses::total 107335 # number of WriteReq MSHR misses
< system.cpu.dcache.demand_mshr_misses::cpu.data 162805 # number of demand (read+write) MSHR misses
< system.cpu.dcache.demand_mshr_misses::total 162805 # number of demand (read+write) MSHR misses
< system.cpu.dcache.overall_mshr_misses::cpu.data 162805 # number of overall MSHR misses
< system.cpu.dcache.overall_mshr_misses::total 162805 # number of overall MSHR misses
< system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2262652309 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_latency::total 2262652309 # number of ReadReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8543267922 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.WriteReq_mshr_miss_latency::total 8543267922 # number of WriteReq MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10805920231 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.demand_mshr_miss_latency::total 10805920231 # number of demand (read+write) MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10805920231 # number of overall MSHR miss cycles
< system.cpu.dcache.overall_mshr_miss_latency::total 10805920231 # number of overall MSHR miss cycles
< system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002117 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002117 # mshr miss rate for ReadReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005407 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005407 # mshr miss rate for WriteReq accesses
< system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.003535 # mshr miss rate for demand accesses
< system.cpu.dcache.demand_mshr_miss_rate::total 0.003535 # mshr miss rate for demand accesses
< system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.003535 # mshr miss rate for overall accesses
< system.cpu.dcache.overall_mshr_miss_rate::total 0.003535 # mshr miss rate for overall accesses
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 40790.559023 # average ReadReq mshr miss latency
< system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 40790.559023 # average ReadReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 79594.427931 # average WriteReq mshr miss latency
< system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 79594.427931 # average WriteReq mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66373.392899 # average overall mshr miss latency
< system.cpu.dcache.demand_avg_mshr_miss_latency::total 66373.392899 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 66373.392899 # average overall mshr miss latency
< system.cpu.dcache.overall_avg_mshr_miss_latency::total 66373.392899 # average overall mshr miss latency
---
> system.cpu.dcache.writebacks::writebacks 129187 # number of writebacks
> system.cpu.dcache.writebacks::total 129187 # number of writebacks
> system.cpu.dcache.ReadReq_mshr_hits::cpu.data 69592 # number of ReadReq MSHR hits
> system.cpu.dcache.ReadReq_mshr_hits::total 69592 # number of ReadReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1475842 # number of WriteReq MSHR hits
> system.cpu.dcache.WriteReq_mshr_hits::total 1475842 # number of WriteReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 41 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.LoadLockedReq_mshr_hits::total 41 # number of LoadLockedReq MSHR hits
> system.cpu.dcache.demand_mshr_hits::cpu.data 1545434 # number of demand (read+write) MSHR hits
> system.cpu.dcache.demand_mshr_hits::total 1545434 # number of demand (read+write) MSHR hits
> system.cpu.dcache.overall_mshr_hits::cpu.data 1545434 # number of overall MSHR hits
> system.cpu.dcache.overall_mshr_hits::total 1545434 # number of overall MSHR hits
> system.cpu.dcache.ReadReq_mshr_misses::cpu.data 55442 # number of ReadReq MSHR misses
> system.cpu.dcache.ReadReq_mshr_misses::total 55442 # number of ReadReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::cpu.data 107352 # number of WriteReq MSHR misses
> system.cpu.dcache.WriteReq_mshr_misses::total 107352 # number of WriteReq MSHR misses
> system.cpu.dcache.demand_mshr_misses::cpu.data 162794 # number of demand (read+write) MSHR misses
> system.cpu.dcache.demand_mshr_misses::total 162794 # number of demand (read+write) MSHR misses
> system.cpu.dcache.overall_mshr_misses::cpu.data 162794 # number of overall MSHR misses
> system.cpu.dcache.overall_mshr_misses::total 162794 # number of overall MSHR misses
> system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2274282063 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_latency::total 2274282063 # number of ReadReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8672803924 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.WriteReq_mshr_miss_latency::total 8672803924 # number of WriteReq MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10947085987 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.demand_mshr_miss_latency::total 10947085987 # number of demand (read+write) MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10947085987 # number of overall MSHR miss cycles
> system.cpu.dcache.overall_mshr_miss_latency::total 10947085987 # number of overall MSHR miss cycles
> system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002118 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002118 # mshr miss rate for ReadReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005408 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005408 # mshr miss rate for WriteReq accesses
> system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.003537 # mshr miss rate for demand accesses
> system.cpu.dcache.demand_mshr_miss_rate::total 0.003537 # mshr miss rate for demand accesses
> system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.003537 # mshr miss rate for overall accesses
> system.cpu.dcache.overall_mshr_miss_rate::total 0.003537 # mshr miss rate for overall accesses
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 41020.923902 # average ReadReq mshr miss latency
> system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 41020.923902 # average ReadReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 80788.470862 # average WriteReq mshr miss latency
> system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 80788.470862 # average WriteReq mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 67245.021235 # average overall mshr miss latency
> system.cpu.dcache.demand_avg_mshr_miss_latency::total 67245.021235 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 67245.021235 # average overall mshr miss latency
> system.cpu.dcache.overall_avg_mshr_miss_latency::total 67245.021235 # average overall mshr miss latency