stats.txt (10726:8a20e2a1562d) stats.txt (10736:4433fb00fa7d)
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.033359 # Number of seconds simulated
4sim_ticks 33359312000 # Number of ticks simulated
5final_tick 33359312000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 125450 # Simulator instruction rate (inst/s)
8host_op_rate 160435 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 59019201 # Simulator tick rate (ticks/s)
10host_mem_usage 322444 # Number of bytes of host memory used
11host_seconds 565.23 # Real time elapsed on the host
12sim_insts 70907629 # Number of instructions simulated
13sim_ops 90682584 # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1000 # Clock period in ticks
16system.physmem.bytes_read::cpu.inst 593600 # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data 2515776 # Number of bytes read from this memory
18system.physmem.bytes_read::cpu.l2cache.prefetcher 6204544 # Number of bytes read from this memory
19system.physmem.bytes_read::total 9313920 # Number of bytes read from this memory
20system.physmem.bytes_inst_read::cpu.inst 593600 # Number of instructions bytes read from this memory
21system.physmem.bytes_inst_read::total 593600 # Number of instructions bytes read from this memory
22system.physmem.bytes_written::writebacks 6264768 # Number of bytes written to this memory
23system.physmem.bytes_written::total 6264768 # Number of bytes written to this memory
24system.physmem.num_reads::cpu.inst 9275 # Number of read requests responded to by this memory
25system.physmem.num_reads::cpu.data 39309 # Number of read requests responded to by this memory
26system.physmem.num_reads::cpu.l2cache.prefetcher 96946 # Number of read requests responded to by this memory
27system.physmem.num_reads::total 145530 # Number of read requests responded to by this memory
28system.physmem.num_writes::writebacks 97887 # Number of write requests responded to by this memory
29system.physmem.num_writes::total 97887 # Number of write requests responded to by this memory
30system.physmem.bw_read::cpu.inst 17794132 # Total read bandwidth from this memory (bytes/s)
31system.physmem.bw_read::cpu.data 75414505 # Total read bandwidth from this memory (bytes/s)
32system.physmem.bw_read::cpu.l2cache.prefetcher 185991366 # Total read bandwidth from this memory (bytes/s)
33system.physmem.bw_read::total 279200003 # Total read bandwidth from this memory (bytes/s)
34system.physmem.bw_inst_read::cpu.inst 17794132 # Instruction read bandwidth from this memory (bytes/s)
35system.physmem.bw_inst_read::total 17794132 # Instruction read bandwidth from this memory (bytes/s)
36system.physmem.bw_write::writebacks 187796679 # Write bandwidth from this memory (bytes/s)
37system.physmem.bw_write::total 187796679 # Write bandwidth from this memory (bytes/s)
38system.physmem.bw_total::writebacks 187796679 # Total bandwidth to/from this memory (bytes/s)
39system.physmem.bw_total::cpu.inst 17794132 # Total bandwidth to/from this memory (bytes/s)
40system.physmem.bw_total::cpu.data 75414505 # Total bandwidth to/from this memory (bytes/s)
41system.physmem.bw_total::cpu.l2cache.prefetcher 185991366 # Total bandwidth to/from this memory (bytes/s)
42system.physmem.bw_total::total 466996681 # Total bandwidth to/from this memory (bytes/s)
43system.physmem.readReqs 145530 # Number of read requests accepted
44system.physmem.writeReqs 97887 # Number of write requests accepted
45system.physmem.readBursts 145530 # Number of DRAM read bursts, including those serviced by the write queue
46system.physmem.writeBursts 97887 # Number of DRAM write bursts, including those merged in the write queue
47system.physmem.bytesReadDRAM 9306560 # Total number of bytes read from DRAM
48system.physmem.bytesReadWrQ 7360 # Total number of bytes read from write queue
49system.physmem.bytesWritten 6263296 # Total number of bytes written to DRAM
50system.physmem.bytesReadSys 9313920 # Total read bytes from the system interface side
51system.physmem.bytesWrittenSys 6264768 # Total written bytes from the system interface side
52system.physmem.servicedByWrQ 115 # Number of DRAM read bursts serviced by the write queue
53system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
54system.physmem.neitherReadNorWriteReqs 6 # Number of requests that are neither read nor write
55system.physmem.perBankRdBursts::0 9160 # Per bank write bursts
56system.physmem.perBankRdBursts::1 9419 # Per bank write bursts
57system.physmem.perBankRdBursts::2 9305 # Per bank write bursts
58system.physmem.perBankRdBursts::3 9483 # Per bank write bursts
59system.physmem.perBankRdBursts::4 9789 # Per bank write bursts
60system.physmem.perBankRdBursts::5 9711 # Per bank write bursts
61system.physmem.perBankRdBursts::6 9074 # Per bank write bursts
62system.physmem.perBankRdBursts::7 9074 # Per bank write bursts
63system.physmem.perBankRdBursts::8 9205 # Per bank write bursts
64system.physmem.perBankRdBursts::9 8628 # Per bank write bursts
65system.physmem.perBankRdBursts::10 8849 # Per bank write bursts
66system.physmem.perBankRdBursts::11 8741 # Per bank write bursts
67system.physmem.perBankRdBursts::12 8642 # Per bank write bursts
68system.physmem.perBankRdBursts::13 8695 # Per bank write bursts
69system.physmem.perBankRdBursts::14 8691 # Per bank write bursts
70system.physmem.perBankRdBursts::15 8949 # Per bank write bursts
71system.physmem.perBankWrBursts::0 5976 # Per bank write bursts
72system.physmem.perBankWrBursts::1 6255 # Per bank write bursts
73system.physmem.perBankWrBursts::2 6149 # Per bank write bursts
74system.physmem.perBankWrBursts::3 6169 # Per bank write bursts
75system.physmem.perBankWrBursts::4 6151 # Per bank write bursts
76system.physmem.perBankWrBursts::5 6334 # Per bank write bursts
77system.physmem.perBankWrBursts::6 6086 # Per bank write bursts
78system.physmem.perBankWrBursts::7 6007 # Per bank write bursts
79system.physmem.perBankWrBursts::8 5979 # Per bank write bursts
80system.physmem.perBankWrBursts::9 6153 # Per bank write bursts
81system.physmem.perBankWrBursts::10 6241 # Per bank write bursts
82system.physmem.perBankWrBursts::11 5938 # Per bank write bursts
83system.physmem.perBankWrBursts::12 6061 # Per bank write bursts
84system.physmem.perBankWrBursts::13 6105 # Per bank write bursts
85system.physmem.perBankWrBursts::14 6219 # Per bank write bursts
86system.physmem.perBankWrBursts::15 6041 # Per bank write bursts
87system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
88system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
89system.physmem.totGap 33359040500 # Total gap between requests
90system.physmem.readPktSize::0 0 # Read request sizes (log2)
91system.physmem.readPktSize::1 0 # Read request sizes (log2)
92system.physmem.readPktSize::2 0 # Read request sizes (log2)
93system.physmem.readPktSize::3 0 # Read request sizes (log2)
94system.physmem.readPktSize::4 0 # Read request sizes (log2)
95system.physmem.readPktSize::5 0 # Read request sizes (log2)
96system.physmem.readPktSize::6 145530 # Read request sizes (log2)
97system.physmem.writePktSize::0 0 # Write request sizes (log2)
98system.physmem.writePktSize::1 0 # Write request sizes (log2)
99system.physmem.writePktSize::2 0 # Write request sizes (log2)
100system.physmem.writePktSize::3 0 # Write request sizes (log2)
101system.physmem.writePktSize::4 0 # Write request sizes (log2)
102system.physmem.writePktSize::5 0 # Write request sizes (log2)
103system.physmem.writePktSize::6 97887 # Write request sizes (log2)
104system.physmem.rdQLenPdf::0 42093 # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::1 51689 # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::2 18360 # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::3 9225 # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::4 6081 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::5 5319 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::6 4669 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::7 4300 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::8 3562 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::9 86 # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::10 26 # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::11 4 # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::12 1 # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
134system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
135system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
136system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::15 1144 # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::16 1175 # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::17 1920 # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::18 2607 # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::19 3444 # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::20 4432 # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::21 5283 # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::22 5659 # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::23 5932 # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::24 6165 # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::25 6447 # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::26 6873 # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::27 7427 # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::28 8222 # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::29 9030 # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::30 8085 # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::31 7129 # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::32 6411 # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::33 253 # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::34 112 # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::35 60 # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::36 36 # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::37 12 # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::38 6 # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::39 4 # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::40 3 # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
196system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
197system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
198system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
199system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
200system.physmem.bytesPerActivate::samples 88927 # Bytes accessed per row activation
201system.physmem.bytesPerActivate::mean 175.072858 # Bytes accessed per row activation
202system.physmem.bytesPerActivate::gmean 110.491943 # Bytes accessed per row activation
203system.physmem.bytesPerActivate::stdev 238.713124 # Bytes accessed per row activation
204system.physmem.bytesPerActivate::0-127 52339 58.86% 58.86% # Bytes accessed per row activation
205system.physmem.bytesPerActivate::128-255 22656 25.48% 84.33% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::256-383 4441 4.99% 89.33% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::384-511 1741 1.96% 91.28% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::512-639 1037 1.17% 92.45% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::640-767 849 0.95% 93.41% # Bytes accessed per row activation
210system.physmem.bytesPerActivate::768-895 689 0.77% 94.18% # Bytes accessed per row activation
211system.physmem.bytesPerActivate::896-1023 765 0.86% 95.04% # Bytes accessed per row activation
212system.physmem.bytesPerActivate::1024-1151 4410 4.96% 100.00% # Bytes accessed per row activation
213system.physmem.bytesPerActivate::total 88927 # Bytes accessed per row activation
214system.physmem.rdPerTurnAround::samples 5911 # Reads before turning the bus around for writes
215system.physmem.rdPerTurnAround::mean 24.598207 # Reads before turning the bus around for writes
216system.physmem.rdPerTurnAround::gmean 21.088924 # Reads before turning the bus around for writes
217system.physmem.rdPerTurnAround::stdev 187.219466 # Reads before turning the bus around for writes
218system.physmem.rdPerTurnAround::0-511 5910 99.98% 99.98% # Reads before turning the bus around for writes
219system.physmem.rdPerTurnAround::14336-14847 1 0.02% 100.00% # Reads before turning the bus around for writes
220system.physmem.rdPerTurnAround::total 5911 # Reads before turning the bus around for writes
221system.physmem.wrPerTurnAround::samples 5911 # Writes before turning the bus around for reads
222system.physmem.wrPerTurnAround::mean 16.556251 # Writes before turning the bus around for reads
223system.physmem.wrPerTurnAround::gmean 16.512708 # Writes before turning the bus around for reads
224system.physmem.wrPerTurnAround::stdev 1.281856 # Writes before turning the bus around for reads
225system.physmem.wrPerTurnAround::16 4715 79.77% 79.77% # Writes before turning the bus around for reads
226system.physmem.wrPerTurnAround::17 33 0.56% 80.32% # Writes before turning the bus around for reads
227system.physmem.wrPerTurnAround::18 741 12.54% 92.86% # Writes before turning the bus around for reads
228system.physmem.wrPerTurnAround::19 193 3.27% 96.13% # Writes before turning the bus around for reads
229system.physmem.wrPerTurnAround::20 104 1.76% 97.89% # Writes before turning the bus around for reads
230system.physmem.wrPerTurnAround::21 53 0.90% 98.78% # Writes before turning the bus around for reads
231system.physmem.wrPerTurnAround::22 34 0.58% 99.36% # Writes before turning the bus around for reads
232system.physmem.wrPerTurnAround::23 17 0.29% 99.64% # Writes before turning the bus around for reads
233system.physmem.wrPerTurnAround::24 11 0.19% 99.83% # Writes before turning the bus around for reads
234system.physmem.wrPerTurnAround::25 4 0.07% 99.90% # Writes before turning the bus around for reads
235system.physmem.wrPerTurnAround::26 2 0.03% 99.93% # Writes before turning the bus around for reads
236system.physmem.wrPerTurnAround::27 3 0.05% 99.98% # Writes before turning the bus around for reads
237system.physmem.wrPerTurnAround::29 1 0.02% 100.00% # Writes before turning the bus around for reads
238system.physmem.wrPerTurnAround::total 5911 # Writes before turning the bus around for reads
239system.physmem.totQLat 7478329771 # Total ticks spent queuing
240system.physmem.totMemAccLat 10204861021 # Total ticks spent from burst creation until serviced by the DRAM
241system.physmem.totBusLat 727075000 # Total ticks spent in databus transfers
242system.physmem.avgQLat 51427.50 # Average queueing delay per DRAM burst
243system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
244system.physmem.avgMemAccLat 70177.50 # Average memory access latency per DRAM burst
245system.physmem.avgRdBW 278.98 # Average DRAM read bandwidth in MiByte/s
246system.physmem.avgWrBW 187.75 # Average achieved write bandwidth in MiByte/s
247system.physmem.avgRdBWSys 279.20 # Average system read bandwidth in MiByte/s
248system.physmem.avgWrBWSys 187.80 # Average system write bandwidth in MiByte/s
249system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
250system.physmem.busUtil 3.65 # Data bus utilization in percentage
251system.physmem.busUtilRead 2.18 # Data bus utilization in percentage for reads
252system.physmem.busUtilWrite 1.47 # Data bus utilization in percentage for writes
253system.physmem.avgRdQLen 1.61 # Average read queue length when enqueuing
254system.physmem.avgWrQLen 24.70 # Average write queue length when enqueuing
255system.physmem.readRowHits 118188 # Number of row buffer hits during reads
256system.physmem.writeRowHits 36158 # Number of row buffer hits during writes
257system.physmem.readRowHitRate 81.28 # Row buffer hit rate for reads
258system.physmem.writeRowHitRate 36.94 # Row buffer hit rate for writes
259system.physmem.avgGap 137044.83 # Average gap between requests
260system.physmem.pageHitRate 63.44 # Row buffer hit rate, read and write combined
261system.physmem_0.actEnergy 343556640 # Energy for activate commands per rank (pJ)
262system.physmem_0.preEnergy 187456500 # Energy for precharge commands per rank (pJ)
263system.physmem_0.readEnergy 584859600 # Energy for read commands per rank (pJ)
264system.physmem_0.writeEnergy 318226320 # Energy for write commands per rank (pJ)
265system.physmem_0.refreshEnergy 2178671040 # Energy for refresh commands per rank (pJ)
266system.physmem_0.actBackEnergy 11869125390 # Energy for active background per rank (pJ)
267system.physmem_0.preBackEnergy 9602419500 # Energy for precharge background per rank (pJ)
268system.physmem_0.totalEnergy 25084314990 # Total energy per rank (pJ)
269system.physmem_0.averagePower 752.005565 # Core power per rank (mW)
270system.physmem_0.memoryStateTime::IDLE 15876395968 # Time in different power states
271system.physmem_0.memoryStateTime::REF 1113840000 # Time in different power states
272system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
273system.physmem_0.memoryStateTime::ACT 16366332782 # Time in different power states
274system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
275system.physmem_1.actEnergy 328413960 # Energy for activate commands per rank (pJ)
276system.physmem_1.preEnergy 179194125 # Energy for precharge commands per rank (pJ)
277system.physmem_1.readEnergy 548948400 # Energy for read commands per rank (pJ)
278system.physmem_1.writeEnergy 315725040 # Energy for write commands per rank (pJ)
279system.physmem_1.refreshEnergy 2178671040 # Energy for refresh commands per rank (pJ)
280system.physmem_1.actBackEnergy 11416289175 # Energy for active background per rank (pJ)
281system.physmem_1.preBackEnergy 9999644250 # Energy for precharge background per rank (pJ)
282system.physmem_1.totalEnergy 24966885990 # Total energy per rank (pJ)
283system.physmem_1.averagePower 748.485148 # Core power per rank (mW)
284system.physmem_1.memoryStateTime::IDLE 16542747198 # Time in different power states
285system.physmem_1.memoryStateTime::REF 1113840000 # Time in different power states
286system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
287system.physmem_1.memoryStateTime::ACT 15699981552 # Time in different power states
288system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
289system.cpu.branchPred.lookups 17207670 # Number of BP lookups
290system.cpu.branchPred.condPredicted 11518844 # Number of conditional branches predicted
291system.cpu.branchPred.condIncorrect 648137 # Number of conditional branches incorrect
292system.cpu.branchPred.BTBLookups 9345275 # Number of BTB lookups
293system.cpu.branchPred.BTBHits 7675164 # Number of BTB hits
294system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
295system.cpu.branchPred.BTBHitPct 82.128819 # BTB Hit Percentage
296system.cpu.branchPred.usedRAS 1873048 # Number of times the RAS was used to get a target.
297system.cpu.branchPred.RASInCorrect 101561 # Number of incorrect RAS predictions.
298system.cpu_clk_domain.clock 500 # Clock period in ticks
299system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
300system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
301system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
302system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
303system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
304system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
305system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
306system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
307system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
308system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
309system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
310system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
311system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
312system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
313system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
314system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
315system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
316system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
317system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
318system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
319system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
320system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
321system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
322system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
323system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
324system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
325system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
326system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
327system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
328system.cpu.dtb.walker.walks 0 # Table walker walks requested
329system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
330system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
331system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
332system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
333system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
334system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
335system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
336system.cpu.dtb.inst_hits 0 # ITB inst hits
337system.cpu.dtb.inst_misses 0 # ITB inst misses
338system.cpu.dtb.read_hits 0 # DTB read hits
339system.cpu.dtb.read_misses 0 # DTB read misses
340system.cpu.dtb.write_hits 0 # DTB write hits
341system.cpu.dtb.write_misses 0 # DTB write misses
342system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
343system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
344system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
345system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
346system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
347system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
348system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
349system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
350system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
351system.cpu.dtb.read_accesses 0 # DTB read accesses
352system.cpu.dtb.write_accesses 0 # DTB write accesses
353system.cpu.dtb.inst_accesses 0 # ITB inst accesses
354system.cpu.dtb.hits 0 # DTB hits
355system.cpu.dtb.misses 0 # DTB misses
356system.cpu.dtb.accesses 0 # DTB accesses
357system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
358system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
359system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
360system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
361system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
362system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
363system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
364system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
365system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
366system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
367system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
368system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
369system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
370system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
371system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
372system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
373system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
374system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
375system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
376system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
377system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
378system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
379system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
380system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
381system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
382system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
383system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
384system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
385system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
386system.cpu.itb.walker.walks 0 # Table walker walks requested
387system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
388system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
389system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
390system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
391system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
392system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
393system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
394system.cpu.itb.inst_hits 0 # ITB inst hits
395system.cpu.itb.inst_misses 0 # ITB inst misses
396system.cpu.itb.read_hits 0 # DTB read hits
397system.cpu.itb.read_misses 0 # DTB read misses
398system.cpu.itb.write_hits 0 # DTB write hits
399system.cpu.itb.write_misses 0 # DTB write misses
400system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
401system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
402system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
403system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
404system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
405system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
406system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
407system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
408system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
409system.cpu.itb.read_accesses 0 # DTB read accesses
410system.cpu.itb.write_accesses 0 # DTB write accesses
411system.cpu.itb.inst_accesses 0 # ITB inst accesses
412system.cpu.itb.hits 0 # DTB hits
413system.cpu.itb.misses 0 # DTB misses
414system.cpu.itb.accesses 0 # DTB accesses
415system.cpu.workload.num_syscalls 1946 # Number of system calls
416system.cpu.numCycles 66718625 # number of cpu cycles simulated
417system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
418system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
419system.cpu.fetch.icacheStallCycles 4981358 # Number of cycles fetch is stalled on an Icache miss
420system.cpu.fetch.Insts 88194612 # Number of instructions fetch has processed
421system.cpu.fetch.Branches 17207670 # Number of branches that fetch encountered
422system.cpu.fetch.predictedBranches 9548212 # Number of branches that fetch has predicted taken
423system.cpu.fetch.Cycles 60206161 # Number of cycles fetch has run and was not squashing or blocked
424system.cpu.fetch.SquashCycles 1322349 # Number of cycles fetch has spent squashing
425system.cpu.fetch.MiscStallCycles 5969 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
426system.cpu.fetch.PendingTrapStallCycles 25 # Number of stall cycles due to pending traps
427system.cpu.fetch.IcacheWaitRetryStallCycles 13195 # Number of stall cycles due to full MSHR
428system.cpu.fetch.CacheLines 22764676 # Number of cache lines fetched
429system.cpu.fetch.IcacheSquashes 68972 # Number of outstanding Icache misses that were squashed
430system.cpu.fetch.rateDist::samples 65867882 # Number of instructions fetched each cycle (Total)
431system.cpu.fetch.rateDist::mean 1.694526 # Number of instructions fetched each cycle (Total)
432system.cpu.fetch.rateDist::stdev 1.296864 # Number of instructions fetched each cycle (Total)
433system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
434system.cpu.fetch.rateDist::0 20086614 30.50% 30.50% # Number of instructions fetched each cycle (Total)
435system.cpu.fetch.rateDist::1 8263984 12.55% 43.04% # Number of instructions fetched each cycle (Total)
436system.cpu.fetch.rateDist::2 9201027 13.97% 57.01% # Number of instructions fetched each cycle (Total)
437system.cpu.fetch.rateDist::3 28316257 42.99% 100.00% # Number of instructions fetched each cycle (Total)
438system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
439system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
440system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total)
441system.cpu.fetch.rateDist::total 65867882 # Number of instructions fetched each cycle (Total)
442system.cpu.fetch.branchRate 0.257914 # Number of branch fetches per cycle
443system.cpu.fetch.rate 1.321889 # Number of inst fetches per cycle
444system.cpu.decode.IdleCycles 8560400 # Number of cycles decode is idle
445system.cpu.decode.BlockedCycles 19609685 # Number of cycles decode is blocked
446system.cpu.decode.RunCycles 31575881 # Number of cycles decode is running
447system.cpu.decode.UnblockCycles 5629864 # Number of cycles decode is unblocking
448system.cpu.decode.SquashCycles 492052 # Number of cycles decode is squashing
449system.cpu.decode.BranchResolved 3179520 # Number of times decode resolved a branch
450system.cpu.decode.BranchMispred 171002 # Number of times decode detected a branch misprediction
451system.cpu.decode.DecodedInsts 101414286 # Number of instructions handled by decode
452system.cpu.decode.SquashedInsts 3048471 # Number of squashed instructions handled by decode
453system.cpu.rename.SquashCycles 492052 # Number of cycles rename is squashing
454system.cpu.rename.IdleCycles 13316863 # Number of cycles rename is idle
455system.cpu.rename.BlockCycles 5341740 # Number of cycles rename is blocking
456system.cpu.rename.serializeStallCycles 787564 # count of cycles rename stalled for serializing inst
457system.cpu.rename.RunCycles 32235527 # Number of cycles rename is running
458system.cpu.rename.UnblockCycles 13694136 # Number of cycles rename is unblocking
459system.cpu.rename.RenamedInsts 99203918 # Number of instructions processed by rename
460system.cpu.rename.SquashedInsts 983561 # Number of squashed instructions processed by rename
461system.cpu.rename.ROBFullEvents 3871797 # Number of times rename has blocked due to ROB full
462system.cpu.rename.IQFullEvents 66642 # Number of times rename has blocked due to IQ full
463system.cpu.rename.LQFullEvents 4317748 # Number of times rename has blocked due to LQ full
464system.cpu.rename.SQFullEvents 5384160 # Number of times rename has blocked due to SQ full
465system.cpu.rename.RenamedOperands 103925780 # Number of destination operands rename has renamed
466system.cpu.rename.RenameLookups 457714134 # Number of register rename lookups that rename has made
467system.cpu.rename.int_rename_lookups 115415425 # Number of integer rename lookups
468system.cpu.rename.fp_rename_lookups 550 # Number of floating rename lookups
469system.cpu.rename.CommittedMaps 93629226 # Number of HB maps that are committed
470system.cpu.rename.UndoneMaps 10296554 # Number of HB maps that are undone due to squashing
471system.cpu.rename.serializingInsts 18659 # count of serializing insts renamed
472system.cpu.rename.tempSerializingInsts 18650 # count of temporary serializing insts renamed
473system.cpu.rename.skidInsts 12695794 # count of insts added to the skid buffer
474system.cpu.memDep0.insertedLoads 24322207 # Number of loads inserted to the mem dependence unit.
475system.cpu.memDep0.insertedStores 21994092 # Number of stores inserted to the mem dependence unit.
476system.cpu.memDep0.conflictingLoads 1403605 # Number of conflicting loads.
477system.cpu.memDep0.conflictingStores 2365005 # Number of conflicting stores.
478system.cpu.iq.iqInstsAdded 98166864 # Number of instructions added to the IQ (excludes non-spec)
479system.cpu.iq.iqNonSpecInstsAdded 34522 # Number of non-speculative instructions added to the IQ
480system.cpu.iq.iqInstsIssued 94891849 # Number of instructions issued
481system.cpu.iq.iqSquashedInstsIssued 694587 # Number of squashed instructions issued
482system.cpu.iq.iqSquashedInstsExamined 7414208 # Number of squashed instructions iterated over during squash; mainly for profiling
483system.cpu.iq.iqSquashedOperandsExamined 20250811 # Number of squashed operands that are examined and possibly removed from graph
484system.cpu.iq.iqSquashedNonSpecRemoved 736 # Number of squashed non-spec instructions that were removed
485system.cpu.iq.issued_per_cycle::samples 65867882 # Number of insts issued each cycle
486system.cpu.iq.issued_per_cycle::mean 1.440639 # Number of insts issued each cycle
487system.cpu.iq.issued_per_cycle::stdev 1.150059 # Number of insts issued each cycle
488system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
489system.cpu.iq.issued_per_cycle::0 17597825 26.72% 26.72% # Number of insts issued each cycle
490system.cpu.iq.issued_per_cycle::1 17436284 26.47% 53.19% # Number of insts issued each cycle
491system.cpu.iq.issued_per_cycle::2 17101122 25.96% 79.15% # Number of insts issued each cycle
492system.cpu.iq.issued_per_cycle::3 11678255 17.73% 96.88% # Number of insts issued each cycle
493system.cpu.iq.issued_per_cycle::4 2053424 3.12% 100.00% # Number of insts issued each cycle
494system.cpu.iq.issued_per_cycle::5 972 0.00% 100.00% # Number of insts issued each cycle
495system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle
496system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle
497system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle
498system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
499system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
500system.cpu.iq.issued_per_cycle::max_value 5 # Number of insts issued each cycle
501system.cpu.iq.issued_per_cycle::total 65867882 # Number of insts issued each cycle
502system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
503system.cpu.iq.fu_full::IntAlu 6717330 22.42% 22.42% # attempts to use FU when none available
504system.cpu.iq.fu_full::IntMult 38 0.00% 22.42% # attempts to use FU when none available
505system.cpu.iq.fu_full::IntDiv 0 0.00% 22.42% # attempts to use FU when none available
506system.cpu.iq.fu_full::FloatAdd 0 0.00% 22.42% # attempts to use FU when none available
507system.cpu.iq.fu_full::FloatCmp 0 0.00% 22.42% # attempts to use FU when none available
508system.cpu.iq.fu_full::FloatCvt 0 0.00% 22.42% # attempts to use FU when none available
509system.cpu.iq.fu_full::FloatMult 0 0.00% 22.42% # attempts to use FU when none available
510system.cpu.iq.fu_full::FloatDiv 0 0.00% 22.42% # attempts to use FU when none available
511system.cpu.iq.fu_full::FloatSqrt 0 0.00% 22.42% # attempts to use FU when none available
512system.cpu.iq.fu_full::SimdAdd 0 0.00% 22.42% # attempts to use FU when none available
513system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 22.42% # attempts to use FU when none available
514system.cpu.iq.fu_full::SimdAlu 0 0.00% 22.42% # attempts to use FU when none available
515system.cpu.iq.fu_full::SimdCmp 0 0.00% 22.42% # attempts to use FU when none available
516system.cpu.iq.fu_full::SimdCvt 0 0.00% 22.42% # attempts to use FU when none available
517system.cpu.iq.fu_full::SimdMisc 0 0.00% 22.42% # attempts to use FU when none available
518system.cpu.iq.fu_full::SimdMult 0 0.00% 22.42% # attempts to use FU when none available
519system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 22.42% # attempts to use FU when none available
520system.cpu.iq.fu_full::SimdShift 0 0.00% 22.42% # attempts to use FU when none available
521system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 22.42% # attempts to use FU when none available
522system.cpu.iq.fu_full::SimdSqrt 0 0.00% 22.42% # attempts to use FU when none available
523system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 22.42% # attempts to use FU when none available
524system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 22.42% # attempts to use FU when none available
525system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 22.42% # attempts to use FU when none available
526system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 22.42% # attempts to use FU when none available
527system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 22.42% # attempts to use FU when none available
528system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 22.42% # attempts to use FU when none available
529system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 22.42% # attempts to use FU when none available
530system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 22.42% # attempts to use FU when none available
531system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 22.42% # attempts to use FU when none available
532system.cpu.iq.fu_full::MemRead 11201861 37.39% 59.81% # attempts to use FU when none available
533system.cpu.iq.fu_full::MemWrite 12041280 40.19% 100.00% # attempts to use FU when none available
534system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
535system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
536system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
537system.cpu.iq.FU_type_0::IntAlu 49497025 52.16% 52.16% # Type of FU issued
538system.cpu.iq.FU_type_0::IntMult 89873 0.09% 52.26% # Type of FU issued
539system.cpu.iq.FU_type_0::IntDiv 0 0.00% 52.26% # Type of FU issued
540system.cpu.iq.FU_type_0::FloatAdd 31 0.00% 52.26% # Type of FU issued
541system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 52.26% # Type of FU issued
542system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 52.26% # Type of FU issued
543system.cpu.iq.FU_type_0::FloatMult 0 0.00% 52.26% # Type of FU issued
544system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 52.26% # Type of FU issued
545system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 52.26% # Type of FU issued
546system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 52.26% # Type of FU issued
547system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 52.26% # Type of FU issued
548system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 52.26% # Type of FU issued
549system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 52.26% # Type of FU issued
550system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 52.26% # Type of FU issued
551system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 52.26% # Type of FU issued
552system.cpu.iq.FU_type_0::SimdMult 0 0.00% 52.26% # Type of FU issued
553system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 52.26% # Type of FU issued
554system.cpu.iq.FU_type_0::SimdShift 0 0.00% 52.26% # Type of FU issued
555system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 52.26% # Type of FU issued
556system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 52.26% # Type of FU issued
557system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 52.26% # Type of FU issued
558system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 52.26% # Type of FU issued
559system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 52.26% # Type of FU issued
560system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 52.26% # Type of FU issued
561system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 52.26% # Type of FU issued
562system.cpu.iq.FU_type_0::SimdFloatMisc 7 0.00% 52.26% # Type of FU issued
563system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 52.26% # Type of FU issued
564system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 52.26% # Type of FU issued
565system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 52.26% # Type of FU issued
566system.cpu.iq.FU_type_0::MemRead 24063293 25.36% 77.61% # Type of FU issued
567system.cpu.iq.FU_type_0::MemWrite 21241620 22.39% 100.00% # Type of FU issued
568system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
569system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
570system.cpu.iq.FU_type_0::total 94891849 # Type of FU issued
571system.cpu.iq.rate 1.422269 # Inst issue rate
572system.cpu.iq.fu_busy_cnt 29960509 # FU busy when requested
573system.cpu.iq.fu_busy_rate 0.315733 # FU busy rate (busy events/executed inst)
574system.cpu.iq.int_inst_queue_reads 286306469 # Number of integer instruction queue reads
575system.cpu.iq.int_inst_queue_writes 105626883 # Number of integer instruction queue writes
576system.cpu.iq.int_inst_queue_wakeup_accesses 93465742 # Number of integer instruction queue wakeup accesses
577system.cpu.iq.fp_inst_queue_reads 207 # Number of floating instruction queue reads
578system.cpu.iq.fp_inst_queue_writes 248 # Number of floating instruction queue writes
579system.cpu.iq.fp_inst_queue_wakeup_accesses 57 # Number of floating instruction queue wakeup accesses
580system.cpu.iq.int_alu_accesses 124852240 # Number of integer alu accesses
581system.cpu.iq.fp_alu_accesses 118 # Number of floating point alu accesses
582system.cpu.iew.lsq.thread0.forwLoads 1363033 # Number of loads that had data forwarded from stores
583system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
584system.cpu.iew.lsq.thread0.squashedLoads 1455945 # Number of loads squashed
585system.cpu.iew.lsq.thread0.ignoredResponses 2039 # Number of memory responses ignored because the instruction is squashed
586system.cpu.iew.lsq.thread0.memOrderViolation 11790 # Number of memory ordering violations
587system.cpu.iew.lsq.thread0.squashedStores 1438354 # Number of stores squashed
588system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
589system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
590system.cpu.iew.lsq.thread0.rescheduledLoads 142055 # Number of loads that were rescheduled
591system.cpu.iew.lsq.thread0.cacheBlocked 176720 # Number of times an access to memory failed due to the cache being blocked
592system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
593system.cpu.iew.iewSquashCycles 492052 # Number of cycles IEW is squashing
594system.cpu.iew.iewBlockCycles 623106 # Number of cycles IEW is blocking
595system.cpu.iew.iewUnblockCycles 467581 # Number of cycles IEW is unblocking
596system.cpu.iew.iewDispatchedInsts 98211247 # Number of instructions dispatched to IQ
597system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch
598system.cpu.iew.iewDispLoadInsts 24322207 # Number of dispatched load instructions
599system.cpu.iew.iewDispStoreInsts 21994092 # Number of dispatched store instructions
600system.cpu.iew.iewDispNonSpecInsts 18602 # Number of dispatched non-speculative instructions
601system.cpu.iew.iewIQFullEvents 1655 # Number of times the IQ has become full, causing a stall
602system.cpu.iew.iewLSQFullEvents 463043 # Number of times the LSQ has become full, causing a stall
603system.cpu.iew.memOrderViolationEvents 11790 # Number of memory order violations
604system.cpu.iew.predictedTakenIncorrect 303168 # Number of branches that were predicted taken incorrectly
605system.cpu.iew.predictedNotTakenIncorrect 221686 # Number of branches that were predicted not taken incorrectly
606system.cpu.iew.branchMispredicts 524854 # Number of branch mispredicts detected at execute
607system.cpu.iew.iewExecutedInsts 93974313 # Number of executed instructions
608system.cpu.iew.iewExecLoadInsts 23756309 # Number of load instructions executed
609system.cpu.iew.iewExecSquashedInsts 917536 # Number of squashed instructions skipped in execute
610system.cpu.iew.exec_swp 0 # number of swp insts executed
611system.cpu.iew.exec_nop 9861 # number of nop insts executed
612system.cpu.iew.exec_refs 44740784 # number of memory reference insts executed
613system.cpu.iew.exec_branches 14252664 # Number of branches executed
614system.cpu.iew.exec_stores 20984475 # Number of stores executed
615system.cpu.iew.exec_rate 1.408517 # Inst execution rate
616system.cpu.iew.wb_sent 93587501 # cumulative count of insts sent to commit
617system.cpu.iew.wb_count 93465799 # cumulative count of insts written-back
618system.cpu.iew.wb_producers 44986533 # num instructions producing a value
619system.cpu.iew.wb_consumers 76576760 # num instructions consuming a value
620system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
621system.cpu.iew.wb_rate 1.400895 # insts written-back per cycle
622system.cpu.iew.wb_fanout 0.587470 # average fanout of values written-back
623system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
624system.cpu.commit.commitSquashedInsts 6538748 # The number of squashed insts skipped by commit
625system.cpu.commit.commitNonSpecStalls 33786 # The number of times commit has been forced to stall to communicate backwards
626system.cpu.commit.branchMispredicts 479015 # The number of times a branch was mispredicted
627system.cpu.commit.committed_per_cycle::samples 64808930 # Number of insts commited each cycle
628system.cpu.commit.committed_per_cycle::mean 1.399315 # Number of insts commited each cycle
629system.cpu.commit.committed_per_cycle::stdev 2.164562 # Number of insts commited each cycle
630system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
631system.cpu.commit.committed_per_cycle::0 31222194 48.18% 48.18% # Number of insts commited each cycle
632system.cpu.commit.committed_per_cycle::1 16795938 25.92% 74.09% # Number of insts commited each cycle
633system.cpu.commit.committed_per_cycle::2 4338232 6.69% 80.79% # Number of insts commited each cycle
634system.cpu.commit.committed_per_cycle::3 4159188 6.42% 87.20% # Number of insts commited each cycle
635system.cpu.commit.committed_per_cycle::4 1936724 2.99% 90.19% # Number of insts commited each cycle
636system.cpu.commit.committed_per_cycle::5 1268170 1.96% 92.15% # Number of insts commited each cycle
637system.cpu.commit.committed_per_cycle::6 738929 1.14% 93.29% # Number of insts commited each cycle
638system.cpu.commit.committed_per_cycle::7 579590 0.89% 94.18% # Number of insts commited each cycle
639system.cpu.commit.committed_per_cycle::8 3769965 5.82% 100.00% # Number of insts commited each cycle
640system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
641system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
642system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
643system.cpu.commit.committed_per_cycle::total 64808930 # Number of insts commited each cycle
644system.cpu.commit.committedInsts 70913181 # Number of instructions committed
645system.cpu.commit.committedOps 90688136 # Number of ops (including micro ops) committed
646system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
647system.cpu.commit.refs 43422000 # Number of memory references committed
648system.cpu.commit.loads 22866262 # Number of loads committed
649system.cpu.commit.membars 15920 # Number of memory barriers committed
650system.cpu.commit.branches 13741485 # Number of branches committed
651system.cpu.commit.fp_insts 56 # Number of committed floating point instructions.
652system.cpu.commit.int_insts 81528487 # Number of committed integer instructions.
653system.cpu.commit.function_calls 1679850 # Number of function calls committed.
654system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction
655system.cpu.commit.op_class_0::IntAlu 47186010 52.03% 52.03% # Class of committed instruction
656system.cpu.commit.op_class_0::IntMult 80119 0.09% 52.12% # Class of committed instruction
657system.cpu.commit.op_class_0::IntDiv 0 0.00% 52.12% # Class of committed instruction
658system.cpu.commit.op_class_0::FloatAdd 0 0.00% 52.12% # Class of committed instruction
659system.cpu.commit.op_class_0::FloatCmp 0 0.00% 52.12% # Class of committed instruction
660system.cpu.commit.op_class_0::FloatCvt 0 0.00% 52.12% # Class of committed instruction
661system.cpu.commit.op_class_0::FloatMult 0 0.00% 52.12% # Class of committed instruction
662system.cpu.commit.op_class_0::FloatDiv 0 0.00% 52.12% # Class of committed instruction
663system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 52.12% # Class of committed instruction
664system.cpu.commit.op_class_0::SimdAdd 0 0.00% 52.12% # Class of committed instruction
665system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 52.12% # Class of committed instruction
666system.cpu.commit.op_class_0::SimdAlu 0 0.00% 52.12% # Class of committed instruction
667system.cpu.commit.op_class_0::SimdCmp 0 0.00% 52.12% # Class of committed instruction
668system.cpu.commit.op_class_0::SimdCvt 0 0.00% 52.12% # Class of committed instruction
669system.cpu.commit.op_class_0::SimdMisc 0 0.00% 52.12% # Class of committed instruction
670system.cpu.commit.op_class_0::SimdMult 0 0.00% 52.12% # Class of committed instruction
671system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 52.12% # Class of committed instruction
672system.cpu.commit.op_class_0::SimdShift 0 0.00% 52.12% # Class of committed instruction
673system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 52.12% # Class of committed instruction
674system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 52.12% # Class of committed instruction
675system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 52.12% # Class of committed instruction
676system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 52.12% # Class of committed instruction
677system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 52.12% # Class of committed instruction
678system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 52.12% # Class of committed instruction
679system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 52.12% # Class of committed instruction
680system.cpu.commit.op_class_0::SimdFloatMisc 7 0.00% 52.12% # Class of committed instruction
681system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 52.12% # Class of committed instruction
682system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 52.12% # Class of committed instruction
683system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 52.12% # Class of committed instruction
684system.cpu.commit.op_class_0::MemRead 22866262 25.21% 77.33% # Class of committed instruction
685system.cpu.commit.op_class_0::MemWrite 20555738 22.67% 100.00% # Class of committed instruction
686system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
687system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
688system.cpu.commit.op_class_0::total 90688136 # Class of committed instruction
689system.cpu.commit.bw_lim_events 3769965 # number cycles where commit BW limit reached
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.033359 # Number of seconds simulated
4sim_ticks 33359312000 # Number of ticks simulated
5final_tick 33359312000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 125450 # Simulator instruction rate (inst/s)
8host_op_rate 160435 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 59019201 # Simulator tick rate (ticks/s)
10host_mem_usage 322444 # Number of bytes of host memory used
11host_seconds 565.23 # Real time elapsed on the host
12sim_insts 70907629 # Number of instructions simulated
13sim_ops 90682584 # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1000 # Clock period in ticks
16system.physmem.bytes_read::cpu.inst 593600 # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data 2515776 # Number of bytes read from this memory
18system.physmem.bytes_read::cpu.l2cache.prefetcher 6204544 # Number of bytes read from this memory
19system.physmem.bytes_read::total 9313920 # Number of bytes read from this memory
20system.physmem.bytes_inst_read::cpu.inst 593600 # Number of instructions bytes read from this memory
21system.physmem.bytes_inst_read::total 593600 # Number of instructions bytes read from this memory
22system.physmem.bytes_written::writebacks 6264768 # Number of bytes written to this memory
23system.physmem.bytes_written::total 6264768 # Number of bytes written to this memory
24system.physmem.num_reads::cpu.inst 9275 # Number of read requests responded to by this memory
25system.physmem.num_reads::cpu.data 39309 # Number of read requests responded to by this memory
26system.physmem.num_reads::cpu.l2cache.prefetcher 96946 # Number of read requests responded to by this memory
27system.physmem.num_reads::total 145530 # Number of read requests responded to by this memory
28system.physmem.num_writes::writebacks 97887 # Number of write requests responded to by this memory
29system.physmem.num_writes::total 97887 # Number of write requests responded to by this memory
30system.physmem.bw_read::cpu.inst 17794132 # Total read bandwidth from this memory (bytes/s)
31system.physmem.bw_read::cpu.data 75414505 # Total read bandwidth from this memory (bytes/s)
32system.physmem.bw_read::cpu.l2cache.prefetcher 185991366 # Total read bandwidth from this memory (bytes/s)
33system.physmem.bw_read::total 279200003 # Total read bandwidth from this memory (bytes/s)
34system.physmem.bw_inst_read::cpu.inst 17794132 # Instruction read bandwidth from this memory (bytes/s)
35system.physmem.bw_inst_read::total 17794132 # Instruction read bandwidth from this memory (bytes/s)
36system.physmem.bw_write::writebacks 187796679 # Write bandwidth from this memory (bytes/s)
37system.physmem.bw_write::total 187796679 # Write bandwidth from this memory (bytes/s)
38system.physmem.bw_total::writebacks 187796679 # Total bandwidth to/from this memory (bytes/s)
39system.physmem.bw_total::cpu.inst 17794132 # Total bandwidth to/from this memory (bytes/s)
40system.physmem.bw_total::cpu.data 75414505 # Total bandwidth to/from this memory (bytes/s)
41system.physmem.bw_total::cpu.l2cache.prefetcher 185991366 # Total bandwidth to/from this memory (bytes/s)
42system.physmem.bw_total::total 466996681 # Total bandwidth to/from this memory (bytes/s)
43system.physmem.readReqs 145530 # Number of read requests accepted
44system.physmem.writeReqs 97887 # Number of write requests accepted
45system.physmem.readBursts 145530 # Number of DRAM read bursts, including those serviced by the write queue
46system.physmem.writeBursts 97887 # Number of DRAM write bursts, including those merged in the write queue
47system.physmem.bytesReadDRAM 9306560 # Total number of bytes read from DRAM
48system.physmem.bytesReadWrQ 7360 # Total number of bytes read from write queue
49system.physmem.bytesWritten 6263296 # Total number of bytes written to DRAM
50system.physmem.bytesReadSys 9313920 # Total read bytes from the system interface side
51system.physmem.bytesWrittenSys 6264768 # Total written bytes from the system interface side
52system.physmem.servicedByWrQ 115 # Number of DRAM read bursts serviced by the write queue
53system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
54system.physmem.neitherReadNorWriteReqs 6 # Number of requests that are neither read nor write
55system.physmem.perBankRdBursts::0 9160 # Per bank write bursts
56system.physmem.perBankRdBursts::1 9419 # Per bank write bursts
57system.physmem.perBankRdBursts::2 9305 # Per bank write bursts
58system.physmem.perBankRdBursts::3 9483 # Per bank write bursts
59system.physmem.perBankRdBursts::4 9789 # Per bank write bursts
60system.physmem.perBankRdBursts::5 9711 # Per bank write bursts
61system.physmem.perBankRdBursts::6 9074 # Per bank write bursts
62system.physmem.perBankRdBursts::7 9074 # Per bank write bursts
63system.physmem.perBankRdBursts::8 9205 # Per bank write bursts
64system.physmem.perBankRdBursts::9 8628 # Per bank write bursts
65system.physmem.perBankRdBursts::10 8849 # Per bank write bursts
66system.physmem.perBankRdBursts::11 8741 # Per bank write bursts
67system.physmem.perBankRdBursts::12 8642 # Per bank write bursts
68system.physmem.perBankRdBursts::13 8695 # Per bank write bursts
69system.physmem.perBankRdBursts::14 8691 # Per bank write bursts
70system.physmem.perBankRdBursts::15 8949 # Per bank write bursts
71system.physmem.perBankWrBursts::0 5976 # Per bank write bursts
72system.physmem.perBankWrBursts::1 6255 # Per bank write bursts
73system.physmem.perBankWrBursts::2 6149 # Per bank write bursts
74system.physmem.perBankWrBursts::3 6169 # Per bank write bursts
75system.physmem.perBankWrBursts::4 6151 # Per bank write bursts
76system.physmem.perBankWrBursts::5 6334 # Per bank write bursts
77system.physmem.perBankWrBursts::6 6086 # Per bank write bursts
78system.physmem.perBankWrBursts::7 6007 # Per bank write bursts
79system.physmem.perBankWrBursts::8 5979 # Per bank write bursts
80system.physmem.perBankWrBursts::9 6153 # Per bank write bursts
81system.physmem.perBankWrBursts::10 6241 # Per bank write bursts
82system.physmem.perBankWrBursts::11 5938 # Per bank write bursts
83system.physmem.perBankWrBursts::12 6061 # Per bank write bursts
84system.physmem.perBankWrBursts::13 6105 # Per bank write bursts
85system.physmem.perBankWrBursts::14 6219 # Per bank write bursts
86system.physmem.perBankWrBursts::15 6041 # Per bank write bursts
87system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
88system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
89system.physmem.totGap 33359040500 # Total gap between requests
90system.physmem.readPktSize::0 0 # Read request sizes (log2)
91system.physmem.readPktSize::1 0 # Read request sizes (log2)
92system.physmem.readPktSize::2 0 # Read request sizes (log2)
93system.physmem.readPktSize::3 0 # Read request sizes (log2)
94system.physmem.readPktSize::4 0 # Read request sizes (log2)
95system.physmem.readPktSize::5 0 # Read request sizes (log2)
96system.physmem.readPktSize::6 145530 # Read request sizes (log2)
97system.physmem.writePktSize::0 0 # Write request sizes (log2)
98system.physmem.writePktSize::1 0 # Write request sizes (log2)
99system.physmem.writePktSize::2 0 # Write request sizes (log2)
100system.physmem.writePktSize::3 0 # Write request sizes (log2)
101system.physmem.writePktSize::4 0 # Write request sizes (log2)
102system.physmem.writePktSize::5 0 # Write request sizes (log2)
103system.physmem.writePktSize::6 97887 # Write request sizes (log2)
104system.physmem.rdQLenPdf::0 42093 # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::1 51689 # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::2 18360 # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::3 9225 # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::4 6081 # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::5 5319 # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::6 4669 # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::7 4300 # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::8 3562 # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::9 86 # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::10 26 # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::11 4 # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::12 1 # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
134system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
135system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
136system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::15 1144 # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::16 1175 # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::17 1920 # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::18 2607 # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::19 3444 # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::20 4432 # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::21 5283 # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::22 5659 # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::23 5932 # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::24 6165 # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::25 6447 # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::26 6873 # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::27 7427 # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::28 8222 # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::29 9030 # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::30 8085 # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::31 7129 # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::32 6411 # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::33 253 # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::34 112 # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::35 60 # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::36 36 # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::37 12 # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::38 6 # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::39 4 # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::40 3 # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
196system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
197system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
198system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
199system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
200system.physmem.bytesPerActivate::samples 88927 # Bytes accessed per row activation
201system.physmem.bytesPerActivate::mean 175.072858 # Bytes accessed per row activation
202system.physmem.bytesPerActivate::gmean 110.491943 # Bytes accessed per row activation
203system.physmem.bytesPerActivate::stdev 238.713124 # Bytes accessed per row activation
204system.physmem.bytesPerActivate::0-127 52339 58.86% 58.86% # Bytes accessed per row activation
205system.physmem.bytesPerActivate::128-255 22656 25.48% 84.33% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::256-383 4441 4.99% 89.33% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::384-511 1741 1.96% 91.28% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::512-639 1037 1.17% 92.45% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::640-767 849 0.95% 93.41% # Bytes accessed per row activation
210system.physmem.bytesPerActivate::768-895 689 0.77% 94.18% # Bytes accessed per row activation
211system.physmem.bytesPerActivate::896-1023 765 0.86% 95.04% # Bytes accessed per row activation
212system.physmem.bytesPerActivate::1024-1151 4410 4.96% 100.00% # Bytes accessed per row activation
213system.physmem.bytesPerActivate::total 88927 # Bytes accessed per row activation
214system.physmem.rdPerTurnAround::samples 5911 # Reads before turning the bus around for writes
215system.physmem.rdPerTurnAround::mean 24.598207 # Reads before turning the bus around for writes
216system.physmem.rdPerTurnAround::gmean 21.088924 # Reads before turning the bus around for writes
217system.physmem.rdPerTurnAround::stdev 187.219466 # Reads before turning the bus around for writes
218system.physmem.rdPerTurnAround::0-511 5910 99.98% 99.98% # Reads before turning the bus around for writes
219system.physmem.rdPerTurnAround::14336-14847 1 0.02% 100.00% # Reads before turning the bus around for writes
220system.physmem.rdPerTurnAround::total 5911 # Reads before turning the bus around for writes
221system.physmem.wrPerTurnAround::samples 5911 # Writes before turning the bus around for reads
222system.physmem.wrPerTurnAround::mean 16.556251 # Writes before turning the bus around for reads
223system.physmem.wrPerTurnAround::gmean 16.512708 # Writes before turning the bus around for reads
224system.physmem.wrPerTurnAround::stdev 1.281856 # Writes before turning the bus around for reads
225system.physmem.wrPerTurnAround::16 4715 79.77% 79.77% # Writes before turning the bus around for reads
226system.physmem.wrPerTurnAround::17 33 0.56% 80.32% # Writes before turning the bus around for reads
227system.physmem.wrPerTurnAround::18 741 12.54% 92.86% # Writes before turning the bus around for reads
228system.physmem.wrPerTurnAround::19 193 3.27% 96.13% # Writes before turning the bus around for reads
229system.physmem.wrPerTurnAround::20 104 1.76% 97.89% # Writes before turning the bus around for reads
230system.physmem.wrPerTurnAround::21 53 0.90% 98.78% # Writes before turning the bus around for reads
231system.physmem.wrPerTurnAround::22 34 0.58% 99.36% # Writes before turning the bus around for reads
232system.physmem.wrPerTurnAround::23 17 0.29% 99.64% # Writes before turning the bus around for reads
233system.physmem.wrPerTurnAround::24 11 0.19% 99.83% # Writes before turning the bus around for reads
234system.physmem.wrPerTurnAround::25 4 0.07% 99.90% # Writes before turning the bus around for reads
235system.physmem.wrPerTurnAround::26 2 0.03% 99.93% # Writes before turning the bus around for reads
236system.physmem.wrPerTurnAround::27 3 0.05% 99.98% # Writes before turning the bus around for reads
237system.physmem.wrPerTurnAround::29 1 0.02% 100.00% # Writes before turning the bus around for reads
238system.physmem.wrPerTurnAround::total 5911 # Writes before turning the bus around for reads
239system.physmem.totQLat 7478329771 # Total ticks spent queuing
240system.physmem.totMemAccLat 10204861021 # Total ticks spent from burst creation until serviced by the DRAM
241system.physmem.totBusLat 727075000 # Total ticks spent in databus transfers
242system.physmem.avgQLat 51427.50 # Average queueing delay per DRAM burst
243system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
244system.physmem.avgMemAccLat 70177.50 # Average memory access latency per DRAM burst
245system.physmem.avgRdBW 278.98 # Average DRAM read bandwidth in MiByte/s
246system.physmem.avgWrBW 187.75 # Average achieved write bandwidth in MiByte/s
247system.physmem.avgRdBWSys 279.20 # Average system read bandwidth in MiByte/s
248system.physmem.avgWrBWSys 187.80 # Average system write bandwidth in MiByte/s
249system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
250system.physmem.busUtil 3.65 # Data bus utilization in percentage
251system.physmem.busUtilRead 2.18 # Data bus utilization in percentage for reads
252system.physmem.busUtilWrite 1.47 # Data bus utilization in percentage for writes
253system.physmem.avgRdQLen 1.61 # Average read queue length when enqueuing
254system.physmem.avgWrQLen 24.70 # Average write queue length when enqueuing
255system.physmem.readRowHits 118188 # Number of row buffer hits during reads
256system.physmem.writeRowHits 36158 # Number of row buffer hits during writes
257system.physmem.readRowHitRate 81.28 # Row buffer hit rate for reads
258system.physmem.writeRowHitRate 36.94 # Row buffer hit rate for writes
259system.physmem.avgGap 137044.83 # Average gap between requests
260system.physmem.pageHitRate 63.44 # Row buffer hit rate, read and write combined
261system.physmem_0.actEnergy 343556640 # Energy for activate commands per rank (pJ)
262system.physmem_0.preEnergy 187456500 # Energy for precharge commands per rank (pJ)
263system.physmem_0.readEnergy 584859600 # Energy for read commands per rank (pJ)
264system.physmem_0.writeEnergy 318226320 # Energy for write commands per rank (pJ)
265system.physmem_0.refreshEnergy 2178671040 # Energy for refresh commands per rank (pJ)
266system.physmem_0.actBackEnergy 11869125390 # Energy for active background per rank (pJ)
267system.physmem_0.preBackEnergy 9602419500 # Energy for precharge background per rank (pJ)
268system.physmem_0.totalEnergy 25084314990 # Total energy per rank (pJ)
269system.physmem_0.averagePower 752.005565 # Core power per rank (mW)
270system.physmem_0.memoryStateTime::IDLE 15876395968 # Time in different power states
271system.physmem_0.memoryStateTime::REF 1113840000 # Time in different power states
272system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
273system.physmem_0.memoryStateTime::ACT 16366332782 # Time in different power states
274system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
275system.physmem_1.actEnergy 328413960 # Energy for activate commands per rank (pJ)
276system.physmem_1.preEnergy 179194125 # Energy for precharge commands per rank (pJ)
277system.physmem_1.readEnergy 548948400 # Energy for read commands per rank (pJ)
278system.physmem_1.writeEnergy 315725040 # Energy for write commands per rank (pJ)
279system.physmem_1.refreshEnergy 2178671040 # Energy for refresh commands per rank (pJ)
280system.physmem_1.actBackEnergy 11416289175 # Energy for active background per rank (pJ)
281system.physmem_1.preBackEnergy 9999644250 # Energy for precharge background per rank (pJ)
282system.physmem_1.totalEnergy 24966885990 # Total energy per rank (pJ)
283system.physmem_1.averagePower 748.485148 # Core power per rank (mW)
284system.physmem_1.memoryStateTime::IDLE 16542747198 # Time in different power states
285system.physmem_1.memoryStateTime::REF 1113840000 # Time in different power states
286system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
287system.physmem_1.memoryStateTime::ACT 15699981552 # Time in different power states
288system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
289system.cpu.branchPred.lookups 17207670 # Number of BP lookups
290system.cpu.branchPred.condPredicted 11518844 # Number of conditional branches predicted
291system.cpu.branchPred.condIncorrect 648137 # Number of conditional branches incorrect
292system.cpu.branchPred.BTBLookups 9345275 # Number of BTB lookups
293system.cpu.branchPred.BTBHits 7675164 # Number of BTB hits
294system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
295system.cpu.branchPred.BTBHitPct 82.128819 # BTB Hit Percentage
296system.cpu.branchPred.usedRAS 1873048 # Number of times the RAS was used to get a target.
297system.cpu.branchPred.RASInCorrect 101561 # Number of incorrect RAS predictions.
298system.cpu_clk_domain.clock 500 # Clock period in ticks
299system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
300system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
301system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
302system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
303system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
304system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
305system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
306system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
307system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
308system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
309system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
310system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
311system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
312system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
313system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
314system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
315system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
316system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
317system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
318system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
319system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
320system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
321system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
322system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
323system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
324system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
325system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
326system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
327system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
328system.cpu.dtb.walker.walks 0 # Table walker walks requested
329system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
330system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
331system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
332system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
333system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
334system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
335system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
336system.cpu.dtb.inst_hits 0 # ITB inst hits
337system.cpu.dtb.inst_misses 0 # ITB inst misses
338system.cpu.dtb.read_hits 0 # DTB read hits
339system.cpu.dtb.read_misses 0 # DTB read misses
340system.cpu.dtb.write_hits 0 # DTB write hits
341system.cpu.dtb.write_misses 0 # DTB write misses
342system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
343system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
344system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
345system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
346system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
347system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
348system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
349system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
350system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
351system.cpu.dtb.read_accesses 0 # DTB read accesses
352system.cpu.dtb.write_accesses 0 # DTB write accesses
353system.cpu.dtb.inst_accesses 0 # ITB inst accesses
354system.cpu.dtb.hits 0 # DTB hits
355system.cpu.dtb.misses 0 # DTB misses
356system.cpu.dtb.accesses 0 # DTB accesses
357system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
358system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
359system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
360system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
361system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
362system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
363system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
364system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
365system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
366system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
367system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
368system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
369system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
370system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
371system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
372system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
373system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
374system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
375system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
376system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
377system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
378system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
379system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
380system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
381system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
382system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
383system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
384system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
385system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
386system.cpu.itb.walker.walks 0 # Table walker walks requested
387system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
388system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
389system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
390system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
391system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
392system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
393system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
394system.cpu.itb.inst_hits 0 # ITB inst hits
395system.cpu.itb.inst_misses 0 # ITB inst misses
396system.cpu.itb.read_hits 0 # DTB read hits
397system.cpu.itb.read_misses 0 # DTB read misses
398system.cpu.itb.write_hits 0 # DTB write hits
399system.cpu.itb.write_misses 0 # DTB write misses
400system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
401system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
402system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
403system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
404system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
405system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
406system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
407system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
408system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
409system.cpu.itb.read_accesses 0 # DTB read accesses
410system.cpu.itb.write_accesses 0 # DTB write accesses
411system.cpu.itb.inst_accesses 0 # ITB inst accesses
412system.cpu.itb.hits 0 # DTB hits
413system.cpu.itb.misses 0 # DTB misses
414system.cpu.itb.accesses 0 # DTB accesses
415system.cpu.workload.num_syscalls 1946 # Number of system calls
416system.cpu.numCycles 66718625 # number of cpu cycles simulated
417system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
418system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
419system.cpu.fetch.icacheStallCycles 4981358 # Number of cycles fetch is stalled on an Icache miss
420system.cpu.fetch.Insts 88194612 # Number of instructions fetch has processed
421system.cpu.fetch.Branches 17207670 # Number of branches that fetch encountered
422system.cpu.fetch.predictedBranches 9548212 # Number of branches that fetch has predicted taken
423system.cpu.fetch.Cycles 60206161 # Number of cycles fetch has run and was not squashing or blocked
424system.cpu.fetch.SquashCycles 1322349 # Number of cycles fetch has spent squashing
425system.cpu.fetch.MiscStallCycles 5969 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
426system.cpu.fetch.PendingTrapStallCycles 25 # Number of stall cycles due to pending traps
427system.cpu.fetch.IcacheWaitRetryStallCycles 13195 # Number of stall cycles due to full MSHR
428system.cpu.fetch.CacheLines 22764676 # Number of cache lines fetched
429system.cpu.fetch.IcacheSquashes 68972 # Number of outstanding Icache misses that were squashed
430system.cpu.fetch.rateDist::samples 65867882 # Number of instructions fetched each cycle (Total)
431system.cpu.fetch.rateDist::mean 1.694526 # Number of instructions fetched each cycle (Total)
432system.cpu.fetch.rateDist::stdev 1.296864 # Number of instructions fetched each cycle (Total)
433system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
434system.cpu.fetch.rateDist::0 20086614 30.50% 30.50% # Number of instructions fetched each cycle (Total)
435system.cpu.fetch.rateDist::1 8263984 12.55% 43.04% # Number of instructions fetched each cycle (Total)
436system.cpu.fetch.rateDist::2 9201027 13.97% 57.01% # Number of instructions fetched each cycle (Total)
437system.cpu.fetch.rateDist::3 28316257 42.99% 100.00% # Number of instructions fetched each cycle (Total)
438system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
439system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
440system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total)
441system.cpu.fetch.rateDist::total 65867882 # Number of instructions fetched each cycle (Total)
442system.cpu.fetch.branchRate 0.257914 # Number of branch fetches per cycle
443system.cpu.fetch.rate 1.321889 # Number of inst fetches per cycle
444system.cpu.decode.IdleCycles 8560400 # Number of cycles decode is idle
445system.cpu.decode.BlockedCycles 19609685 # Number of cycles decode is blocked
446system.cpu.decode.RunCycles 31575881 # Number of cycles decode is running
447system.cpu.decode.UnblockCycles 5629864 # Number of cycles decode is unblocking
448system.cpu.decode.SquashCycles 492052 # Number of cycles decode is squashing
449system.cpu.decode.BranchResolved 3179520 # Number of times decode resolved a branch
450system.cpu.decode.BranchMispred 171002 # Number of times decode detected a branch misprediction
451system.cpu.decode.DecodedInsts 101414286 # Number of instructions handled by decode
452system.cpu.decode.SquashedInsts 3048471 # Number of squashed instructions handled by decode
453system.cpu.rename.SquashCycles 492052 # Number of cycles rename is squashing
454system.cpu.rename.IdleCycles 13316863 # Number of cycles rename is idle
455system.cpu.rename.BlockCycles 5341740 # Number of cycles rename is blocking
456system.cpu.rename.serializeStallCycles 787564 # count of cycles rename stalled for serializing inst
457system.cpu.rename.RunCycles 32235527 # Number of cycles rename is running
458system.cpu.rename.UnblockCycles 13694136 # Number of cycles rename is unblocking
459system.cpu.rename.RenamedInsts 99203918 # Number of instructions processed by rename
460system.cpu.rename.SquashedInsts 983561 # Number of squashed instructions processed by rename
461system.cpu.rename.ROBFullEvents 3871797 # Number of times rename has blocked due to ROB full
462system.cpu.rename.IQFullEvents 66642 # Number of times rename has blocked due to IQ full
463system.cpu.rename.LQFullEvents 4317748 # Number of times rename has blocked due to LQ full
464system.cpu.rename.SQFullEvents 5384160 # Number of times rename has blocked due to SQ full
465system.cpu.rename.RenamedOperands 103925780 # Number of destination operands rename has renamed
466system.cpu.rename.RenameLookups 457714134 # Number of register rename lookups that rename has made
467system.cpu.rename.int_rename_lookups 115415425 # Number of integer rename lookups
468system.cpu.rename.fp_rename_lookups 550 # Number of floating rename lookups
469system.cpu.rename.CommittedMaps 93629226 # Number of HB maps that are committed
470system.cpu.rename.UndoneMaps 10296554 # Number of HB maps that are undone due to squashing
471system.cpu.rename.serializingInsts 18659 # count of serializing insts renamed
472system.cpu.rename.tempSerializingInsts 18650 # count of temporary serializing insts renamed
473system.cpu.rename.skidInsts 12695794 # count of insts added to the skid buffer
474system.cpu.memDep0.insertedLoads 24322207 # Number of loads inserted to the mem dependence unit.
475system.cpu.memDep0.insertedStores 21994092 # Number of stores inserted to the mem dependence unit.
476system.cpu.memDep0.conflictingLoads 1403605 # Number of conflicting loads.
477system.cpu.memDep0.conflictingStores 2365005 # Number of conflicting stores.
478system.cpu.iq.iqInstsAdded 98166864 # Number of instructions added to the IQ (excludes non-spec)
479system.cpu.iq.iqNonSpecInstsAdded 34522 # Number of non-speculative instructions added to the IQ
480system.cpu.iq.iqInstsIssued 94891849 # Number of instructions issued
481system.cpu.iq.iqSquashedInstsIssued 694587 # Number of squashed instructions issued
482system.cpu.iq.iqSquashedInstsExamined 7414208 # Number of squashed instructions iterated over during squash; mainly for profiling
483system.cpu.iq.iqSquashedOperandsExamined 20250811 # Number of squashed operands that are examined and possibly removed from graph
484system.cpu.iq.iqSquashedNonSpecRemoved 736 # Number of squashed non-spec instructions that were removed
485system.cpu.iq.issued_per_cycle::samples 65867882 # Number of insts issued each cycle
486system.cpu.iq.issued_per_cycle::mean 1.440639 # Number of insts issued each cycle
487system.cpu.iq.issued_per_cycle::stdev 1.150059 # Number of insts issued each cycle
488system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
489system.cpu.iq.issued_per_cycle::0 17597825 26.72% 26.72% # Number of insts issued each cycle
490system.cpu.iq.issued_per_cycle::1 17436284 26.47% 53.19% # Number of insts issued each cycle
491system.cpu.iq.issued_per_cycle::2 17101122 25.96% 79.15% # Number of insts issued each cycle
492system.cpu.iq.issued_per_cycle::3 11678255 17.73% 96.88% # Number of insts issued each cycle
493system.cpu.iq.issued_per_cycle::4 2053424 3.12% 100.00% # Number of insts issued each cycle
494system.cpu.iq.issued_per_cycle::5 972 0.00% 100.00% # Number of insts issued each cycle
495system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle
496system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle
497system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle
498system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
499system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
500system.cpu.iq.issued_per_cycle::max_value 5 # Number of insts issued each cycle
501system.cpu.iq.issued_per_cycle::total 65867882 # Number of insts issued each cycle
502system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
503system.cpu.iq.fu_full::IntAlu 6717330 22.42% 22.42% # attempts to use FU when none available
504system.cpu.iq.fu_full::IntMult 38 0.00% 22.42% # attempts to use FU when none available
505system.cpu.iq.fu_full::IntDiv 0 0.00% 22.42% # attempts to use FU when none available
506system.cpu.iq.fu_full::FloatAdd 0 0.00% 22.42% # attempts to use FU when none available
507system.cpu.iq.fu_full::FloatCmp 0 0.00% 22.42% # attempts to use FU when none available
508system.cpu.iq.fu_full::FloatCvt 0 0.00% 22.42% # attempts to use FU when none available
509system.cpu.iq.fu_full::FloatMult 0 0.00% 22.42% # attempts to use FU when none available
510system.cpu.iq.fu_full::FloatDiv 0 0.00% 22.42% # attempts to use FU when none available
511system.cpu.iq.fu_full::FloatSqrt 0 0.00% 22.42% # attempts to use FU when none available
512system.cpu.iq.fu_full::SimdAdd 0 0.00% 22.42% # attempts to use FU when none available
513system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 22.42% # attempts to use FU when none available
514system.cpu.iq.fu_full::SimdAlu 0 0.00% 22.42% # attempts to use FU when none available
515system.cpu.iq.fu_full::SimdCmp 0 0.00% 22.42% # attempts to use FU when none available
516system.cpu.iq.fu_full::SimdCvt 0 0.00% 22.42% # attempts to use FU when none available
517system.cpu.iq.fu_full::SimdMisc 0 0.00% 22.42% # attempts to use FU when none available
518system.cpu.iq.fu_full::SimdMult 0 0.00% 22.42% # attempts to use FU when none available
519system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 22.42% # attempts to use FU when none available
520system.cpu.iq.fu_full::SimdShift 0 0.00% 22.42% # attempts to use FU when none available
521system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 22.42% # attempts to use FU when none available
522system.cpu.iq.fu_full::SimdSqrt 0 0.00% 22.42% # attempts to use FU when none available
523system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 22.42% # attempts to use FU when none available
524system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 22.42% # attempts to use FU when none available
525system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 22.42% # attempts to use FU when none available
526system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 22.42% # attempts to use FU when none available
527system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 22.42% # attempts to use FU when none available
528system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 22.42% # attempts to use FU when none available
529system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 22.42% # attempts to use FU when none available
530system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 22.42% # attempts to use FU when none available
531system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 22.42% # attempts to use FU when none available
532system.cpu.iq.fu_full::MemRead 11201861 37.39% 59.81% # attempts to use FU when none available
533system.cpu.iq.fu_full::MemWrite 12041280 40.19% 100.00% # attempts to use FU when none available
534system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
535system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
536system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
537system.cpu.iq.FU_type_0::IntAlu 49497025 52.16% 52.16% # Type of FU issued
538system.cpu.iq.FU_type_0::IntMult 89873 0.09% 52.26% # Type of FU issued
539system.cpu.iq.FU_type_0::IntDiv 0 0.00% 52.26% # Type of FU issued
540system.cpu.iq.FU_type_0::FloatAdd 31 0.00% 52.26% # Type of FU issued
541system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 52.26% # Type of FU issued
542system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 52.26% # Type of FU issued
543system.cpu.iq.FU_type_0::FloatMult 0 0.00% 52.26% # Type of FU issued
544system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 52.26% # Type of FU issued
545system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 52.26% # Type of FU issued
546system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 52.26% # Type of FU issued
547system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 52.26% # Type of FU issued
548system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 52.26% # Type of FU issued
549system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 52.26% # Type of FU issued
550system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 52.26% # Type of FU issued
551system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 52.26% # Type of FU issued
552system.cpu.iq.FU_type_0::SimdMult 0 0.00% 52.26% # Type of FU issued
553system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 52.26% # Type of FU issued
554system.cpu.iq.FU_type_0::SimdShift 0 0.00% 52.26% # Type of FU issued
555system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 52.26% # Type of FU issued
556system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 52.26% # Type of FU issued
557system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 52.26% # Type of FU issued
558system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 52.26% # Type of FU issued
559system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 52.26% # Type of FU issued
560system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 52.26% # Type of FU issued
561system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 52.26% # Type of FU issued
562system.cpu.iq.FU_type_0::SimdFloatMisc 7 0.00% 52.26% # Type of FU issued
563system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 52.26% # Type of FU issued
564system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 52.26% # Type of FU issued
565system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 52.26% # Type of FU issued
566system.cpu.iq.FU_type_0::MemRead 24063293 25.36% 77.61% # Type of FU issued
567system.cpu.iq.FU_type_0::MemWrite 21241620 22.39% 100.00% # Type of FU issued
568system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
569system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
570system.cpu.iq.FU_type_0::total 94891849 # Type of FU issued
571system.cpu.iq.rate 1.422269 # Inst issue rate
572system.cpu.iq.fu_busy_cnt 29960509 # FU busy when requested
573system.cpu.iq.fu_busy_rate 0.315733 # FU busy rate (busy events/executed inst)
574system.cpu.iq.int_inst_queue_reads 286306469 # Number of integer instruction queue reads
575system.cpu.iq.int_inst_queue_writes 105626883 # Number of integer instruction queue writes
576system.cpu.iq.int_inst_queue_wakeup_accesses 93465742 # Number of integer instruction queue wakeup accesses
577system.cpu.iq.fp_inst_queue_reads 207 # Number of floating instruction queue reads
578system.cpu.iq.fp_inst_queue_writes 248 # Number of floating instruction queue writes
579system.cpu.iq.fp_inst_queue_wakeup_accesses 57 # Number of floating instruction queue wakeup accesses
580system.cpu.iq.int_alu_accesses 124852240 # Number of integer alu accesses
581system.cpu.iq.fp_alu_accesses 118 # Number of floating point alu accesses
582system.cpu.iew.lsq.thread0.forwLoads 1363033 # Number of loads that had data forwarded from stores
583system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
584system.cpu.iew.lsq.thread0.squashedLoads 1455945 # Number of loads squashed
585system.cpu.iew.lsq.thread0.ignoredResponses 2039 # Number of memory responses ignored because the instruction is squashed
586system.cpu.iew.lsq.thread0.memOrderViolation 11790 # Number of memory ordering violations
587system.cpu.iew.lsq.thread0.squashedStores 1438354 # Number of stores squashed
588system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
589system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
590system.cpu.iew.lsq.thread0.rescheduledLoads 142055 # Number of loads that were rescheduled
591system.cpu.iew.lsq.thread0.cacheBlocked 176720 # Number of times an access to memory failed due to the cache being blocked
592system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
593system.cpu.iew.iewSquashCycles 492052 # Number of cycles IEW is squashing
594system.cpu.iew.iewBlockCycles 623106 # Number of cycles IEW is blocking
595system.cpu.iew.iewUnblockCycles 467581 # Number of cycles IEW is unblocking
596system.cpu.iew.iewDispatchedInsts 98211247 # Number of instructions dispatched to IQ
597system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch
598system.cpu.iew.iewDispLoadInsts 24322207 # Number of dispatched load instructions
599system.cpu.iew.iewDispStoreInsts 21994092 # Number of dispatched store instructions
600system.cpu.iew.iewDispNonSpecInsts 18602 # Number of dispatched non-speculative instructions
601system.cpu.iew.iewIQFullEvents 1655 # Number of times the IQ has become full, causing a stall
602system.cpu.iew.iewLSQFullEvents 463043 # Number of times the LSQ has become full, causing a stall
603system.cpu.iew.memOrderViolationEvents 11790 # Number of memory order violations
604system.cpu.iew.predictedTakenIncorrect 303168 # Number of branches that were predicted taken incorrectly
605system.cpu.iew.predictedNotTakenIncorrect 221686 # Number of branches that were predicted not taken incorrectly
606system.cpu.iew.branchMispredicts 524854 # Number of branch mispredicts detected at execute
607system.cpu.iew.iewExecutedInsts 93974313 # Number of executed instructions
608system.cpu.iew.iewExecLoadInsts 23756309 # Number of load instructions executed
609system.cpu.iew.iewExecSquashedInsts 917536 # Number of squashed instructions skipped in execute
610system.cpu.iew.exec_swp 0 # number of swp insts executed
611system.cpu.iew.exec_nop 9861 # number of nop insts executed
612system.cpu.iew.exec_refs 44740784 # number of memory reference insts executed
613system.cpu.iew.exec_branches 14252664 # Number of branches executed
614system.cpu.iew.exec_stores 20984475 # Number of stores executed
615system.cpu.iew.exec_rate 1.408517 # Inst execution rate
616system.cpu.iew.wb_sent 93587501 # cumulative count of insts sent to commit
617system.cpu.iew.wb_count 93465799 # cumulative count of insts written-back
618system.cpu.iew.wb_producers 44986533 # num instructions producing a value
619system.cpu.iew.wb_consumers 76576760 # num instructions consuming a value
620system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
621system.cpu.iew.wb_rate 1.400895 # insts written-back per cycle
622system.cpu.iew.wb_fanout 0.587470 # average fanout of values written-back
623system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
624system.cpu.commit.commitSquashedInsts 6538748 # The number of squashed insts skipped by commit
625system.cpu.commit.commitNonSpecStalls 33786 # The number of times commit has been forced to stall to communicate backwards
626system.cpu.commit.branchMispredicts 479015 # The number of times a branch was mispredicted
627system.cpu.commit.committed_per_cycle::samples 64808930 # Number of insts commited each cycle
628system.cpu.commit.committed_per_cycle::mean 1.399315 # Number of insts commited each cycle
629system.cpu.commit.committed_per_cycle::stdev 2.164562 # Number of insts commited each cycle
630system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
631system.cpu.commit.committed_per_cycle::0 31222194 48.18% 48.18% # Number of insts commited each cycle
632system.cpu.commit.committed_per_cycle::1 16795938 25.92% 74.09% # Number of insts commited each cycle
633system.cpu.commit.committed_per_cycle::2 4338232 6.69% 80.79% # Number of insts commited each cycle
634system.cpu.commit.committed_per_cycle::3 4159188 6.42% 87.20% # Number of insts commited each cycle
635system.cpu.commit.committed_per_cycle::4 1936724 2.99% 90.19% # Number of insts commited each cycle
636system.cpu.commit.committed_per_cycle::5 1268170 1.96% 92.15% # Number of insts commited each cycle
637system.cpu.commit.committed_per_cycle::6 738929 1.14% 93.29% # Number of insts commited each cycle
638system.cpu.commit.committed_per_cycle::7 579590 0.89% 94.18% # Number of insts commited each cycle
639system.cpu.commit.committed_per_cycle::8 3769965 5.82% 100.00% # Number of insts commited each cycle
640system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
641system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
642system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
643system.cpu.commit.committed_per_cycle::total 64808930 # Number of insts commited each cycle
644system.cpu.commit.committedInsts 70913181 # Number of instructions committed
645system.cpu.commit.committedOps 90688136 # Number of ops (including micro ops) committed
646system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
647system.cpu.commit.refs 43422000 # Number of memory references committed
648system.cpu.commit.loads 22866262 # Number of loads committed
649system.cpu.commit.membars 15920 # Number of memory barriers committed
650system.cpu.commit.branches 13741485 # Number of branches committed
651system.cpu.commit.fp_insts 56 # Number of committed floating point instructions.
652system.cpu.commit.int_insts 81528487 # Number of committed integer instructions.
653system.cpu.commit.function_calls 1679850 # Number of function calls committed.
654system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction
655system.cpu.commit.op_class_0::IntAlu 47186010 52.03% 52.03% # Class of committed instruction
656system.cpu.commit.op_class_0::IntMult 80119 0.09% 52.12% # Class of committed instruction
657system.cpu.commit.op_class_0::IntDiv 0 0.00% 52.12% # Class of committed instruction
658system.cpu.commit.op_class_0::FloatAdd 0 0.00% 52.12% # Class of committed instruction
659system.cpu.commit.op_class_0::FloatCmp 0 0.00% 52.12% # Class of committed instruction
660system.cpu.commit.op_class_0::FloatCvt 0 0.00% 52.12% # Class of committed instruction
661system.cpu.commit.op_class_0::FloatMult 0 0.00% 52.12% # Class of committed instruction
662system.cpu.commit.op_class_0::FloatDiv 0 0.00% 52.12% # Class of committed instruction
663system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 52.12% # Class of committed instruction
664system.cpu.commit.op_class_0::SimdAdd 0 0.00% 52.12% # Class of committed instruction
665system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 52.12% # Class of committed instruction
666system.cpu.commit.op_class_0::SimdAlu 0 0.00% 52.12% # Class of committed instruction
667system.cpu.commit.op_class_0::SimdCmp 0 0.00% 52.12% # Class of committed instruction
668system.cpu.commit.op_class_0::SimdCvt 0 0.00% 52.12% # Class of committed instruction
669system.cpu.commit.op_class_0::SimdMisc 0 0.00% 52.12% # Class of committed instruction
670system.cpu.commit.op_class_0::SimdMult 0 0.00% 52.12% # Class of committed instruction
671system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 52.12% # Class of committed instruction
672system.cpu.commit.op_class_0::SimdShift 0 0.00% 52.12% # Class of committed instruction
673system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 52.12% # Class of committed instruction
674system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 52.12% # Class of committed instruction
675system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 52.12% # Class of committed instruction
676system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 52.12% # Class of committed instruction
677system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 52.12% # Class of committed instruction
678system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 52.12% # Class of committed instruction
679system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 52.12% # Class of committed instruction
680system.cpu.commit.op_class_0::SimdFloatMisc 7 0.00% 52.12% # Class of committed instruction
681system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 52.12% # Class of committed instruction
682system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 52.12% # Class of committed instruction
683system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 52.12% # Class of committed instruction
684system.cpu.commit.op_class_0::MemRead 22866262 25.21% 77.33% # Class of committed instruction
685system.cpu.commit.op_class_0::MemWrite 20555738 22.67% 100.00% # Class of committed instruction
686system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
687system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
688system.cpu.commit.op_class_0::total 90688136 # Class of committed instruction
689system.cpu.commit.bw_lim_events 3769965 # number cycles where commit BW limit reached
690system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
691system.cpu.rob.rob_reads 158240550 # The number of ROB reads
692system.cpu.rob.rob_writes 195514428 # The number of ROB writes
693system.cpu.timesIdled 23835 # Number of times that the entire CPU went into an idle state and unscheduled itself
694system.cpu.idleCycles 850743 # Total number of cycles that the CPU has spent unscheduled due to idling
695system.cpu.committedInsts 70907629 # Number of Instructions Simulated
696system.cpu.committedOps 90682584 # Number of Ops (including micro ops) Simulated
697system.cpu.cpi 0.940923 # CPI: Cycles Per Instruction
698system.cpu.cpi_total 0.940923 # CPI: Total CPI of All Threads
699system.cpu.ipc 1.062786 # IPC: Instructions Per Cycle
700system.cpu.ipc_total 1.062786 # IPC: Total IPC of All Threads
701system.cpu.int_regfile_reads 102271067 # number of integer regfile reads
702system.cpu.int_regfile_writes 56793819 # number of integer regfile writes
703system.cpu.fp_regfile_reads 36 # number of floating regfile reads
704system.cpu.fp_regfile_writes 21 # number of floating regfile writes
705system.cpu.cc_regfile_reads 346093039 # number of cc regfile reads
706system.cpu.cc_regfile_writes 38805147 # number of cc regfile writes
707system.cpu.misc_regfile_reads 44210055 # number of misc regfile reads
708system.cpu.misc_regfile_writes 31840 # number of misc regfile writes
709system.cpu.dcache.tags.replacements 485079 # number of replacements
710system.cpu.dcache.tags.tagsinuse 510.744077 # Cycle average of tags in use
711system.cpu.dcache.tags.total_refs 40428139 # Total number of references to valid blocks.
712system.cpu.dcache.tags.sampled_refs 485591 # Sample count of references to valid blocks.
713system.cpu.dcache.tags.avg_refs 83.255536 # Average number of references to valid blocks.
714system.cpu.dcache.tags.warmup_cycle 152734000 # Cycle when the warmup percentage was hit.
715system.cpu.dcache.tags.occ_blocks::cpu.data 510.744077 # Average occupied blocks per requestor
716system.cpu.dcache.tags.occ_percent::cpu.data 0.997547 # Average percentage of cache occupancy
717system.cpu.dcache.tags.occ_percent::total 0.997547 # Average percentage of cache occupancy
718system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
719system.cpu.dcache.tags.age_task_id_blocks_1024::0 58 # Occupied blocks per task id
720system.cpu.dcache.tags.age_task_id_blocks_1024::1 454 # Occupied blocks per task id
721system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
722system.cpu.dcache.tags.tag_accesses 84616103 # Number of tag accesses
723system.cpu.dcache.tags.data_accesses 84616103 # Number of data accesses
724system.cpu.dcache.ReadReq_hits::cpu.data 21501727 # number of ReadReq hits
725system.cpu.dcache.ReadReq_hits::total 21501727 # number of ReadReq hits
726system.cpu.dcache.WriteReq_hits::cpu.data 18833421 # number of WriteReq hits
727system.cpu.dcache.WriteReq_hits::total 18833421 # number of WriteReq hits
728system.cpu.dcache.SoftPFReq_hits::cpu.data 61667 # number of SoftPFReq hits
729system.cpu.dcache.SoftPFReq_hits::total 61667 # number of SoftPFReq hits
730system.cpu.dcache.LoadLockedReq_hits::cpu.data 15379 # number of LoadLockedReq hits
731system.cpu.dcache.LoadLockedReq_hits::total 15379 # number of LoadLockedReq hits
732system.cpu.dcache.StoreCondReq_hits::cpu.data 15919 # number of StoreCondReq hits
733system.cpu.dcache.StoreCondReq_hits::total 15919 # number of StoreCondReq hits
734system.cpu.dcache.demand_hits::cpu.data 40335148 # number of demand (read+write) hits
735system.cpu.dcache.demand_hits::total 40335148 # number of demand (read+write) hits
736system.cpu.dcache.overall_hits::cpu.data 40396815 # number of overall hits
737system.cpu.dcache.overall_hits::total 40396815 # number of overall hits
738system.cpu.dcache.ReadReq_misses::cpu.data 552941 # number of ReadReq misses
739system.cpu.dcache.ReadReq_misses::total 552941 # number of ReadReq misses
740system.cpu.dcache.WriteReq_misses::cpu.data 1016480 # number of WriteReq misses
741system.cpu.dcache.WriteReq_misses::total 1016480 # number of WriteReq misses
742system.cpu.dcache.SoftPFReq_misses::cpu.data 67175 # number of SoftPFReq misses
743system.cpu.dcache.SoftPFReq_misses::total 67175 # number of SoftPFReq misses
744system.cpu.dcache.LoadLockedReq_misses::cpu.data 547 # number of LoadLockedReq misses
745system.cpu.dcache.LoadLockedReq_misses::total 547 # number of LoadLockedReq misses
746system.cpu.dcache.demand_misses::cpu.data 1569421 # number of demand (read+write) misses
747system.cpu.dcache.demand_misses::total 1569421 # number of demand (read+write) misses
748system.cpu.dcache.overall_misses::cpu.data 1636596 # number of overall misses
749system.cpu.dcache.overall_misses::total 1636596 # number of overall misses
750system.cpu.dcache.ReadReq_miss_latency::cpu.data 9116754245 # number of ReadReq miss cycles
751system.cpu.dcache.ReadReq_miss_latency::total 9116754245 # number of ReadReq miss cycles
752system.cpu.dcache.WriteReq_miss_latency::cpu.data 14723087903 # number of WriteReq miss cycles
753system.cpu.dcache.WriteReq_miss_latency::total 14723087903 # number of WriteReq miss cycles
754system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 5168250 # number of LoadLockedReq miss cycles
755system.cpu.dcache.LoadLockedReq_miss_latency::total 5168250 # number of LoadLockedReq miss cycles
756system.cpu.dcache.demand_miss_latency::cpu.data 23839842148 # number of demand (read+write) miss cycles
757system.cpu.dcache.demand_miss_latency::total 23839842148 # number of demand (read+write) miss cycles
758system.cpu.dcache.overall_miss_latency::cpu.data 23839842148 # number of overall miss cycles
759system.cpu.dcache.overall_miss_latency::total 23839842148 # number of overall miss cycles
760system.cpu.dcache.ReadReq_accesses::cpu.data 22054668 # number of ReadReq accesses(hits+misses)
761system.cpu.dcache.ReadReq_accesses::total 22054668 # number of ReadReq accesses(hits+misses)
762system.cpu.dcache.WriteReq_accesses::cpu.data 19849901 # number of WriteReq accesses(hits+misses)
763system.cpu.dcache.WriteReq_accesses::total 19849901 # number of WriteReq accesses(hits+misses)
764system.cpu.dcache.SoftPFReq_accesses::cpu.data 128842 # number of SoftPFReq accesses(hits+misses)
765system.cpu.dcache.SoftPFReq_accesses::total 128842 # number of SoftPFReq accesses(hits+misses)
766system.cpu.dcache.LoadLockedReq_accesses::cpu.data 15926 # number of LoadLockedReq accesses(hits+misses)
767system.cpu.dcache.LoadLockedReq_accesses::total 15926 # number of LoadLockedReq accesses(hits+misses)
768system.cpu.dcache.StoreCondReq_accesses::cpu.data 15919 # number of StoreCondReq accesses(hits+misses)
769system.cpu.dcache.StoreCondReq_accesses::total 15919 # number of StoreCondReq accesses(hits+misses)
770system.cpu.dcache.demand_accesses::cpu.data 41904569 # number of demand (read+write) accesses
771system.cpu.dcache.demand_accesses::total 41904569 # number of demand (read+write) accesses
772system.cpu.dcache.overall_accesses::cpu.data 42033411 # number of overall (read+write) accesses
773system.cpu.dcache.overall_accesses::total 42033411 # number of overall (read+write) accesses
774system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.025071 # miss rate for ReadReq accesses
775system.cpu.dcache.ReadReq_miss_rate::total 0.025071 # miss rate for ReadReq accesses
776system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.051208 # miss rate for WriteReq accesses
777system.cpu.dcache.WriteReq_miss_rate::total 0.051208 # miss rate for WriteReq accesses
778system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.521375 # miss rate for SoftPFReq accesses
779system.cpu.dcache.SoftPFReq_miss_rate::total 0.521375 # miss rate for SoftPFReq accesses
780system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.034346 # miss rate for LoadLockedReq accesses
781system.cpu.dcache.LoadLockedReq_miss_rate::total 0.034346 # miss rate for LoadLockedReq accesses
782system.cpu.dcache.demand_miss_rate::cpu.data 0.037452 # miss rate for demand accesses
783system.cpu.dcache.demand_miss_rate::total 0.037452 # miss rate for demand accesses
784system.cpu.dcache.overall_miss_rate::cpu.data 0.038936 # miss rate for overall accesses
785system.cpu.dcache.overall_miss_rate::total 0.038936 # miss rate for overall accesses
786system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16487.752301 # average ReadReq miss latency
787system.cpu.dcache.ReadReq_avg_miss_latency::total 16487.752301 # average ReadReq miss latency
788system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 14484.385234 # average WriteReq miss latency
789system.cpu.dcache.WriteReq_avg_miss_latency::total 14484.385234 # average WriteReq miss latency
790system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 9448.354662 # average LoadLockedReq miss latency
791system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 9448.354662 # average LoadLockedReq miss latency
792system.cpu.dcache.demand_avg_miss_latency::cpu.data 15190.214830 # average overall miss latency
793system.cpu.dcache.demand_avg_miss_latency::total 15190.214830 # average overall miss latency
794system.cpu.dcache.overall_avg_miss_latency::cpu.data 14566.723949 # average overall miss latency
795system.cpu.dcache.overall_avg_miss_latency::total 14566.723949 # average overall miss latency
796system.cpu.dcache.blocked_cycles::no_mshrs 97 # number of cycles access was blocked
797system.cpu.dcache.blocked_cycles::no_targets 3023244 # number of cycles access was blocked
798system.cpu.dcache.blocked::no_mshrs 11 # number of cycles access was blocked
799system.cpu.dcache.blocked::no_targets 128456 # number of cycles access was blocked
800system.cpu.dcache.avg_blocked_cycles::no_mshrs 8.818182 # average number of cycles each access was blocked
801system.cpu.dcache.avg_blocked_cycles::no_targets 23.535249 # average number of cycles each access was blocked
802system.cpu.dcache.fast_writes 0 # number of fast writes performed
803system.cpu.dcache.cache_copies 0 # number of cache copies performed
804system.cpu.dcache.writebacks::writebacks 262833 # number of writebacks
805system.cpu.dcache.writebacks::total 262833 # number of writebacks
806system.cpu.dcache.ReadReq_mshr_hits::cpu.data 253459 # number of ReadReq MSHR hits
807system.cpu.dcache.ReadReq_mshr_hits::total 253459 # number of ReadReq MSHR hits
808system.cpu.dcache.WriteReq_mshr_hits::cpu.data 867955 # number of WriteReq MSHR hits
809system.cpu.dcache.WriteReq_mshr_hits::total 867955 # number of WriteReq MSHR hits
810system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 547 # number of LoadLockedReq MSHR hits
811system.cpu.dcache.LoadLockedReq_mshr_hits::total 547 # number of LoadLockedReq MSHR hits
812system.cpu.dcache.demand_mshr_hits::cpu.data 1121414 # number of demand (read+write) MSHR hits
813system.cpu.dcache.demand_mshr_hits::total 1121414 # number of demand (read+write) MSHR hits
814system.cpu.dcache.overall_mshr_hits::cpu.data 1121414 # number of overall MSHR hits
815system.cpu.dcache.overall_mshr_hits::total 1121414 # number of overall MSHR hits
816system.cpu.dcache.ReadReq_mshr_misses::cpu.data 299482 # number of ReadReq MSHR misses
817system.cpu.dcache.ReadReq_mshr_misses::total 299482 # number of ReadReq MSHR misses
818system.cpu.dcache.WriteReq_mshr_misses::cpu.data 148525 # number of WriteReq MSHR misses
819system.cpu.dcache.WriteReq_mshr_misses::total 148525 # number of WriteReq MSHR misses
820system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 37595 # number of SoftPFReq MSHR misses
821system.cpu.dcache.SoftPFReq_mshr_misses::total 37595 # number of SoftPFReq MSHR misses
822system.cpu.dcache.demand_mshr_misses::cpu.data 448007 # number of demand (read+write) MSHR misses
823system.cpu.dcache.demand_mshr_misses::total 448007 # number of demand (read+write) MSHR misses
824system.cpu.dcache.overall_mshr_misses::cpu.data 485602 # number of overall MSHR misses
825system.cpu.dcache.overall_mshr_misses::total 485602 # number of overall MSHR misses
826system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3044598863 # number of ReadReq MSHR miss cycles
827system.cpu.dcache.ReadReq_mshr_miss_latency::total 3044598863 # number of ReadReq MSHR miss cycles
828system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2289083292 # number of WriteReq MSHR miss cycles
829system.cpu.dcache.WriteReq_mshr_miss_latency::total 2289083292 # number of WriteReq MSHR miss cycles
830system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 2038189218 # number of SoftPFReq MSHR miss cycles
831system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 2038189218 # number of SoftPFReq MSHR miss cycles
832system.cpu.dcache.demand_mshr_miss_latency::cpu.data 5333682155 # number of demand (read+write) MSHR miss cycles
833system.cpu.dcache.demand_mshr_miss_latency::total 5333682155 # number of demand (read+write) MSHR miss cycles
834system.cpu.dcache.overall_mshr_miss_latency::cpu.data 7371871373 # number of overall MSHR miss cycles
835system.cpu.dcache.overall_mshr_miss_latency::total 7371871373 # number of overall MSHR miss cycles
836system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.013579 # mshr miss rate for ReadReq accesses
837system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.013579 # mshr miss rate for ReadReq accesses
838system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.007482 # mshr miss rate for WriteReq accesses
839system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.007482 # mshr miss rate for WriteReq accesses
840system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.291791 # mshr miss rate for SoftPFReq accesses
841system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.291791 # mshr miss rate for SoftPFReq accesses
842system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.010691 # mshr miss rate for demand accesses
843system.cpu.dcache.demand_mshr_miss_rate::total 0.010691 # mshr miss rate for demand accesses
844system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.011553 # mshr miss rate for overall accesses
845system.cpu.dcache.overall_mshr_miss_rate::total 0.011553 # mshr miss rate for overall accesses
846system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 10166.216544 # average ReadReq mshr miss latency
847system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 10166.216544 # average ReadReq mshr miss latency
848system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 15412.107672 # average WriteReq mshr miss latency
849system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 15412.107672 # average WriteReq mshr miss latency
850system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 54214.369411 # average SoftPFReq mshr miss latency
851system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 54214.369411 # average SoftPFReq mshr miss latency
852system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11905.354503 # average overall mshr miss latency
853system.cpu.dcache.demand_avg_mshr_miss_latency::total 11905.354503 # average overall mshr miss latency
854system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 15180.891703 # average overall mshr miss latency
855system.cpu.dcache.overall_avg_mshr_miss_latency::total 15180.891703 # average overall mshr miss latency
856system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
857system.cpu.icache.tags.replacements 322801 # number of replacements
858system.cpu.icache.tags.tagsinuse 510.305225 # Cycle average of tags in use
859system.cpu.icache.tags.total_refs 22431720 # Total number of references to valid blocks.
860system.cpu.icache.tags.sampled_refs 323313 # Sample count of references to valid blocks.
861system.cpu.icache.tags.avg_refs 69.380817 # Average number of references to valid blocks.
862system.cpu.icache.tags.warmup_cycle 1103729250 # Cycle when the warmup percentage was hit.
863system.cpu.icache.tags.occ_blocks::cpu.inst 510.305225 # Average occupied blocks per requestor
864system.cpu.icache.tags.occ_percent::cpu.inst 0.996690 # Average percentage of cache occupancy
865system.cpu.icache.tags.occ_percent::total 0.996690 # Average percentage of cache occupancy
866system.cpu.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
867system.cpu.icache.tags.age_task_id_blocks_1024::0 89 # Occupied blocks per task id
868system.cpu.icache.tags.age_task_id_blocks_1024::1 58 # Occupied blocks per task id
869system.cpu.icache.tags.age_task_id_blocks_1024::2 6 # Occupied blocks per task id
870system.cpu.icache.tags.age_task_id_blocks_1024::3 352 # Occupied blocks per task id
871system.cpu.icache.tags.age_task_id_blocks_1024::4 7 # Occupied blocks per task id
872system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
873system.cpu.icache.tags.tag_accesses 45852448 # Number of tag accesses
874system.cpu.icache.tags.data_accesses 45852448 # Number of data accesses
875system.cpu.icache.ReadReq_hits::cpu.inst 22431720 # number of ReadReq hits
876system.cpu.icache.ReadReq_hits::total 22431720 # number of ReadReq hits
877system.cpu.icache.demand_hits::cpu.inst 22431720 # number of demand (read+write) hits
878system.cpu.icache.demand_hits::total 22431720 # number of demand (read+write) hits
879system.cpu.icache.overall_hits::cpu.inst 22431720 # number of overall hits
880system.cpu.icache.overall_hits::total 22431720 # number of overall hits
881system.cpu.icache.ReadReq_misses::cpu.inst 332842 # number of ReadReq misses
882system.cpu.icache.ReadReq_misses::total 332842 # number of ReadReq misses
883system.cpu.icache.demand_misses::cpu.inst 332842 # number of demand (read+write) misses
884system.cpu.icache.demand_misses::total 332842 # number of demand (read+write) misses
885system.cpu.icache.overall_misses::cpu.inst 332842 # number of overall misses
886system.cpu.icache.overall_misses::total 332842 # number of overall misses
887system.cpu.icache.ReadReq_miss_latency::cpu.inst 3383637839 # number of ReadReq miss cycles
888system.cpu.icache.ReadReq_miss_latency::total 3383637839 # number of ReadReq miss cycles
889system.cpu.icache.demand_miss_latency::cpu.inst 3383637839 # number of demand (read+write) miss cycles
890system.cpu.icache.demand_miss_latency::total 3383637839 # number of demand (read+write) miss cycles
891system.cpu.icache.overall_miss_latency::cpu.inst 3383637839 # number of overall miss cycles
892system.cpu.icache.overall_miss_latency::total 3383637839 # number of overall miss cycles
893system.cpu.icache.ReadReq_accesses::cpu.inst 22764562 # number of ReadReq accesses(hits+misses)
894system.cpu.icache.ReadReq_accesses::total 22764562 # number of ReadReq accesses(hits+misses)
895system.cpu.icache.demand_accesses::cpu.inst 22764562 # number of demand (read+write) accesses
896system.cpu.icache.demand_accesses::total 22764562 # number of demand (read+write) accesses
897system.cpu.icache.overall_accesses::cpu.inst 22764562 # number of overall (read+write) accesses
898system.cpu.icache.overall_accesses::total 22764562 # number of overall (read+write) accesses
899system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.014621 # miss rate for ReadReq accesses
900system.cpu.icache.ReadReq_miss_rate::total 0.014621 # miss rate for ReadReq accesses
901system.cpu.icache.demand_miss_rate::cpu.inst 0.014621 # miss rate for demand accesses
902system.cpu.icache.demand_miss_rate::total 0.014621 # miss rate for demand accesses
903system.cpu.icache.overall_miss_rate::cpu.inst 0.014621 # miss rate for overall accesses
904system.cpu.icache.overall_miss_rate::total 0.014621 # miss rate for overall accesses
905system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 10165.898051 # average ReadReq miss latency
906system.cpu.icache.ReadReq_avg_miss_latency::total 10165.898051 # average ReadReq miss latency
907system.cpu.icache.demand_avg_miss_latency::cpu.inst 10165.898051 # average overall miss latency
908system.cpu.icache.demand_avg_miss_latency::total 10165.898051 # average overall miss latency
909system.cpu.icache.overall_avg_miss_latency::cpu.inst 10165.898051 # average overall miss latency
910system.cpu.icache.overall_avg_miss_latency::total 10165.898051 # average overall miss latency
911system.cpu.icache.blocked_cycles::no_mshrs 260603 # number of cycles access was blocked
912system.cpu.icache.blocked_cycles::no_targets 49 # number of cycles access was blocked
913system.cpu.icache.blocked::no_mshrs 14904 # number of cycles access was blocked
914system.cpu.icache.blocked::no_targets 2 # number of cycles access was blocked
915system.cpu.icache.avg_blocked_cycles::no_mshrs 17.485440 # average number of cycles each access was blocked
916system.cpu.icache.avg_blocked_cycles::no_targets 24.500000 # average number of cycles each access was blocked
917system.cpu.icache.fast_writes 0 # number of fast writes performed
918system.cpu.icache.cache_copies 0 # number of cache copies performed
919system.cpu.icache.ReadReq_mshr_hits::cpu.inst 9518 # number of ReadReq MSHR hits
920system.cpu.icache.ReadReq_mshr_hits::total 9518 # number of ReadReq MSHR hits
921system.cpu.icache.demand_mshr_hits::cpu.inst 9518 # number of demand (read+write) MSHR hits
922system.cpu.icache.demand_mshr_hits::total 9518 # number of demand (read+write) MSHR hits
923system.cpu.icache.overall_mshr_hits::cpu.inst 9518 # number of overall MSHR hits
924system.cpu.icache.overall_mshr_hits::total 9518 # number of overall MSHR hits
925system.cpu.icache.ReadReq_mshr_misses::cpu.inst 323324 # number of ReadReq MSHR misses
926system.cpu.icache.ReadReq_mshr_misses::total 323324 # number of ReadReq MSHR misses
927system.cpu.icache.demand_mshr_misses::cpu.inst 323324 # number of demand (read+write) MSHR misses
928system.cpu.icache.demand_mshr_misses::total 323324 # number of demand (read+write) MSHR misses
929system.cpu.icache.overall_mshr_misses::cpu.inst 323324 # number of overall MSHR misses
930system.cpu.icache.overall_mshr_misses::total 323324 # number of overall MSHR misses
931system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 2932923000 # number of ReadReq MSHR miss cycles
932system.cpu.icache.ReadReq_mshr_miss_latency::total 2932923000 # number of ReadReq MSHR miss cycles
933system.cpu.icache.demand_mshr_miss_latency::cpu.inst 2932923000 # number of demand (read+write) MSHR miss cycles
934system.cpu.icache.demand_mshr_miss_latency::total 2932923000 # number of demand (read+write) MSHR miss cycles
935system.cpu.icache.overall_mshr_miss_latency::cpu.inst 2932923000 # number of overall MSHR miss cycles
936system.cpu.icache.overall_mshr_miss_latency::total 2932923000 # number of overall MSHR miss cycles
937system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.014203 # mshr miss rate for ReadReq accesses
938system.cpu.icache.ReadReq_mshr_miss_rate::total 0.014203 # mshr miss rate for ReadReq accesses
939system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.014203 # mshr miss rate for demand accesses
940system.cpu.icache.demand_mshr_miss_rate::total 0.014203 # mshr miss rate for demand accesses
941system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.014203 # mshr miss rate for overall accesses
942system.cpu.icache.overall_mshr_miss_rate::total 0.014203 # mshr miss rate for overall accesses
943system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 9071.157724 # average ReadReq mshr miss latency
944system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 9071.157724 # average ReadReq mshr miss latency
945system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 9071.157724 # average overall mshr miss latency
946system.cpu.icache.demand_avg_mshr_miss_latency::total 9071.157724 # average overall mshr miss latency
947system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 9071.157724 # average overall mshr miss latency
948system.cpu.icache.overall_avg_mshr_miss_latency::total 9071.157724 # average overall mshr miss latency
949system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
950system.cpu.l2cache.prefetcher.num_hwpf_issued 824674 # number of hwpf issued
951system.cpu.l2cache.prefetcher.pfIdentified 826525 # number of prefetch candidates identified
952system.cpu.l2cache.prefetcher.pfBufferHit 1627 # number of redundant prefetches already in prefetch queue
953system.cpu.l2cache.prefetcher.pfInCache 0 # number of redundant prefetches already in cache/mshr dropped
954system.cpu.l2cache.prefetcher.pfRemovedFull 0 # number of prefetches dropped due to prefetch queue size
955system.cpu.l2cache.prefetcher.pfSpanPage 78731 # number of prefetches not generated due to page crossing
956system.cpu.l2cache.tags.replacements 129661 # number of replacements
957system.cpu.l2cache.tags.tagsinuse 16079.092385 # Cycle average of tags in use
958system.cpu.l2cache.tags.total_refs 870667 # Total number of references to valid blocks.
959system.cpu.l2cache.tags.sampled_refs 145945 # Sample count of references to valid blocks.
960system.cpu.l2cache.tags.avg_refs 5.965720 # Average number of references to valid blocks.
961system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
962system.cpu.l2cache.tags.occ_blocks::writebacks 12574.733150 # Average occupied blocks per requestor
963system.cpu.l2cache.tags.occ_blocks::cpu.inst 1436.327637 # Average occupied blocks per requestor
964system.cpu.l2cache.tags.occ_blocks::cpu.data 1964.109767 # Average occupied blocks per requestor
965system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 103.921830 # Average occupied blocks per requestor
966system.cpu.l2cache.tags.occ_percent::writebacks 0.767501 # Average percentage of cache occupancy
967system.cpu.l2cache.tags.occ_percent::cpu.inst 0.087666 # Average percentage of cache occupancy
968system.cpu.l2cache.tags.occ_percent::cpu.data 0.119880 # Average percentage of cache occupancy
969system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.006343 # Average percentage of cache occupancy
970system.cpu.l2cache.tags.occ_percent::total 0.981390 # Average percentage of cache occupancy
971system.cpu.l2cache.tags.occ_task_id_blocks::1022 37 # Occupied blocks per task id
972system.cpu.l2cache.tags.occ_task_id_blocks::1024 16247 # Occupied blocks per task id
973system.cpu.l2cache.tags.age_task_id_blocks_1022::1 8 # Occupied blocks per task id
974system.cpu.l2cache.tags.age_task_id_blocks_1022::2 4 # Occupied blocks per task id
975system.cpu.l2cache.tags.age_task_id_blocks_1022::3 19 # Occupied blocks per task id
976system.cpu.l2cache.tags.age_task_id_blocks_1022::4 6 # Occupied blocks per task id
977system.cpu.l2cache.tags.age_task_id_blocks_1024::0 154 # Occupied blocks per task id
978system.cpu.l2cache.tags.age_task_id_blocks_1024::1 2630 # Occupied blocks per task id
979system.cpu.l2cache.tags.age_task_id_blocks_1024::2 11951 # Occupied blocks per task id
980system.cpu.l2cache.tags.age_task_id_blocks_1024::3 605 # Occupied blocks per task id
981system.cpu.l2cache.tags.age_task_id_blocks_1024::4 907 # Occupied blocks per task id
982system.cpu.l2cache.tags.occ_task_id_percent::1022 0.002258 # Percentage of cache occupancy per task id
983system.cpu.l2cache.tags.occ_task_id_percent::1024 0.991638 # Percentage of cache occupancy per task id
984system.cpu.l2cache.tags.tag_accesses 17442481 # Number of tag accesses
985system.cpu.l2cache.tags.data_accesses 17442481 # Number of data accesses
986system.cpu.l2cache.ReadReq_hits::cpu.inst 313998 # number of ReadReq hits
987system.cpu.l2cache.ReadReq_hits::cpu.data 305857 # number of ReadReq hits
988system.cpu.l2cache.ReadReq_hits::total 619855 # number of ReadReq hits
989system.cpu.l2cache.Writeback_hits::writebacks 262833 # number of Writeback hits
990system.cpu.l2cache.Writeback_hits::total 262833 # number of Writeback hits
991system.cpu.l2cache.UpgradeReq_hits::cpu.data 5 # number of UpgradeReq hits
992system.cpu.l2cache.UpgradeReq_hits::total 5 # number of UpgradeReq hits
993system.cpu.l2cache.ReadExReq_hits::cpu.data 137138 # number of ReadExReq hits
994system.cpu.l2cache.ReadExReq_hits::total 137138 # number of ReadExReq hits
995system.cpu.l2cache.demand_hits::cpu.inst 313998 # number of demand (read+write) hits
996system.cpu.l2cache.demand_hits::cpu.data 442995 # number of demand (read+write) hits
997system.cpu.l2cache.demand_hits::total 756993 # number of demand (read+write) hits
998system.cpu.l2cache.overall_hits::cpu.inst 313998 # number of overall hits
999system.cpu.l2cache.overall_hits::cpu.data 442995 # number of overall hits
1000system.cpu.l2cache.overall_hits::total 756993 # number of overall hits
1001system.cpu.l2cache.ReadReq_misses::cpu.inst 9315 # number of ReadReq misses
1002system.cpu.l2cache.ReadReq_misses::cpu.data 31171 # number of ReadReq misses
1003system.cpu.l2cache.ReadReq_misses::total 40486 # number of ReadReq misses
1004system.cpu.l2cache.UpgradeReq_misses::cpu.data 6 # number of UpgradeReq misses
1005system.cpu.l2cache.UpgradeReq_misses::total 6 # number of UpgradeReq misses
1006system.cpu.l2cache.ReadExReq_misses::cpu.data 11425 # number of ReadExReq misses
1007system.cpu.l2cache.ReadExReq_misses::total 11425 # number of ReadExReq misses
1008system.cpu.l2cache.demand_misses::cpu.inst 9315 # number of demand (read+write) misses
1009system.cpu.l2cache.demand_misses::cpu.data 42596 # number of demand (read+write) misses
1010system.cpu.l2cache.demand_misses::total 51911 # number of demand (read+write) misses
1011system.cpu.l2cache.overall_misses::cpu.inst 9315 # number of overall misses
1012system.cpu.l2cache.overall_misses::cpu.data 42596 # number of overall misses
1013system.cpu.l2cache.overall_misses::total 51911 # number of overall misses
1014system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 727315493 # number of ReadReq miss cycles
1015system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2737689508 # number of ReadReq miss cycles
1016system.cpu.l2cache.ReadReq_miss_latency::total 3465005001 # number of ReadReq miss cycles
1017system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1245872330 # number of ReadExReq miss cycles
1018system.cpu.l2cache.ReadExReq_miss_latency::total 1245872330 # number of ReadExReq miss cycles
1019system.cpu.l2cache.demand_miss_latency::cpu.inst 727315493 # number of demand (read+write) miss cycles
1020system.cpu.l2cache.demand_miss_latency::cpu.data 3983561838 # number of demand (read+write) miss cycles
1021system.cpu.l2cache.demand_miss_latency::total 4710877331 # number of demand (read+write) miss cycles
1022system.cpu.l2cache.overall_miss_latency::cpu.inst 727315493 # number of overall miss cycles
1023system.cpu.l2cache.overall_miss_latency::cpu.data 3983561838 # number of overall miss cycles
1024system.cpu.l2cache.overall_miss_latency::total 4710877331 # number of overall miss cycles
1025system.cpu.l2cache.ReadReq_accesses::cpu.inst 323313 # number of ReadReq accesses(hits+misses)
1026system.cpu.l2cache.ReadReq_accesses::cpu.data 337028 # number of ReadReq accesses(hits+misses)
1027system.cpu.l2cache.ReadReq_accesses::total 660341 # number of ReadReq accesses(hits+misses)
1028system.cpu.l2cache.Writeback_accesses::writebacks 262833 # number of Writeback accesses(hits+misses)
1029system.cpu.l2cache.Writeback_accesses::total 262833 # number of Writeback accesses(hits+misses)
1030system.cpu.l2cache.UpgradeReq_accesses::cpu.data 11 # number of UpgradeReq accesses(hits+misses)
1031system.cpu.l2cache.UpgradeReq_accesses::total 11 # number of UpgradeReq accesses(hits+misses)
1032system.cpu.l2cache.ReadExReq_accesses::cpu.data 148563 # number of ReadExReq accesses(hits+misses)
1033system.cpu.l2cache.ReadExReq_accesses::total 148563 # number of ReadExReq accesses(hits+misses)
1034system.cpu.l2cache.demand_accesses::cpu.inst 323313 # number of demand (read+write) accesses
1035system.cpu.l2cache.demand_accesses::cpu.data 485591 # number of demand (read+write) accesses
1036system.cpu.l2cache.demand_accesses::total 808904 # number of demand (read+write) accesses
1037system.cpu.l2cache.overall_accesses::cpu.inst 323313 # number of overall (read+write) accesses
1038system.cpu.l2cache.overall_accesses::cpu.data 485591 # number of overall (read+write) accesses
1039system.cpu.l2cache.overall_accesses::total 808904 # number of overall (read+write) accesses
1040system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.028811 # miss rate for ReadReq accesses
1041system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.092488 # miss rate for ReadReq accesses
1042system.cpu.l2cache.ReadReq_miss_rate::total 0.061311 # miss rate for ReadReq accesses
1043system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.545455 # miss rate for UpgradeReq accesses
1044system.cpu.l2cache.UpgradeReq_miss_rate::total 0.545455 # miss rate for UpgradeReq accesses
1045system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.076903 # miss rate for ReadExReq accesses
1046system.cpu.l2cache.ReadExReq_miss_rate::total 0.076903 # miss rate for ReadExReq accesses
1047system.cpu.l2cache.demand_miss_rate::cpu.inst 0.028811 # miss rate for demand accesses
1048system.cpu.l2cache.demand_miss_rate::cpu.data 0.087720 # miss rate for demand accesses
1049system.cpu.l2cache.demand_miss_rate::total 0.064174 # miss rate for demand accesses
1050system.cpu.l2cache.overall_miss_rate::cpu.inst 0.028811 # miss rate for overall accesses
1051system.cpu.l2cache.overall_miss_rate::cpu.data 0.087720 # miss rate for overall accesses
1052system.cpu.l2cache.overall_miss_rate::total 0.064174 # miss rate for overall accesses
1053system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 78080.031455 # average ReadReq miss latency
1054system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 87828.093677 # average ReadReq miss latency
1055system.cpu.l2cache.ReadReq_avg_miss_latency::total 85585.264067 # average ReadReq miss latency
1056system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 109047.906346 # average ReadExReq miss latency
1057system.cpu.l2cache.ReadExReq_avg_miss_latency::total 109047.906346 # average ReadExReq miss latency
1058system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 78080.031455 # average overall miss latency
1059system.cpu.l2cache.demand_avg_miss_latency::cpu.data 93519.622453 # average overall miss latency
1060system.cpu.l2cache.demand_avg_miss_latency::total 90749.115428 # average overall miss latency
1061system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 78080.031455 # average overall miss latency
1062system.cpu.l2cache.overall_avg_miss_latency::cpu.data 93519.622453 # average overall miss latency
1063system.cpu.l2cache.overall_avg_miss_latency::total 90749.115428 # average overall miss latency
1064system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
1065system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
1066system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
1067system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
1068system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
1069system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
1070system.cpu.l2cache.fast_writes 0 # number of fast writes performed
1071system.cpu.l2cache.cache_copies 0 # number of cache copies performed
1072system.cpu.l2cache.writebacks::writebacks 97887 # number of writebacks
1073system.cpu.l2cache.writebacks::total 97887 # number of writebacks
1074system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 40 # number of ReadReq MSHR hits
1075system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 132 # number of ReadReq MSHR hits
1076system.cpu.l2cache.ReadReq_mshr_hits::total 172 # number of ReadReq MSHR hits
1077system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 3155 # number of ReadExReq MSHR hits
1078system.cpu.l2cache.ReadExReq_mshr_hits::total 3155 # number of ReadExReq MSHR hits
1079system.cpu.l2cache.demand_mshr_hits::cpu.inst 40 # number of demand (read+write) MSHR hits
1080system.cpu.l2cache.demand_mshr_hits::cpu.data 3287 # number of demand (read+write) MSHR hits
1081system.cpu.l2cache.demand_mshr_hits::total 3327 # number of demand (read+write) MSHR hits
1082system.cpu.l2cache.overall_mshr_hits::cpu.inst 40 # number of overall MSHR hits
1083system.cpu.l2cache.overall_mshr_hits::cpu.data 3287 # number of overall MSHR hits
1084system.cpu.l2cache.overall_mshr_hits::total 3327 # number of overall MSHR hits
1085system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 9275 # number of ReadReq MSHR misses
1086system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 31039 # number of ReadReq MSHR misses
1087system.cpu.l2cache.ReadReq_mshr_misses::total 40314 # number of ReadReq MSHR misses
1088system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 112789 # number of HardPFReq MSHR misses
1089system.cpu.l2cache.HardPFReq_mshr_misses::total 112789 # number of HardPFReq MSHR misses
1090system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 6 # number of UpgradeReq MSHR misses
1091system.cpu.l2cache.UpgradeReq_mshr_misses::total 6 # number of UpgradeReq MSHR misses
1092system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 8270 # number of ReadExReq MSHR misses
1093system.cpu.l2cache.ReadExReq_mshr_misses::total 8270 # number of ReadExReq MSHR misses
1094system.cpu.l2cache.demand_mshr_misses::cpu.inst 9275 # number of demand (read+write) MSHR misses
1095system.cpu.l2cache.demand_mshr_misses::cpu.data 39309 # number of demand (read+write) MSHR misses
1096system.cpu.l2cache.demand_mshr_misses::total 48584 # number of demand (read+write) MSHR misses
1097system.cpu.l2cache.overall_mshr_misses::cpu.inst 9275 # number of overall MSHR misses
1098system.cpu.l2cache.overall_mshr_misses::cpu.data 39309 # number of overall MSHR misses
1099system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 112789 # number of overall MSHR misses
1100system.cpu.l2cache.overall_mshr_misses::total 161373 # number of overall MSHR misses
1101system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 645635507 # number of ReadReq MSHR miss cycles
1102system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2465712994 # number of ReadReq MSHR miss cycles
1103system.cpu.l2cache.ReadReq_mshr_miss_latency::total 3111348501 # number of ReadReq MSHR miss cycles
1104system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 10913543372 # number of HardPFReq MSHR miss cycles
1105system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 10913543372 # number of HardPFReq MSHR miss cycles
1106system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 83006 # number of UpgradeReq MSHR miss cycles
1107system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 83006 # number of UpgradeReq MSHR miss cycles
1108system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 614828776 # number of ReadExReq MSHR miss cycles
1109system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 614828776 # number of ReadExReq MSHR miss cycles
1110system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 645635507 # number of demand (read+write) MSHR miss cycles
1111system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 3080541770 # number of demand (read+write) MSHR miss cycles
1112system.cpu.l2cache.demand_mshr_miss_latency::total 3726177277 # number of demand (read+write) MSHR miss cycles
1113system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 645635507 # number of overall MSHR miss cycles
1114system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 3080541770 # number of overall MSHR miss cycles
1115system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 10913543372 # number of overall MSHR miss cycles
1116system.cpu.l2cache.overall_mshr_miss_latency::total 14639720649 # number of overall MSHR miss cycles
1117system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.028687 # mshr miss rate for ReadReq accesses
1118system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.092096 # mshr miss rate for ReadReq accesses
1119system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.061050 # mshr miss rate for ReadReq accesses
1120system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses
1121system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses
1122system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.545455 # mshr miss rate for UpgradeReq accesses
1123system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.545455 # mshr miss rate for UpgradeReq accesses
1124system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.055667 # mshr miss rate for ReadExReq accesses
1125system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.055667 # mshr miss rate for ReadExReq accesses
1126system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.028687 # mshr miss rate for demand accesses
1127system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.080951 # mshr miss rate for demand accesses
1128system.cpu.l2cache.demand_mshr_miss_rate::total 0.060062 # mshr miss rate for demand accesses
1129system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.028687 # mshr miss rate for overall accesses
1130system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.080951 # mshr miss rate for overall accesses
1131system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses
1132system.cpu.l2cache.overall_mshr_miss_rate::total 0.199496 # mshr miss rate for overall accesses
1133system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 69610.297251 # average ReadReq mshr miss latency
1134system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 79439.189214 # average ReadReq mshr miss latency
1135system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 77177.866275 # average ReadReq mshr miss latency
1136system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 96760.706913 # average HardPFReq mshr miss latency
1137system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 96760.706913 # average HardPFReq mshr miss latency
1138system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 13834.333333 # average UpgradeReq mshr miss latency
1139system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 13834.333333 # average UpgradeReq mshr miss latency
1140system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 74344.471100 # average ReadExReq mshr miss latency
1141system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 74344.471100 # average ReadExReq mshr miss latency
1142system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69610.297251 # average overall mshr miss latency
1143system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 78367.340049 # average overall mshr miss latency
1144system.cpu.l2cache.demand_avg_mshr_miss_latency::total 76695.563910 # average overall mshr miss latency
1145system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69610.297251 # average overall mshr miss latency
1146system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 78367.340049 # average overall mshr miss latency
1147system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 96760.706913 # average overall mshr miss latency
1148system.cpu.l2cache.overall_avg_mshr_miss_latency::total 90719.765072 # average overall mshr miss latency
1149system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
1150system.cpu.toL2Bus.trans_dist::ReadReq 660352 # Transaction distribution
1151system.cpu.toL2Bus.trans_dist::ReadResp 660352 # Transaction distribution
1152system.cpu.toL2Bus.trans_dist::Writeback 262833 # Transaction distribution
1153system.cpu.toL2Bus.trans_dist::HardPFReq 151427 # Transaction distribution
1154system.cpu.toL2Bus.trans_dist::UpgradeReq 11 # Transaction distribution
1155system.cpu.toL2Bus.trans_dist::UpgradeResp 11 # Transaction distribution
1156system.cpu.toL2Bus.trans_dist::ReadExReq 148563 # Transaction distribution
1157system.cpu.toL2Bus.trans_dist::ReadExResp 148563 # Transaction distribution
1158system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 646637 # Packet count per connected master and slave (bytes)
1159system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1234037 # Packet count per connected master and slave (bytes)
1160system.cpu.toL2Bus.pkt_count::total 1880674 # Packet count per connected master and slave (bytes)
1161system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 20692032 # Cumulative packet size per connected master and slave (bytes)
1162system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 47899136 # Cumulative packet size per connected master and slave (bytes)
1163system.cpu.toL2Bus.pkt_size::total 68591168 # Cumulative packet size per connected master and slave (bytes)
1164system.cpu.toL2Bus.snoops 151438 # Total snoops (count)
1165system.cpu.toL2Bus.snoop_fanout::samples 1223186 # Request fanout histogram
1166system.cpu.toL2Bus.snoop_fanout::mean 3.123797 # Request fanout histogram
1167system.cpu.toL2Bus.snoop_fanout::stdev 0.329350 # Request fanout histogram
1168system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
1169system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
1170system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
1171system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
1172system.cpu.toL2Bus.snoop_fanout::3 1071759 87.62% 87.62% # Request fanout histogram
1173system.cpu.toL2Bus.snoop_fanout::4 151427 12.38% 100.00% # Request fanout histogram
1174system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
1175system.cpu.toL2Bus.snoop_fanout::min_value 3 # Request fanout histogram
1176system.cpu.toL2Bus.snoop_fanout::max_value 4 # Request fanout histogram
1177system.cpu.toL2Bus.snoop_fanout::total 1223186 # Request fanout histogram
1178system.cpu.toL2Bus.reqLayer0.occupancy 798712500 # Layer occupancy (ticks)
1179system.cpu.toL2Bus.reqLayer0.utilization 2.4 # Layer utilization (%)
1180system.cpu.toL2Bus.respLayer0.occupancy 486658187 # Layer occupancy (ticks)
1181system.cpu.toL2Bus.respLayer0.utilization 1.5 # Layer utilization (%)
1182system.cpu.toL2Bus.respLayer1.occupancy 734620345 # Layer occupancy (ticks)
1183system.cpu.toL2Bus.respLayer1.utilization 2.2 # Layer utilization (%)
1184system.membus.trans_dist::ReadReq 137260 # Transaction distribution
1185system.membus.trans_dist::ReadResp 137260 # Transaction distribution
1186system.membus.trans_dist::Writeback 97887 # Transaction distribution
1187system.membus.trans_dist::UpgradeReq 6 # Transaction distribution
1188system.membus.trans_dist::UpgradeResp 6 # Transaction distribution
1189system.membus.trans_dist::ReadExReq 8270 # Transaction distribution
1190system.membus.trans_dist::ReadExResp 8270 # Transaction distribution
1191system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 388959 # Packet count per connected master and slave (bytes)
1192system.membus.pkt_count::total 388959 # Packet count per connected master and slave (bytes)
1193system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 15578688 # Cumulative packet size per connected master and slave (bytes)
1194system.membus.pkt_size::total 15578688 # Cumulative packet size per connected master and slave (bytes)
1195system.membus.snoops 0 # Total snoops (count)
1196system.membus.snoop_fanout::samples 243423 # Request fanout histogram
1197system.membus.snoop_fanout::mean 0 # Request fanout histogram
1198system.membus.snoop_fanout::stdev 0 # Request fanout histogram
1199system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
1200system.membus.snoop_fanout::0 243423 100.00% 100.00% # Request fanout histogram
1201system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
1202system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
1203system.membus.snoop_fanout::min_value 0 # Request fanout histogram
1204system.membus.snoop_fanout::max_value 0 # Request fanout histogram
1205system.membus.snoop_fanout::total 243423 # Request fanout histogram
1206system.membus.reqLayer0.occupancy 692237323 # Layer occupancy (ticks)
1207system.membus.reqLayer0.utilization 2.1 # Layer utilization (%)
1208system.membus.respLayer1.occupancy 758965490 # Layer occupancy (ticks)
1209system.membus.respLayer1.utilization 2.3 # Layer utilization (%)
1210
1211---------- End Simulation Statistics ----------
690system.cpu.rob.rob_reads 158240550 # The number of ROB reads
691system.cpu.rob.rob_writes 195514428 # The number of ROB writes
692system.cpu.timesIdled 23835 # Number of times that the entire CPU went into an idle state and unscheduled itself
693system.cpu.idleCycles 850743 # Total number of cycles that the CPU has spent unscheduled due to idling
694system.cpu.committedInsts 70907629 # Number of Instructions Simulated
695system.cpu.committedOps 90682584 # Number of Ops (including micro ops) Simulated
696system.cpu.cpi 0.940923 # CPI: Cycles Per Instruction
697system.cpu.cpi_total 0.940923 # CPI: Total CPI of All Threads
698system.cpu.ipc 1.062786 # IPC: Instructions Per Cycle
699system.cpu.ipc_total 1.062786 # IPC: Total IPC of All Threads
700system.cpu.int_regfile_reads 102271067 # number of integer regfile reads
701system.cpu.int_regfile_writes 56793819 # number of integer regfile writes
702system.cpu.fp_regfile_reads 36 # number of floating regfile reads
703system.cpu.fp_regfile_writes 21 # number of floating regfile writes
704system.cpu.cc_regfile_reads 346093039 # number of cc regfile reads
705system.cpu.cc_regfile_writes 38805147 # number of cc regfile writes
706system.cpu.misc_regfile_reads 44210055 # number of misc regfile reads
707system.cpu.misc_regfile_writes 31840 # number of misc regfile writes
708system.cpu.dcache.tags.replacements 485079 # number of replacements
709system.cpu.dcache.tags.tagsinuse 510.744077 # Cycle average of tags in use
710system.cpu.dcache.tags.total_refs 40428139 # Total number of references to valid blocks.
711system.cpu.dcache.tags.sampled_refs 485591 # Sample count of references to valid blocks.
712system.cpu.dcache.tags.avg_refs 83.255536 # Average number of references to valid blocks.
713system.cpu.dcache.tags.warmup_cycle 152734000 # Cycle when the warmup percentage was hit.
714system.cpu.dcache.tags.occ_blocks::cpu.data 510.744077 # Average occupied blocks per requestor
715system.cpu.dcache.tags.occ_percent::cpu.data 0.997547 # Average percentage of cache occupancy
716system.cpu.dcache.tags.occ_percent::total 0.997547 # Average percentage of cache occupancy
717system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
718system.cpu.dcache.tags.age_task_id_blocks_1024::0 58 # Occupied blocks per task id
719system.cpu.dcache.tags.age_task_id_blocks_1024::1 454 # Occupied blocks per task id
720system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
721system.cpu.dcache.tags.tag_accesses 84616103 # Number of tag accesses
722system.cpu.dcache.tags.data_accesses 84616103 # Number of data accesses
723system.cpu.dcache.ReadReq_hits::cpu.data 21501727 # number of ReadReq hits
724system.cpu.dcache.ReadReq_hits::total 21501727 # number of ReadReq hits
725system.cpu.dcache.WriteReq_hits::cpu.data 18833421 # number of WriteReq hits
726system.cpu.dcache.WriteReq_hits::total 18833421 # number of WriteReq hits
727system.cpu.dcache.SoftPFReq_hits::cpu.data 61667 # number of SoftPFReq hits
728system.cpu.dcache.SoftPFReq_hits::total 61667 # number of SoftPFReq hits
729system.cpu.dcache.LoadLockedReq_hits::cpu.data 15379 # number of LoadLockedReq hits
730system.cpu.dcache.LoadLockedReq_hits::total 15379 # number of LoadLockedReq hits
731system.cpu.dcache.StoreCondReq_hits::cpu.data 15919 # number of StoreCondReq hits
732system.cpu.dcache.StoreCondReq_hits::total 15919 # number of StoreCondReq hits
733system.cpu.dcache.demand_hits::cpu.data 40335148 # number of demand (read+write) hits
734system.cpu.dcache.demand_hits::total 40335148 # number of demand (read+write) hits
735system.cpu.dcache.overall_hits::cpu.data 40396815 # number of overall hits
736system.cpu.dcache.overall_hits::total 40396815 # number of overall hits
737system.cpu.dcache.ReadReq_misses::cpu.data 552941 # number of ReadReq misses
738system.cpu.dcache.ReadReq_misses::total 552941 # number of ReadReq misses
739system.cpu.dcache.WriteReq_misses::cpu.data 1016480 # number of WriteReq misses
740system.cpu.dcache.WriteReq_misses::total 1016480 # number of WriteReq misses
741system.cpu.dcache.SoftPFReq_misses::cpu.data 67175 # number of SoftPFReq misses
742system.cpu.dcache.SoftPFReq_misses::total 67175 # number of SoftPFReq misses
743system.cpu.dcache.LoadLockedReq_misses::cpu.data 547 # number of LoadLockedReq misses
744system.cpu.dcache.LoadLockedReq_misses::total 547 # number of LoadLockedReq misses
745system.cpu.dcache.demand_misses::cpu.data 1569421 # number of demand (read+write) misses
746system.cpu.dcache.demand_misses::total 1569421 # number of demand (read+write) misses
747system.cpu.dcache.overall_misses::cpu.data 1636596 # number of overall misses
748system.cpu.dcache.overall_misses::total 1636596 # number of overall misses
749system.cpu.dcache.ReadReq_miss_latency::cpu.data 9116754245 # number of ReadReq miss cycles
750system.cpu.dcache.ReadReq_miss_latency::total 9116754245 # number of ReadReq miss cycles
751system.cpu.dcache.WriteReq_miss_latency::cpu.data 14723087903 # number of WriteReq miss cycles
752system.cpu.dcache.WriteReq_miss_latency::total 14723087903 # number of WriteReq miss cycles
753system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 5168250 # number of LoadLockedReq miss cycles
754system.cpu.dcache.LoadLockedReq_miss_latency::total 5168250 # number of LoadLockedReq miss cycles
755system.cpu.dcache.demand_miss_latency::cpu.data 23839842148 # number of demand (read+write) miss cycles
756system.cpu.dcache.demand_miss_latency::total 23839842148 # number of demand (read+write) miss cycles
757system.cpu.dcache.overall_miss_latency::cpu.data 23839842148 # number of overall miss cycles
758system.cpu.dcache.overall_miss_latency::total 23839842148 # number of overall miss cycles
759system.cpu.dcache.ReadReq_accesses::cpu.data 22054668 # number of ReadReq accesses(hits+misses)
760system.cpu.dcache.ReadReq_accesses::total 22054668 # number of ReadReq accesses(hits+misses)
761system.cpu.dcache.WriteReq_accesses::cpu.data 19849901 # number of WriteReq accesses(hits+misses)
762system.cpu.dcache.WriteReq_accesses::total 19849901 # number of WriteReq accesses(hits+misses)
763system.cpu.dcache.SoftPFReq_accesses::cpu.data 128842 # number of SoftPFReq accesses(hits+misses)
764system.cpu.dcache.SoftPFReq_accesses::total 128842 # number of SoftPFReq accesses(hits+misses)
765system.cpu.dcache.LoadLockedReq_accesses::cpu.data 15926 # number of LoadLockedReq accesses(hits+misses)
766system.cpu.dcache.LoadLockedReq_accesses::total 15926 # number of LoadLockedReq accesses(hits+misses)
767system.cpu.dcache.StoreCondReq_accesses::cpu.data 15919 # number of StoreCondReq accesses(hits+misses)
768system.cpu.dcache.StoreCondReq_accesses::total 15919 # number of StoreCondReq accesses(hits+misses)
769system.cpu.dcache.demand_accesses::cpu.data 41904569 # number of demand (read+write) accesses
770system.cpu.dcache.demand_accesses::total 41904569 # number of demand (read+write) accesses
771system.cpu.dcache.overall_accesses::cpu.data 42033411 # number of overall (read+write) accesses
772system.cpu.dcache.overall_accesses::total 42033411 # number of overall (read+write) accesses
773system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.025071 # miss rate for ReadReq accesses
774system.cpu.dcache.ReadReq_miss_rate::total 0.025071 # miss rate for ReadReq accesses
775system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.051208 # miss rate for WriteReq accesses
776system.cpu.dcache.WriteReq_miss_rate::total 0.051208 # miss rate for WriteReq accesses
777system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.521375 # miss rate for SoftPFReq accesses
778system.cpu.dcache.SoftPFReq_miss_rate::total 0.521375 # miss rate for SoftPFReq accesses
779system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.034346 # miss rate for LoadLockedReq accesses
780system.cpu.dcache.LoadLockedReq_miss_rate::total 0.034346 # miss rate for LoadLockedReq accesses
781system.cpu.dcache.demand_miss_rate::cpu.data 0.037452 # miss rate for demand accesses
782system.cpu.dcache.demand_miss_rate::total 0.037452 # miss rate for demand accesses
783system.cpu.dcache.overall_miss_rate::cpu.data 0.038936 # miss rate for overall accesses
784system.cpu.dcache.overall_miss_rate::total 0.038936 # miss rate for overall accesses
785system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16487.752301 # average ReadReq miss latency
786system.cpu.dcache.ReadReq_avg_miss_latency::total 16487.752301 # average ReadReq miss latency
787system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 14484.385234 # average WriteReq miss latency
788system.cpu.dcache.WriteReq_avg_miss_latency::total 14484.385234 # average WriteReq miss latency
789system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 9448.354662 # average LoadLockedReq miss latency
790system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 9448.354662 # average LoadLockedReq miss latency
791system.cpu.dcache.demand_avg_miss_latency::cpu.data 15190.214830 # average overall miss latency
792system.cpu.dcache.demand_avg_miss_latency::total 15190.214830 # average overall miss latency
793system.cpu.dcache.overall_avg_miss_latency::cpu.data 14566.723949 # average overall miss latency
794system.cpu.dcache.overall_avg_miss_latency::total 14566.723949 # average overall miss latency
795system.cpu.dcache.blocked_cycles::no_mshrs 97 # number of cycles access was blocked
796system.cpu.dcache.blocked_cycles::no_targets 3023244 # number of cycles access was blocked
797system.cpu.dcache.blocked::no_mshrs 11 # number of cycles access was blocked
798system.cpu.dcache.blocked::no_targets 128456 # number of cycles access was blocked
799system.cpu.dcache.avg_blocked_cycles::no_mshrs 8.818182 # average number of cycles each access was blocked
800system.cpu.dcache.avg_blocked_cycles::no_targets 23.535249 # average number of cycles each access was blocked
801system.cpu.dcache.fast_writes 0 # number of fast writes performed
802system.cpu.dcache.cache_copies 0 # number of cache copies performed
803system.cpu.dcache.writebacks::writebacks 262833 # number of writebacks
804system.cpu.dcache.writebacks::total 262833 # number of writebacks
805system.cpu.dcache.ReadReq_mshr_hits::cpu.data 253459 # number of ReadReq MSHR hits
806system.cpu.dcache.ReadReq_mshr_hits::total 253459 # number of ReadReq MSHR hits
807system.cpu.dcache.WriteReq_mshr_hits::cpu.data 867955 # number of WriteReq MSHR hits
808system.cpu.dcache.WriteReq_mshr_hits::total 867955 # number of WriteReq MSHR hits
809system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 547 # number of LoadLockedReq MSHR hits
810system.cpu.dcache.LoadLockedReq_mshr_hits::total 547 # number of LoadLockedReq MSHR hits
811system.cpu.dcache.demand_mshr_hits::cpu.data 1121414 # number of demand (read+write) MSHR hits
812system.cpu.dcache.demand_mshr_hits::total 1121414 # number of demand (read+write) MSHR hits
813system.cpu.dcache.overall_mshr_hits::cpu.data 1121414 # number of overall MSHR hits
814system.cpu.dcache.overall_mshr_hits::total 1121414 # number of overall MSHR hits
815system.cpu.dcache.ReadReq_mshr_misses::cpu.data 299482 # number of ReadReq MSHR misses
816system.cpu.dcache.ReadReq_mshr_misses::total 299482 # number of ReadReq MSHR misses
817system.cpu.dcache.WriteReq_mshr_misses::cpu.data 148525 # number of WriteReq MSHR misses
818system.cpu.dcache.WriteReq_mshr_misses::total 148525 # number of WriteReq MSHR misses
819system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 37595 # number of SoftPFReq MSHR misses
820system.cpu.dcache.SoftPFReq_mshr_misses::total 37595 # number of SoftPFReq MSHR misses
821system.cpu.dcache.demand_mshr_misses::cpu.data 448007 # number of demand (read+write) MSHR misses
822system.cpu.dcache.demand_mshr_misses::total 448007 # number of demand (read+write) MSHR misses
823system.cpu.dcache.overall_mshr_misses::cpu.data 485602 # number of overall MSHR misses
824system.cpu.dcache.overall_mshr_misses::total 485602 # number of overall MSHR misses
825system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3044598863 # number of ReadReq MSHR miss cycles
826system.cpu.dcache.ReadReq_mshr_miss_latency::total 3044598863 # number of ReadReq MSHR miss cycles
827system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2289083292 # number of WriteReq MSHR miss cycles
828system.cpu.dcache.WriteReq_mshr_miss_latency::total 2289083292 # number of WriteReq MSHR miss cycles
829system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 2038189218 # number of SoftPFReq MSHR miss cycles
830system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 2038189218 # number of SoftPFReq MSHR miss cycles
831system.cpu.dcache.demand_mshr_miss_latency::cpu.data 5333682155 # number of demand (read+write) MSHR miss cycles
832system.cpu.dcache.demand_mshr_miss_latency::total 5333682155 # number of demand (read+write) MSHR miss cycles
833system.cpu.dcache.overall_mshr_miss_latency::cpu.data 7371871373 # number of overall MSHR miss cycles
834system.cpu.dcache.overall_mshr_miss_latency::total 7371871373 # number of overall MSHR miss cycles
835system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.013579 # mshr miss rate for ReadReq accesses
836system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.013579 # mshr miss rate for ReadReq accesses
837system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.007482 # mshr miss rate for WriteReq accesses
838system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.007482 # mshr miss rate for WriteReq accesses
839system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.291791 # mshr miss rate for SoftPFReq accesses
840system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.291791 # mshr miss rate for SoftPFReq accesses
841system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.010691 # mshr miss rate for demand accesses
842system.cpu.dcache.demand_mshr_miss_rate::total 0.010691 # mshr miss rate for demand accesses
843system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.011553 # mshr miss rate for overall accesses
844system.cpu.dcache.overall_mshr_miss_rate::total 0.011553 # mshr miss rate for overall accesses
845system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 10166.216544 # average ReadReq mshr miss latency
846system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 10166.216544 # average ReadReq mshr miss latency
847system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 15412.107672 # average WriteReq mshr miss latency
848system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 15412.107672 # average WriteReq mshr miss latency
849system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 54214.369411 # average SoftPFReq mshr miss latency
850system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 54214.369411 # average SoftPFReq mshr miss latency
851system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11905.354503 # average overall mshr miss latency
852system.cpu.dcache.demand_avg_mshr_miss_latency::total 11905.354503 # average overall mshr miss latency
853system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 15180.891703 # average overall mshr miss latency
854system.cpu.dcache.overall_avg_mshr_miss_latency::total 15180.891703 # average overall mshr miss latency
855system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
856system.cpu.icache.tags.replacements 322801 # number of replacements
857system.cpu.icache.tags.tagsinuse 510.305225 # Cycle average of tags in use
858system.cpu.icache.tags.total_refs 22431720 # Total number of references to valid blocks.
859system.cpu.icache.tags.sampled_refs 323313 # Sample count of references to valid blocks.
860system.cpu.icache.tags.avg_refs 69.380817 # Average number of references to valid blocks.
861system.cpu.icache.tags.warmup_cycle 1103729250 # Cycle when the warmup percentage was hit.
862system.cpu.icache.tags.occ_blocks::cpu.inst 510.305225 # Average occupied blocks per requestor
863system.cpu.icache.tags.occ_percent::cpu.inst 0.996690 # Average percentage of cache occupancy
864system.cpu.icache.tags.occ_percent::total 0.996690 # Average percentage of cache occupancy
865system.cpu.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
866system.cpu.icache.tags.age_task_id_blocks_1024::0 89 # Occupied blocks per task id
867system.cpu.icache.tags.age_task_id_blocks_1024::1 58 # Occupied blocks per task id
868system.cpu.icache.tags.age_task_id_blocks_1024::2 6 # Occupied blocks per task id
869system.cpu.icache.tags.age_task_id_blocks_1024::3 352 # Occupied blocks per task id
870system.cpu.icache.tags.age_task_id_blocks_1024::4 7 # Occupied blocks per task id
871system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
872system.cpu.icache.tags.tag_accesses 45852448 # Number of tag accesses
873system.cpu.icache.tags.data_accesses 45852448 # Number of data accesses
874system.cpu.icache.ReadReq_hits::cpu.inst 22431720 # number of ReadReq hits
875system.cpu.icache.ReadReq_hits::total 22431720 # number of ReadReq hits
876system.cpu.icache.demand_hits::cpu.inst 22431720 # number of demand (read+write) hits
877system.cpu.icache.demand_hits::total 22431720 # number of demand (read+write) hits
878system.cpu.icache.overall_hits::cpu.inst 22431720 # number of overall hits
879system.cpu.icache.overall_hits::total 22431720 # number of overall hits
880system.cpu.icache.ReadReq_misses::cpu.inst 332842 # number of ReadReq misses
881system.cpu.icache.ReadReq_misses::total 332842 # number of ReadReq misses
882system.cpu.icache.demand_misses::cpu.inst 332842 # number of demand (read+write) misses
883system.cpu.icache.demand_misses::total 332842 # number of demand (read+write) misses
884system.cpu.icache.overall_misses::cpu.inst 332842 # number of overall misses
885system.cpu.icache.overall_misses::total 332842 # number of overall misses
886system.cpu.icache.ReadReq_miss_latency::cpu.inst 3383637839 # number of ReadReq miss cycles
887system.cpu.icache.ReadReq_miss_latency::total 3383637839 # number of ReadReq miss cycles
888system.cpu.icache.demand_miss_latency::cpu.inst 3383637839 # number of demand (read+write) miss cycles
889system.cpu.icache.demand_miss_latency::total 3383637839 # number of demand (read+write) miss cycles
890system.cpu.icache.overall_miss_latency::cpu.inst 3383637839 # number of overall miss cycles
891system.cpu.icache.overall_miss_latency::total 3383637839 # number of overall miss cycles
892system.cpu.icache.ReadReq_accesses::cpu.inst 22764562 # number of ReadReq accesses(hits+misses)
893system.cpu.icache.ReadReq_accesses::total 22764562 # number of ReadReq accesses(hits+misses)
894system.cpu.icache.demand_accesses::cpu.inst 22764562 # number of demand (read+write) accesses
895system.cpu.icache.demand_accesses::total 22764562 # number of demand (read+write) accesses
896system.cpu.icache.overall_accesses::cpu.inst 22764562 # number of overall (read+write) accesses
897system.cpu.icache.overall_accesses::total 22764562 # number of overall (read+write) accesses
898system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.014621 # miss rate for ReadReq accesses
899system.cpu.icache.ReadReq_miss_rate::total 0.014621 # miss rate for ReadReq accesses
900system.cpu.icache.demand_miss_rate::cpu.inst 0.014621 # miss rate for demand accesses
901system.cpu.icache.demand_miss_rate::total 0.014621 # miss rate for demand accesses
902system.cpu.icache.overall_miss_rate::cpu.inst 0.014621 # miss rate for overall accesses
903system.cpu.icache.overall_miss_rate::total 0.014621 # miss rate for overall accesses
904system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 10165.898051 # average ReadReq miss latency
905system.cpu.icache.ReadReq_avg_miss_latency::total 10165.898051 # average ReadReq miss latency
906system.cpu.icache.demand_avg_miss_latency::cpu.inst 10165.898051 # average overall miss latency
907system.cpu.icache.demand_avg_miss_latency::total 10165.898051 # average overall miss latency
908system.cpu.icache.overall_avg_miss_latency::cpu.inst 10165.898051 # average overall miss latency
909system.cpu.icache.overall_avg_miss_latency::total 10165.898051 # average overall miss latency
910system.cpu.icache.blocked_cycles::no_mshrs 260603 # number of cycles access was blocked
911system.cpu.icache.blocked_cycles::no_targets 49 # number of cycles access was blocked
912system.cpu.icache.blocked::no_mshrs 14904 # number of cycles access was blocked
913system.cpu.icache.blocked::no_targets 2 # number of cycles access was blocked
914system.cpu.icache.avg_blocked_cycles::no_mshrs 17.485440 # average number of cycles each access was blocked
915system.cpu.icache.avg_blocked_cycles::no_targets 24.500000 # average number of cycles each access was blocked
916system.cpu.icache.fast_writes 0 # number of fast writes performed
917system.cpu.icache.cache_copies 0 # number of cache copies performed
918system.cpu.icache.ReadReq_mshr_hits::cpu.inst 9518 # number of ReadReq MSHR hits
919system.cpu.icache.ReadReq_mshr_hits::total 9518 # number of ReadReq MSHR hits
920system.cpu.icache.demand_mshr_hits::cpu.inst 9518 # number of demand (read+write) MSHR hits
921system.cpu.icache.demand_mshr_hits::total 9518 # number of demand (read+write) MSHR hits
922system.cpu.icache.overall_mshr_hits::cpu.inst 9518 # number of overall MSHR hits
923system.cpu.icache.overall_mshr_hits::total 9518 # number of overall MSHR hits
924system.cpu.icache.ReadReq_mshr_misses::cpu.inst 323324 # number of ReadReq MSHR misses
925system.cpu.icache.ReadReq_mshr_misses::total 323324 # number of ReadReq MSHR misses
926system.cpu.icache.demand_mshr_misses::cpu.inst 323324 # number of demand (read+write) MSHR misses
927system.cpu.icache.demand_mshr_misses::total 323324 # number of demand (read+write) MSHR misses
928system.cpu.icache.overall_mshr_misses::cpu.inst 323324 # number of overall MSHR misses
929system.cpu.icache.overall_mshr_misses::total 323324 # number of overall MSHR misses
930system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 2932923000 # number of ReadReq MSHR miss cycles
931system.cpu.icache.ReadReq_mshr_miss_latency::total 2932923000 # number of ReadReq MSHR miss cycles
932system.cpu.icache.demand_mshr_miss_latency::cpu.inst 2932923000 # number of demand (read+write) MSHR miss cycles
933system.cpu.icache.demand_mshr_miss_latency::total 2932923000 # number of demand (read+write) MSHR miss cycles
934system.cpu.icache.overall_mshr_miss_latency::cpu.inst 2932923000 # number of overall MSHR miss cycles
935system.cpu.icache.overall_mshr_miss_latency::total 2932923000 # number of overall MSHR miss cycles
936system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.014203 # mshr miss rate for ReadReq accesses
937system.cpu.icache.ReadReq_mshr_miss_rate::total 0.014203 # mshr miss rate for ReadReq accesses
938system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.014203 # mshr miss rate for demand accesses
939system.cpu.icache.demand_mshr_miss_rate::total 0.014203 # mshr miss rate for demand accesses
940system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.014203 # mshr miss rate for overall accesses
941system.cpu.icache.overall_mshr_miss_rate::total 0.014203 # mshr miss rate for overall accesses
942system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 9071.157724 # average ReadReq mshr miss latency
943system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 9071.157724 # average ReadReq mshr miss latency
944system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 9071.157724 # average overall mshr miss latency
945system.cpu.icache.demand_avg_mshr_miss_latency::total 9071.157724 # average overall mshr miss latency
946system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 9071.157724 # average overall mshr miss latency
947system.cpu.icache.overall_avg_mshr_miss_latency::total 9071.157724 # average overall mshr miss latency
948system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
949system.cpu.l2cache.prefetcher.num_hwpf_issued 824674 # number of hwpf issued
950system.cpu.l2cache.prefetcher.pfIdentified 826525 # number of prefetch candidates identified
951system.cpu.l2cache.prefetcher.pfBufferHit 1627 # number of redundant prefetches already in prefetch queue
952system.cpu.l2cache.prefetcher.pfInCache 0 # number of redundant prefetches already in cache/mshr dropped
953system.cpu.l2cache.prefetcher.pfRemovedFull 0 # number of prefetches dropped due to prefetch queue size
954system.cpu.l2cache.prefetcher.pfSpanPage 78731 # number of prefetches not generated due to page crossing
955system.cpu.l2cache.tags.replacements 129661 # number of replacements
956system.cpu.l2cache.tags.tagsinuse 16079.092385 # Cycle average of tags in use
957system.cpu.l2cache.tags.total_refs 870667 # Total number of references to valid blocks.
958system.cpu.l2cache.tags.sampled_refs 145945 # Sample count of references to valid blocks.
959system.cpu.l2cache.tags.avg_refs 5.965720 # Average number of references to valid blocks.
960system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
961system.cpu.l2cache.tags.occ_blocks::writebacks 12574.733150 # Average occupied blocks per requestor
962system.cpu.l2cache.tags.occ_blocks::cpu.inst 1436.327637 # Average occupied blocks per requestor
963system.cpu.l2cache.tags.occ_blocks::cpu.data 1964.109767 # Average occupied blocks per requestor
964system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 103.921830 # Average occupied blocks per requestor
965system.cpu.l2cache.tags.occ_percent::writebacks 0.767501 # Average percentage of cache occupancy
966system.cpu.l2cache.tags.occ_percent::cpu.inst 0.087666 # Average percentage of cache occupancy
967system.cpu.l2cache.tags.occ_percent::cpu.data 0.119880 # Average percentage of cache occupancy
968system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.006343 # Average percentage of cache occupancy
969system.cpu.l2cache.tags.occ_percent::total 0.981390 # Average percentage of cache occupancy
970system.cpu.l2cache.tags.occ_task_id_blocks::1022 37 # Occupied blocks per task id
971system.cpu.l2cache.tags.occ_task_id_blocks::1024 16247 # Occupied blocks per task id
972system.cpu.l2cache.tags.age_task_id_blocks_1022::1 8 # Occupied blocks per task id
973system.cpu.l2cache.tags.age_task_id_blocks_1022::2 4 # Occupied blocks per task id
974system.cpu.l2cache.tags.age_task_id_blocks_1022::3 19 # Occupied blocks per task id
975system.cpu.l2cache.tags.age_task_id_blocks_1022::4 6 # Occupied blocks per task id
976system.cpu.l2cache.tags.age_task_id_blocks_1024::0 154 # Occupied blocks per task id
977system.cpu.l2cache.tags.age_task_id_blocks_1024::1 2630 # Occupied blocks per task id
978system.cpu.l2cache.tags.age_task_id_blocks_1024::2 11951 # Occupied blocks per task id
979system.cpu.l2cache.tags.age_task_id_blocks_1024::3 605 # Occupied blocks per task id
980system.cpu.l2cache.tags.age_task_id_blocks_1024::4 907 # Occupied blocks per task id
981system.cpu.l2cache.tags.occ_task_id_percent::1022 0.002258 # Percentage of cache occupancy per task id
982system.cpu.l2cache.tags.occ_task_id_percent::1024 0.991638 # Percentage of cache occupancy per task id
983system.cpu.l2cache.tags.tag_accesses 17442481 # Number of tag accesses
984system.cpu.l2cache.tags.data_accesses 17442481 # Number of data accesses
985system.cpu.l2cache.ReadReq_hits::cpu.inst 313998 # number of ReadReq hits
986system.cpu.l2cache.ReadReq_hits::cpu.data 305857 # number of ReadReq hits
987system.cpu.l2cache.ReadReq_hits::total 619855 # number of ReadReq hits
988system.cpu.l2cache.Writeback_hits::writebacks 262833 # number of Writeback hits
989system.cpu.l2cache.Writeback_hits::total 262833 # number of Writeback hits
990system.cpu.l2cache.UpgradeReq_hits::cpu.data 5 # number of UpgradeReq hits
991system.cpu.l2cache.UpgradeReq_hits::total 5 # number of UpgradeReq hits
992system.cpu.l2cache.ReadExReq_hits::cpu.data 137138 # number of ReadExReq hits
993system.cpu.l2cache.ReadExReq_hits::total 137138 # number of ReadExReq hits
994system.cpu.l2cache.demand_hits::cpu.inst 313998 # number of demand (read+write) hits
995system.cpu.l2cache.demand_hits::cpu.data 442995 # number of demand (read+write) hits
996system.cpu.l2cache.demand_hits::total 756993 # number of demand (read+write) hits
997system.cpu.l2cache.overall_hits::cpu.inst 313998 # number of overall hits
998system.cpu.l2cache.overall_hits::cpu.data 442995 # number of overall hits
999system.cpu.l2cache.overall_hits::total 756993 # number of overall hits
1000system.cpu.l2cache.ReadReq_misses::cpu.inst 9315 # number of ReadReq misses
1001system.cpu.l2cache.ReadReq_misses::cpu.data 31171 # number of ReadReq misses
1002system.cpu.l2cache.ReadReq_misses::total 40486 # number of ReadReq misses
1003system.cpu.l2cache.UpgradeReq_misses::cpu.data 6 # number of UpgradeReq misses
1004system.cpu.l2cache.UpgradeReq_misses::total 6 # number of UpgradeReq misses
1005system.cpu.l2cache.ReadExReq_misses::cpu.data 11425 # number of ReadExReq misses
1006system.cpu.l2cache.ReadExReq_misses::total 11425 # number of ReadExReq misses
1007system.cpu.l2cache.demand_misses::cpu.inst 9315 # number of demand (read+write) misses
1008system.cpu.l2cache.demand_misses::cpu.data 42596 # number of demand (read+write) misses
1009system.cpu.l2cache.demand_misses::total 51911 # number of demand (read+write) misses
1010system.cpu.l2cache.overall_misses::cpu.inst 9315 # number of overall misses
1011system.cpu.l2cache.overall_misses::cpu.data 42596 # number of overall misses
1012system.cpu.l2cache.overall_misses::total 51911 # number of overall misses
1013system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 727315493 # number of ReadReq miss cycles
1014system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2737689508 # number of ReadReq miss cycles
1015system.cpu.l2cache.ReadReq_miss_latency::total 3465005001 # number of ReadReq miss cycles
1016system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1245872330 # number of ReadExReq miss cycles
1017system.cpu.l2cache.ReadExReq_miss_latency::total 1245872330 # number of ReadExReq miss cycles
1018system.cpu.l2cache.demand_miss_latency::cpu.inst 727315493 # number of demand (read+write) miss cycles
1019system.cpu.l2cache.demand_miss_latency::cpu.data 3983561838 # number of demand (read+write) miss cycles
1020system.cpu.l2cache.demand_miss_latency::total 4710877331 # number of demand (read+write) miss cycles
1021system.cpu.l2cache.overall_miss_latency::cpu.inst 727315493 # number of overall miss cycles
1022system.cpu.l2cache.overall_miss_latency::cpu.data 3983561838 # number of overall miss cycles
1023system.cpu.l2cache.overall_miss_latency::total 4710877331 # number of overall miss cycles
1024system.cpu.l2cache.ReadReq_accesses::cpu.inst 323313 # number of ReadReq accesses(hits+misses)
1025system.cpu.l2cache.ReadReq_accesses::cpu.data 337028 # number of ReadReq accesses(hits+misses)
1026system.cpu.l2cache.ReadReq_accesses::total 660341 # number of ReadReq accesses(hits+misses)
1027system.cpu.l2cache.Writeback_accesses::writebacks 262833 # number of Writeback accesses(hits+misses)
1028system.cpu.l2cache.Writeback_accesses::total 262833 # number of Writeback accesses(hits+misses)
1029system.cpu.l2cache.UpgradeReq_accesses::cpu.data 11 # number of UpgradeReq accesses(hits+misses)
1030system.cpu.l2cache.UpgradeReq_accesses::total 11 # number of UpgradeReq accesses(hits+misses)
1031system.cpu.l2cache.ReadExReq_accesses::cpu.data 148563 # number of ReadExReq accesses(hits+misses)
1032system.cpu.l2cache.ReadExReq_accesses::total 148563 # number of ReadExReq accesses(hits+misses)
1033system.cpu.l2cache.demand_accesses::cpu.inst 323313 # number of demand (read+write) accesses
1034system.cpu.l2cache.demand_accesses::cpu.data 485591 # number of demand (read+write) accesses
1035system.cpu.l2cache.demand_accesses::total 808904 # number of demand (read+write) accesses
1036system.cpu.l2cache.overall_accesses::cpu.inst 323313 # number of overall (read+write) accesses
1037system.cpu.l2cache.overall_accesses::cpu.data 485591 # number of overall (read+write) accesses
1038system.cpu.l2cache.overall_accesses::total 808904 # number of overall (read+write) accesses
1039system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.028811 # miss rate for ReadReq accesses
1040system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.092488 # miss rate for ReadReq accesses
1041system.cpu.l2cache.ReadReq_miss_rate::total 0.061311 # miss rate for ReadReq accesses
1042system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.545455 # miss rate for UpgradeReq accesses
1043system.cpu.l2cache.UpgradeReq_miss_rate::total 0.545455 # miss rate for UpgradeReq accesses
1044system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.076903 # miss rate for ReadExReq accesses
1045system.cpu.l2cache.ReadExReq_miss_rate::total 0.076903 # miss rate for ReadExReq accesses
1046system.cpu.l2cache.demand_miss_rate::cpu.inst 0.028811 # miss rate for demand accesses
1047system.cpu.l2cache.demand_miss_rate::cpu.data 0.087720 # miss rate for demand accesses
1048system.cpu.l2cache.demand_miss_rate::total 0.064174 # miss rate for demand accesses
1049system.cpu.l2cache.overall_miss_rate::cpu.inst 0.028811 # miss rate for overall accesses
1050system.cpu.l2cache.overall_miss_rate::cpu.data 0.087720 # miss rate for overall accesses
1051system.cpu.l2cache.overall_miss_rate::total 0.064174 # miss rate for overall accesses
1052system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 78080.031455 # average ReadReq miss latency
1053system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 87828.093677 # average ReadReq miss latency
1054system.cpu.l2cache.ReadReq_avg_miss_latency::total 85585.264067 # average ReadReq miss latency
1055system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 109047.906346 # average ReadExReq miss latency
1056system.cpu.l2cache.ReadExReq_avg_miss_latency::total 109047.906346 # average ReadExReq miss latency
1057system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 78080.031455 # average overall miss latency
1058system.cpu.l2cache.demand_avg_miss_latency::cpu.data 93519.622453 # average overall miss latency
1059system.cpu.l2cache.demand_avg_miss_latency::total 90749.115428 # average overall miss latency
1060system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 78080.031455 # average overall miss latency
1061system.cpu.l2cache.overall_avg_miss_latency::cpu.data 93519.622453 # average overall miss latency
1062system.cpu.l2cache.overall_avg_miss_latency::total 90749.115428 # average overall miss latency
1063system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
1064system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
1065system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
1066system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
1067system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
1068system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
1069system.cpu.l2cache.fast_writes 0 # number of fast writes performed
1070system.cpu.l2cache.cache_copies 0 # number of cache copies performed
1071system.cpu.l2cache.writebacks::writebacks 97887 # number of writebacks
1072system.cpu.l2cache.writebacks::total 97887 # number of writebacks
1073system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 40 # number of ReadReq MSHR hits
1074system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 132 # number of ReadReq MSHR hits
1075system.cpu.l2cache.ReadReq_mshr_hits::total 172 # number of ReadReq MSHR hits
1076system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 3155 # number of ReadExReq MSHR hits
1077system.cpu.l2cache.ReadExReq_mshr_hits::total 3155 # number of ReadExReq MSHR hits
1078system.cpu.l2cache.demand_mshr_hits::cpu.inst 40 # number of demand (read+write) MSHR hits
1079system.cpu.l2cache.demand_mshr_hits::cpu.data 3287 # number of demand (read+write) MSHR hits
1080system.cpu.l2cache.demand_mshr_hits::total 3327 # number of demand (read+write) MSHR hits
1081system.cpu.l2cache.overall_mshr_hits::cpu.inst 40 # number of overall MSHR hits
1082system.cpu.l2cache.overall_mshr_hits::cpu.data 3287 # number of overall MSHR hits
1083system.cpu.l2cache.overall_mshr_hits::total 3327 # number of overall MSHR hits
1084system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 9275 # number of ReadReq MSHR misses
1085system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 31039 # number of ReadReq MSHR misses
1086system.cpu.l2cache.ReadReq_mshr_misses::total 40314 # number of ReadReq MSHR misses
1087system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 112789 # number of HardPFReq MSHR misses
1088system.cpu.l2cache.HardPFReq_mshr_misses::total 112789 # number of HardPFReq MSHR misses
1089system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 6 # number of UpgradeReq MSHR misses
1090system.cpu.l2cache.UpgradeReq_mshr_misses::total 6 # number of UpgradeReq MSHR misses
1091system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 8270 # number of ReadExReq MSHR misses
1092system.cpu.l2cache.ReadExReq_mshr_misses::total 8270 # number of ReadExReq MSHR misses
1093system.cpu.l2cache.demand_mshr_misses::cpu.inst 9275 # number of demand (read+write) MSHR misses
1094system.cpu.l2cache.demand_mshr_misses::cpu.data 39309 # number of demand (read+write) MSHR misses
1095system.cpu.l2cache.demand_mshr_misses::total 48584 # number of demand (read+write) MSHR misses
1096system.cpu.l2cache.overall_mshr_misses::cpu.inst 9275 # number of overall MSHR misses
1097system.cpu.l2cache.overall_mshr_misses::cpu.data 39309 # number of overall MSHR misses
1098system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 112789 # number of overall MSHR misses
1099system.cpu.l2cache.overall_mshr_misses::total 161373 # number of overall MSHR misses
1100system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 645635507 # number of ReadReq MSHR miss cycles
1101system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2465712994 # number of ReadReq MSHR miss cycles
1102system.cpu.l2cache.ReadReq_mshr_miss_latency::total 3111348501 # number of ReadReq MSHR miss cycles
1103system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 10913543372 # number of HardPFReq MSHR miss cycles
1104system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 10913543372 # number of HardPFReq MSHR miss cycles
1105system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 83006 # number of UpgradeReq MSHR miss cycles
1106system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 83006 # number of UpgradeReq MSHR miss cycles
1107system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 614828776 # number of ReadExReq MSHR miss cycles
1108system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 614828776 # number of ReadExReq MSHR miss cycles
1109system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 645635507 # number of demand (read+write) MSHR miss cycles
1110system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 3080541770 # number of demand (read+write) MSHR miss cycles
1111system.cpu.l2cache.demand_mshr_miss_latency::total 3726177277 # number of demand (read+write) MSHR miss cycles
1112system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 645635507 # number of overall MSHR miss cycles
1113system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 3080541770 # number of overall MSHR miss cycles
1114system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 10913543372 # number of overall MSHR miss cycles
1115system.cpu.l2cache.overall_mshr_miss_latency::total 14639720649 # number of overall MSHR miss cycles
1116system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.028687 # mshr miss rate for ReadReq accesses
1117system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.092096 # mshr miss rate for ReadReq accesses
1118system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.061050 # mshr miss rate for ReadReq accesses
1119system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses
1120system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses
1121system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.545455 # mshr miss rate for UpgradeReq accesses
1122system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.545455 # mshr miss rate for UpgradeReq accesses
1123system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.055667 # mshr miss rate for ReadExReq accesses
1124system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.055667 # mshr miss rate for ReadExReq accesses
1125system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.028687 # mshr miss rate for demand accesses
1126system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.080951 # mshr miss rate for demand accesses
1127system.cpu.l2cache.demand_mshr_miss_rate::total 0.060062 # mshr miss rate for demand accesses
1128system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.028687 # mshr miss rate for overall accesses
1129system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.080951 # mshr miss rate for overall accesses
1130system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses
1131system.cpu.l2cache.overall_mshr_miss_rate::total 0.199496 # mshr miss rate for overall accesses
1132system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 69610.297251 # average ReadReq mshr miss latency
1133system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 79439.189214 # average ReadReq mshr miss latency
1134system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 77177.866275 # average ReadReq mshr miss latency
1135system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 96760.706913 # average HardPFReq mshr miss latency
1136system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 96760.706913 # average HardPFReq mshr miss latency
1137system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 13834.333333 # average UpgradeReq mshr miss latency
1138system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 13834.333333 # average UpgradeReq mshr miss latency
1139system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 74344.471100 # average ReadExReq mshr miss latency
1140system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 74344.471100 # average ReadExReq mshr miss latency
1141system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69610.297251 # average overall mshr miss latency
1142system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 78367.340049 # average overall mshr miss latency
1143system.cpu.l2cache.demand_avg_mshr_miss_latency::total 76695.563910 # average overall mshr miss latency
1144system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69610.297251 # average overall mshr miss latency
1145system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 78367.340049 # average overall mshr miss latency
1146system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 96760.706913 # average overall mshr miss latency
1147system.cpu.l2cache.overall_avg_mshr_miss_latency::total 90719.765072 # average overall mshr miss latency
1148system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
1149system.cpu.toL2Bus.trans_dist::ReadReq 660352 # Transaction distribution
1150system.cpu.toL2Bus.trans_dist::ReadResp 660352 # Transaction distribution
1151system.cpu.toL2Bus.trans_dist::Writeback 262833 # Transaction distribution
1152system.cpu.toL2Bus.trans_dist::HardPFReq 151427 # Transaction distribution
1153system.cpu.toL2Bus.trans_dist::UpgradeReq 11 # Transaction distribution
1154system.cpu.toL2Bus.trans_dist::UpgradeResp 11 # Transaction distribution
1155system.cpu.toL2Bus.trans_dist::ReadExReq 148563 # Transaction distribution
1156system.cpu.toL2Bus.trans_dist::ReadExResp 148563 # Transaction distribution
1157system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 646637 # Packet count per connected master and slave (bytes)
1158system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1234037 # Packet count per connected master and slave (bytes)
1159system.cpu.toL2Bus.pkt_count::total 1880674 # Packet count per connected master and slave (bytes)
1160system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 20692032 # Cumulative packet size per connected master and slave (bytes)
1161system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 47899136 # Cumulative packet size per connected master and slave (bytes)
1162system.cpu.toL2Bus.pkt_size::total 68591168 # Cumulative packet size per connected master and slave (bytes)
1163system.cpu.toL2Bus.snoops 151438 # Total snoops (count)
1164system.cpu.toL2Bus.snoop_fanout::samples 1223186 # Request fanout histogram
1165system.cpu.toL2Bus.snoop_fanout::mean 3.123797 # Request fanout histogram
1166system.cpu.toL2Bus.snoop_fanout::stdev 0.329350 # Request fanout histogram
1167system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
1168system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
1169system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
1170system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
1171system.cpu.toL2Bus.snoop_fanout::3 1071759 87.62% 87.62% # Request fanout histogram
1172system.cpu.toL2Bus.snoop_fanout::4 151427 12.38% 100.00% # Request fanout histogram
1173system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
1174system.cpu.toL2Bus.snoop_fanout::min_value 3 # Request fanout histogram
1175system.cpu.toL2Bus.snoop_fanout::max_value 4 # Request fanout histogram
1176system.cpu.toL2Bus.snoop_fanout::total 1223186 # Request fanout histogram
1177system.cpu.toL2Bus.reqLayer0.occupancy 798712500 # Layer occupancy (ticks)
1178system.cpu.toL2Bus.reqLayer0.utilization 2.4 # Layer utilization (%)
1179system.cpu.toL2Bus.respLayer0.occupancy 486658187 # Layer occupancy (ticks)
1180system.cpu.toL2Bus.respLayer0.utilization 1.5 # Layer utilization (%)
1181system.cpu.toL2Bus.respLayer1.occupancy 734620345 # Layer occupancy (ticks)
1182system.cpu.toL2Bus.respLayer1.utilization 2.2 # Layer utilization (%)
1183system.membus.trans_dist::ReadReq 137260 # Transaction distribution
1184system.membus.trans_dist::ReadResp 137260 # Transaction distribution
1185system.membus.trans_dist::Writeback 97887 # Transaction distribution
1186system.membus.trans_dist::UpgradeReq 6 # Transaction distribution
1187system.membus.trans_dist::UpgradeResp 6 # Transaction distribution
1188system.membus.trans_dist::ReadExReq 8270 # Transaction distribution
1189system.membus.trans_dist::ReadExResp 8270 # Transaction distribution
1190system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 388959 # Packet count per connected master and slave (bytes)
1191system.membus.pkt_count::total 388959 # Packet count per connected master and slave (bytes)
1192system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 15578688 # Cumulative packet size per connected master and slave (bytes)
1193system.membus.pkt_size::total 15578688 # Cumulative packet size per connected master and slave (bytes)
1194system.membus.snoops 0 # Total snoops (count)
1195system.membus.snoop_fanout::samples 243423 # Request fanout histogram
1196system.membus.snoop_fanout::mean 0 # Request fanout histogram
1197system.membus.snoop_fanout::stdev 0 # Request fanout histogram
1198system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
1199system.membus.snoop_fanout::0 243423 100.00% 100.00% # Request fanout histogram
1200system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
1201system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
1202system.membus.snoop_fanout::min_value 0 # Request fanout histogram
1203system.membus.snoop_fanout::max_value 0 # Request fanout histogram
1204system.membus.snoop_fanout::total 243423 # Request fanout histogram
1205system.membus.reqLayer0.occupancy 692237323 # Layer occupancy (ticks)
1206system.membus.reqLayer0.utilization 2.1 # Layer utilization (%)
1207system.membus.respLayer1.occupancy 758965490 # Layer occupancy (ticks)
1208system.membus.respLayer1.utilization 2.3 # Layer utilization (%)
1209
1210---------- End Simulation Statistics ----------