simple-timing.py (8801:1a84c6a81299) | simple-timing.py (8839:eeb293859255) |
---|---|
1# Copyright (c) 2006-2007 The Regents of The University of Michigan 2# All rights reserved. 3# 4# Redistribution and use in source and binary forms, with or without 5# modification, are permitted provided that the following conditions are 6# met: redistributions of source code must retain the above copyright 7# notice, this list of conditions and the following disclaimer; 8# redistributions in binary form must reproduce the above copyright --- 32 unchanged lines hidden (view full) --- 41 42cpu = TimingSimpleCPU(cpu_id=0) 43cpu.addTwoLevelCacheHierarchy(MyL1Cache(size = '128kB'), 44 MyL1Cache(size = '256kB'), 45 MyCache(size = '2MB', latency='10ns')) 46system = System(cpu = cpu, 47 physmem = PhysicalMemory(), 48 membus = Bus()) | 1# Copyright (c) 2006-2007 The Regents of The University of Michigan 2# All rights reserved. 3# 4# Redistribution and use in source and binary forms, with or without 5# modification, are permitted provided that the following conditions are 6# met: redistributions of source code must retain the above copyright 7# notice, this list of conditions and the following disclaimer; 8# redistributions in binary form must reproduce the above copyright --- 32 unchanged lines hidden (view full) --- 41 42cpu = TimingSimpleCPU(cpu_id=0) 43cpu.addTwoLevelCacheHierarchy(MyL1Cache(size = '128kB'), 44 MyL1Cache(size = '256kB'), 45 MyCache(size = '2MB', latency='10ns')) 46system = System(cpu = cpu, 47 physmem = PhysicalMemory(), 48 membus = Bus()) |
49system.system_port = system.membus.port 50system.physmem.port = system.membus.port | 49system.system_port = system.membus.slave 50system.physmem.port = system.membus.master |
51cpu.connectAllPorts(system.membus) 52cpu.clock = '2GHz' 53 54root = Root(full_system=False, system = system) | 51cpu.connectAllPorts(system.membus) 52cpu.clock = '2GHz' 53 54root = Root(full_system=False, system = system) |