1/* 2 * Copyright (c) 2004-2005 The Regents of The University of Michigan 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions are 7 * met: redistributions of source code must retain the above copyright 8 * notice, this list of conditions and the following disclaimer; 9 * redistributions in binary form must reproduce the above copyright 10 * notice, this list of conditions and the following disclaimer in the 11 * documentation and/or other materials provided with the distribution; 12 * neither the name of the copyright holders nor the names of its 13 * contributors may be used to endorse or promote products derived from 14 * this software without specific prior written permission. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 27 * 28 * Authors: Ali Saidi 29 */ 30 31/** @file 32 * Implementation of T1000 platform. 33 */ 34 35#include <deque> 36#include <string> 37#include <vector> 38 39#include "cpu/intr_control.hh" 40#include "dev/simconsole.hh" 41#include "dev/sparc/t1000.hh" 42#include "sim/builder.hh" 43#include "sim/system.hh" 44 45using namespace std; 46//Should this be AlphaISA? 47using namespace TheISA; 48 49T1000::T1000(const string &name, System *s, IntrControl *ic) 50 : Platform(name, ic), system(s) 51{ 52 // set the back pointer from the system to myself 53 system->platform = this; 54} 55 56Tick 57T1000::intrFrequency() 58{ 59 panic("Need implementation\n"); 60} 61 62void 63T1000::postConsoleInt() 64{
|
74} 75 76void 77T1000::postPciInt(int line) 78{ 79 panic("Need implementation\n"); 80} 81 82void 83T1000::clearPciInt(int line) 84{ 85 panic("Need implementation\n"); 86} 87 88Addr 89T1000::pciToDma(Addr pciAddr) const 90{ 91 panic("Need implementation\n"); 92} 93 94 95Addr 96T1000::calcConfigAddr(int bus, int dev, int func) 97{ 98 panic("Need implementation\n"); 99} 100 101void 102T1000::serialize(std::ostream &os) 103{ 104 panic("Need implementation\n"); 105} 106 107void 108T1000::unserialize(Checkpoint *cp, const std::string §ion) 109{ 110 panic("Need implementation\n"); 111} 112 113BEGIN_DECLARE_SIM_OBJECT_PARAMS(T1000) 114 115 SimObjectParam<System *> system; 116 SimObjectParam<IntrControl *> intrctrl; 117 118END_DECLARE_SIM_OBJECT_PARAMS(T1000) 119 120BEGIN_INIT_SIM_OBJECT_PARAMS(T1000) 121 122 INIT_PARAM(system, "system"), 123 INIT_PARAM(intrctrl, "interrupt controller") 124 125END_INIT_SIM_OBJECT_PARAMS(T1000) 126 127CREATE_SIM_OBJECT(T1000) 128{ 129 return new T1000(getInstanceName(), system, intrctrl); 130} 131 132REGISTER_SIM_OBJECT("T1000", T1000)
|