CacheConfig.py (7876:189b9b258779) CacheConfig.py (8056:8fe2d7ff1111)
1# Copyright (c) 2010 Advanced Micro Devices, Inc.
2# All rights reserved.
3#
4# Redistribution and use in source and binary forms, with or without
5# modification, are permitted provided that the following conditions are
6# met: redistributions of source code must retain the above copyright
7# notice, this list of conditions and the following disclaimer;
8# redistributions in binary form must reproduce the above copyright

--- 21 unchanged lines hidden (view full) ---

30#
31
32import m5
33from m5.objects import *
34from Caches import *
35
36def config_cache(options, system):
37 if options.l2cache:
1# Copyright (c) 2010 Advanced Micro Devices, Inc.
2# All rights reserved.
3#
4# Redistribution and use in source and binary forms, with or without
5# modification, are permitted provided that the following conditions are
6# met: redistributions of source code must retain the above copyright
7# notice, this list of conditions and the following disclaimer;
8# redistributions in binary form must reproduce the above copyright

--- 21 unchanged lines hidden (view full) ---

30#
31
32import m5
33from m5.objects import *
34from Caches import *
35
36def config_cache(options, system):
37 if options.l2cache:
38 system.l2 = L2Cache(size='2MB')
38 system.l2 = L2Cache(size = options.l2_size, assoc = options.l2_assoc)
39 system.tol2bus = Bus()
40 system.l2.cpu_side = system.tol2bus.port
41 system.l2.mem_side = system.membus.port
42 system.l2.num_cpus = options.num_cpus
43
44 for i in xrange(options.num_cpus):
45 if options.caches:
39 system.tol2bus = Bus()
40 system.l2.cpu_side = system.tol2bus.port
41 system.l2.mem_side = system.membus.port
42 system.l2.num_cpus = options.num_cpus
43
44 for i in xrange(options.num_cpus):
45 if options.caches:
46 icache = L1Cache(size = options.l1i_size, assoc = options.l1i_assoc)
47 dcache = L1Cache(size = options.l1d_size, assoc = options.l1d_assoc)
46 if buildEnv['TARGET_ISA'] == 'x86':
48 if buildEnv['TARGET_ISA'] == 'x86':
47 system.cpu[i].addPrivateSplitL1Caches(L1Cache(size = '32kB'),
48 L1Cache(size = '64kB'),
49 system.cpu[i].addPrivateSplitL1Caches(icache, dcache,
49 PageTableWalkerCache(),
50 PageTableWalkerCache())
51 else:
50 PageTableWalkerCache(),
51 PageTableWalkerCache())
52 else:
52 system.cpu[i].addPrivateSplitL1Caches(L1Cache(size = '32kB'),
53 L1Cache(size = '64kB'))
53 system.cpu[i].addPrivateSplitL1Caches(icache, dcache)
54 if options.l2cache:
55 system.cpu[i].connectAllPorts(system.tol2bus, system.membus)
56 else:
57 system.cpu[i].connectAllPorts(system.membus)
58
59 return system
54 if options.l2cache:
55 system.cpu[i].connectAllPorts(system.tol2bus, system.membus)
56 else:
57 system.cpu[i].connectAllPorts(system.membus)
58
59 return system