CacheConfig.py (10405:7a618c07e663) CacheConfig.py (10613:9d0aef7a9b2e)
1# Copyright (c) 2012-2013 ARM Limited
2# All rights reserved
3#
4# The license below extends only to copyright in the software and shall
5# not be construed as granting a license to any other intellectual
6# property including but not limited to intellectual property relating
7# to a hardware implementation of the functionality of the software
8# licensed hereunder. You may use the software subject to the license
9# terms below provided that you ensure that this notice is replicated
10# unmodified and in its entirety in all distributions of the software,
11# modified or unmodified, in source code or in binary form.
12#
13# Copyright (c) 2010 Advanced Micro Devices, Inc.
14# All rights reserved.
15#
16# Redistribution and use in source and binary forms, with or without
17# modification, are permitted provided that the following conditions are
18# met: redistributions of source code must retain the above copyright
19# notice, this list of conditions and the following disclaimer;
20# redistributions in binary form must reproduce the above copyright
21# notice, this list of conditions and the following disclaimer in the
22# documentation and/or other materials provided with the distribution;
23# neither the name of the copyright holders nor the names of its
24# contributors may be used to endorse or promote products derived from
25# this software without specific prior written permission.
26#
27# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
30# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
32# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
33# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
34# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
35# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
36# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
37# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
38#
39# Authors: Lisa Hsu
40
41# Configure the M5 cache hierarchy config in one place
42#
43
44import m5
45from m5.objects import *
46from Caches import *
47
48def config_cache(options, system):
49 if options.cpu_type == "arm_detailed":
50 try:
51 from O3_ARM_v7a import *
52 except:
53 print "arm_detailed is unavailable. Did you compile the O3 model?"
54 sys.exit(1)
55
56 dcache_class, icache_class, l2_cache_class = \
57 O3_ARM_v7a_DCache, O3_ARM_v7a_ICache, O3_ARM_v7aL2
58 else:
59 dcache_class, icache_class, l2_cache_class = \
60 L1Cache, L1Cache, L2Cache
61
62 # Set the cache line size of the system
63 system.cache_line_size = options.cacheline_size
64
65 if options.l2cache:
66 # Provide a clock for the L2 and the L1-to-L2 bus here as they
67 # are not connected using addTwoLevelCacheHierarchy. Use the
68 # same clock as the CPUs, and set the L1-to-L2 bus width to 32
69 # bytes (256 bits).
70 system.l2 = l2_cache_class(clk_domain=system.cpu_clk_domain,
71 size=options.l2_size,
72 assoc=options.l2_assoc)
73
74 system.tol2bus = CoherentXBar(clk_domain = system.cpu_clk_domain,
75 width = 32)
76 system.l2.cpu_side = system.tol2bus.master
77 system.l2.mem_side = system.membus.slave
78
1# Copyright (c) 2012-2013 ARM Limited
2# All rights reserved
3#
4# The license below extends only to copyright in the software and shall
5# not be construed as granting a license to any other intellectual
6# property including but not limited to intellectual property relating
7# to a hardware implementation of the functionality of the software
8# licensed hereunder. You may use the software subject to the license
9# terms below provided that you ensure that this notice is replicated
10# unmodified and in its entirety in all distributions of the software,
11# modified or unmodified, in source code or in binary form.
12#
13# Copyright (c) 2010 Advanced Micro Devices, Inc.
14# All rights reserved.
15#
16# Redistribution and use in source and binary forms, with or without
17# modification, are permitted provided that the following conditions are
18# met: redistributions of source code must retain the above copyright
19# notice, this list of conditions and the following disclaimer;
20# redistributions in binary form must reproduce the above copyright
21# notice, this list of conditions and the following disclaimer in the
22# documentation and/or other materials provided with the distribution;
23# neither the name of the copyright holders nor the names of its
24# contributors may be used to endorse or promote products derived from
25# this software without specific prior written permission.
26#
27# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
30# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
32# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
33# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
34# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
35# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
36# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
37# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
38#
39# Authors: Lisa Hsu
40
41# Configure the M5 cache hierarchy config in one place
42#
43
44import m5
45from m5.objects import *
46from Caches import *
47
48def config_cache(options, system):
49 if options.cpu_type == "arm_detailed":
50 try:
51 from O3_ARM_v7a import *
52 except:
53 print "arm_detailed is unavailable. Did you compile the O3 model?"
54 sys.exit(1)
55
56 dcache_class, icache_class, l2_cache_class = \
57 O3_ARM_v7a_DCache, O3_ARM_v7a_ICache, O3_ARM_v7aL2
58 else:
59 dcache_class, icache_class, l2_cache_class = \
60 L1Cache, L1Cache, L2Cache
61
62 # Set the cache line size of the system
63 system.cache_line_size = options.cacheline_size
64
65 if options.l2cache:
66 # Provide a clock for the L2 and the L1-to-L2 bus here as they
67 # are not connected using addTwoLevelCacheHierarchy. Use the
68 # same clock as the CPUs, and set the L1-to-L2 bus width to 32
69 # bytes (256 bits).
70 system.l2 = l2_cache_class(clk_domain=system.cpu_clk_domain,
71 size=options.l2_size,
72 assoc=options.l2_assoc)
73
74 system.tol2bus = CoherentXBar(clk_domain = system.cpu_clk_domain,
75 width = 32)
76 system.l2.cpu_side = system.tol2bus.master
77 system.l2.mem_side = system.membus.slave
78
79 if options.memchecker:
80 system.memchecker = MemChecker()
81
79 for i in xrange(options.num_cpus):
80 if options.caches:
81 icache = icache_class(size=options.l1i_size,
82 assoc=options.l1i_assoc)
83 dcache = dcache_class(size=options.l1d_size,
84 assoc=options.l1d_assoc)
85
82 for i in xrange(options.num_cpus):
83 if options.caches:
84 icache = icache_class(size=options.l1i_size,
85 assoc=options.l1i_assoc)
86 dcache = dcache_class(size=options.l1d_size,
87 assoc=options.l1d_assoc)
88
89 if options.memchecker:
90 dcache_mon = MemCheckerMonitor(warn_only=True)
91 dcache_real = dcache
92
93 # Do not pass the memchecker into the constructor of
94 # MemCheckerMonitor, as it would create a copy; we require
95 # exactly one MemChecker instance.
96 dcache_mon.memchecker = system.memchecker
97
98 # Connect monitor
99 dcache_mon.mem_side = dcache.cpu_side
100
101 # Let CPU connect to monitors
102 dcache = dcache_mon
103
86 # When connecting the caches, the clock is also inherited
87 # from the CPU in question
88 if buildEnv['TARGET_ISA'] == 'x86':
89 system.cpu[i].addPrivateSplitL1Caches(icache, dcache,
90 PageTableWalkerCache(),
91 PageTableWalkerCache())
92 else:
93 system.cpu[i].addPrivateSplitL1Caches(icache, dcache)
104 # When connecting the caches, the clock is also inherited
105 # from the CPU in question
106 if buildEnv['TARGET_ISA'] == 'x86':
107 system.cpu[i].addPrivateSplitL1Caches(icache, dcache,
108 PageTableWalkerCache(),
109 PageTableWalkerCache())
110 else:
111 system.cpu[i].addPrivateSplitL1Caches(icache, dcache)
112
113 if options.memchecker:
114 # The mem_side ports of the caches haven't been connected yet.
115 # Make sure connectAllPorts connects the right objects.
116 system.cpu[i].dcache = dcache_real
117 system.cpu[i].dcache_mon = dcache_mon
118
94 system.cpu[i].createInterruptController()
95 if options.l2cache:
96 system.cpu[i].connectAllPorts(system.tol2bus, system.membus)
97 else:
98 system.cpu[i].connectAllPorts(system.membus)
99
100 return system
119 system.cpu[i].createInterruptController()
120 if options.l2cache:
121 system.cpu[i].connectAllPorts(system.tol2bus, system.membus)
122 else:
123 system.cpu[i].connectAllPorts(system.membus)
124
125 return system