Searched defs:numSrcRegOperands (Results 1 - 4 of 4) sorted by relevance

/gem5/src/arch/hsail/insts/
H A Dbranch.hh147 int numSrcRegOperands() { return 0; } function in class:HsailISA::BrnDirectInst
158 int numSrcRegOperands() { return target.isVectorRegister(); } function in class:HsailISA::BrnIndirectInst
313 int numSrcRegOperands() { return 0; } function in class:HsailISA::CbrDirectInst
327 int numSrcRegOperands() { return target.isVectorRegister(); } function in class:HsailISA::CbrIndirectInst
422 int numSrcRegOperands() { return 0; } function in class:HsailISA::BrDirectInst
433 int numSrcRegOperands() { return target.isVectorRegister(); } function in class:HsailISA::BrIndirectInst
H A Dmem.hh1366 int numSrcRegOperands() function in class:HsailISA::AtomicInstBase
H A Ddecl.hh191 int numSrcRegOperands() { function in class:HsailISA::CommonInstBase
333 int numSrcRegOperands() { function in class:HsailISA::ThreeNonUniformSourceInstBase
498 int numSrcRegOperands() { function in class:HsailISA::TwoNonUniformSourceInstBase
853 int numSrcRegOperands() { return 0; } function in class:HsailISA::SpecialInstNoSrcBase
928 int numSrcRegOperands() { return 0; } function in class:HsailISA::SpecialInst1SrcBase
1268 int numSrcRegOperands() { return 0; } function in class:HsailISA::Call
/gem5/src/gpu-compute/
H A Dgpu_dyn_inst.cc76 GPUDynInst::numSrcRegOperands() function in class:GPUDynInst

Completed in 23 milliseconds