config.ini revision 11388:bd4125134e77
1[root] 2type=Root 3children=system 4eventq_index=0 5full_system=false 6sim_quantum=0 7time_sync_enable=false 8time_sync_period=100000000000 9time_sync_spin_threshold=100000000 10 11[system] 12type=System 13children=clk_domain cpu cpu_clk_domain dvfs_handler membus physmem voltage_domain 14boot_osflags=a 15cache_line_size=64 16clk_domain=system.clk_domain 17eventq_index=0 18exit_on_work_items=false 19init_param=0 20kernel= 21kernel_addr_check=true 22load_addr_mask=1099511627775 23load_offset=0 24mem_mode=timing 25mem_ranges= 26memories=system.physmem 27mmap_using_noreserve=false 28multi_thread=false 29num_work_ids=16 30readfile= 31symbolfile= 32work_begin_ckpt_count=0 33work_begin_cpu_id_exit=-1 34work_begin_exit_count=0 35work_cpus_ckpt_count=0 36work_end_ckpt_count=0 37work_end_exit_count=0 38work_item_id=-1 39system_port=system.membus.slave[0] 40 41[system.clk_domain] 42type=SrcClockDomain 43clock=1000 44domain_id=-1 45eventq_index=0 46init_perf_level=0 47voltage_domain=system.voltage_domain 48 49[system.cpu] 50type=TimingSimpleCPU 51children=dcache dstage2_mmu dtb icache interrupts isa istage2_mmu itb l2cache toL2Bus tracer workload 52branchPred=Null 53checker=Null 54clk_domain=system.cpu_clk_domain 55cpu_id=0 56do_checkpoint_insts=true 57do_quiesce=true 58do_statistics_insts=true 59dstage2_mmu=system.cpu.dstage2_mmu 60dtb=system.cpu.dtb 61eventq_index=0 62function_trace=false 63function_trace_start=0 64interrupts=system.cpu.interrupts 65isa=system.cpu.isa 66istage2_mmu=system.cpu.istage2_mmu 67itb=system.cpu.itb 68max_insts_all_threads=0 69max_insts_any_thread=0 70max_loads_all_threads=0 71max_loads_any_thread=0 72numThreads=1 73profile=0 74progress_interval=0 75simpoint_start_insts= 76socket_id=0 77switched_out=false 78system=system 79tracer=system.cpu.tracer 80workload=system.cpu.workload 81dcache_port=system.cpu.dcache.cpu_side 82icache_port=system.cpu.icache.cpu_side 83 84[system.cpu.dcache] 85type=Cache 86children=tags 87addr_ranges=0:18446744073709551615 88assoc=2 89clk_domain=system.cpu_clk_domain 90clusivity=mostly_incl 91demand_mshr_reserve=1 92eventq_index=0 93hit_latency=2 94is_read_only=false 95max_miss_count=0 96mshrs=4 97prefetch_on_access=false 98prefetcher=Null 99response_latency=2 100sequential_access=false 101size=262144 102system=system 103tags=system.cpu.dcache.tags 104tgts_per_mshr=20 105write_buffers=8 106writeback_clean=false 107cpu_side=system.cpu.dcache_port 108mem_side=system.cpu.toL2Bus.slave[1] 109 110[system.cpu.dcache.tags] 111type=LRU 112assoc=2 113block_size=64 114clk_domain=system.cpu_clk_domain 115eventq_index=0 116hit_latency=2 117sequential_access=false 118size=262144 119 120[system.cpu.dstage2_mmu] 121type=ArmStage2MMU 122children=stage2_tlb 123eventq_index=0 124stage2_tlb=system.cpu.dstage2_mmu.stage2_tlb 125sys=system 126tlb=system.cpu.dtb 127 128[system.cpu.dstage2_mmu.stage2_tlb] 129type=ArmTLB 130children=walker 131eventq_index=0 132is_stage2=true 133size=32 134walker=system.cpu.dstage2_mmu.stage2_tlb.walker 135 136[system.cpu.dstage2_mmu.stage2_tlb.walker] 137type=ArmTableWalker 138clk_domain=system.cpu_clk_domain 139eventq_index=0 140is_stage2=true 141num_squash_per_cycle=2 142sys=system 143 144[system.cpu.dtb] 145type=ArmTLB 146children=walker 147eventq_index=0 148is_stage2=false 149size=64 150walker=system.cpu.dtb.walker 151 152[system.cpu.dtb.walker] 153type=ArmTableWalker 154clk_domain=system.cpu_clk_domain 155eventq_index=0 156is_stage2=false 157num_squash_per_cycle=2 158sys=system 159port=system.cpu.toL2Bus.slave[3] 160 161[system.cpu.icache] 162type=Cache 163children=tags 164addr_ranges=0:18446744073709551615 165assoc=2 166clk_domain=system.cpu_clk_domain 167clusivity=mostly_incl 168demand_mshr_reserve=1 169eventq_index=0 170hit_latency=2 171is_read_only=true 172max_miss_count=0 173mshrs=4 174prefetch_on_access=false 175prefetcher=Null 176response_latency=2 177sequential_access=false 178size=131072 179system=system 180tags=system.cpu.icache.tags 181tgts_per_mshr=20 182write_buffers=8 183writeback_clean=true 184cpu_side=system.cpu.icache_port 185mem_side=system.cpu.toL2Bus.slave[0] 186 187[system.cpu.icache.tags] 188type=LRU 189assoc=2 190block_size=64 191clk_domain=system.cpu_clk_domain 192eventq_index=0 193hit_latency=2 194sequential_access=false 195size=131072 196 197[system.cpu.interrupts] 198type=ArmInterrupts 199eventq_index=0 200 201[system.cpu.isa] 202type=ArmISA 203decoderFlavour=Generic 204eventq_index=0 205fpsid=1090793632 206id_aa64afr0_el1=0 207id_aa64afr1_el1=0 208id_aa64dfr0_el1=1052678 209id_aa64dfr1_el1=0 210id_aa64isar0_el1=0 211id_aa64isar1_el1=0 212id_aa64mmfr0_el1=15728642 213id_aa64mmfr1_el1=0 214id_aa64pfr0_el1=17 215id_aa64pfr1_el1=0 216id_isar0=34607377 217id_isar1=34677009 218id_isar2=555950401 219id_isar3=17899825 220id_isar4=268501314 221id_isar5=0 222id_mmfr0=270536963 223id_mmfr1=0 224id_mmfr2=19070976 225id_mmfr3=34611729 226id_pfr0=49 227id_pfr1=4113 228midr=1091551472 229pmu=Null 230system=system 231 232[system.cpu.istage2_mmu] 233type=ArmStage2MMU 234children=stage2_tlb 235eventq_index=0 236stage2_tlb=system.cpu.istage2_mmu.stage2_tlb 237sys=system 238tlb=system.cpu.itb 239 240[system.cpu.istage2_mmu.stage2_tlb] 241type=ArmTLB 242children=walker 243eventq_index=0 244is_stage2=true 245size=32 246walker=system.cpu.istage2_mmu.stage2_tlb.walker 247 248[system.cpu.istage2_mmu.stage2_tlb.walker] 249type=ArmTableWalker 250clk_domain=system.cpu_clk_domain 251eventq_index=0 252is_stage2=true 253num_squash_per_cycle=2 254sys=system 255 256[system.cpu.itb] 257type=ArmTLB 258children=walker 259eventq_index=0 260is_stage2=false 261size=64 262walker=system.cpu.itb.walker 263 264[system.cpu.itb.walker] 265type=ArmTableWalker 266clk_domain=system.cpu_clk_domain 267eventq_index=0 268is_stage2=false 269num_squash_per_cycle=2 270sys=system 271port=system.cpu.toL2Bus.slave[2] 272 273[system.cpu.l2cache] 274type=Cache 275children=tags 276addr_ranges=0:18446744073709551615 277assoc=8 278clk_domain=system.cpu_clk_domain 279clusivity=mostly_incl 280demand_mshr_reserve=1 281eventq_index=0 282hit_latency=20 283is_read_only=false 284max_miss_count=0 285mshrs=20 286prefetch_on_access=false 287prefetcher=Null 288response_latency=20 289sequential_access=false 290size=2097152 291system=system 292tags=system.cpu.l2cache.tags 293tgts_per_mshr=12 294write_buffers=8 295writeback_clean=false 296cpu_side=system.cpu.toL2Bus.master[0] 297mem_side=system.membus.slave[1] 298 299[system.cpu.l2cache.tags] 300type=LRU 301assoc=8 302block_size=64 303clk_domain=system.cpu_clk_domain 304eventq_index=0 305hit_latency=20 306sequential_access=false 307size=2097152 308 309[system.cpu.toL2Bus] 310type=CoherentXBar 311children=snoop_filter 312clk_domain=system.cpu_clk_domain 313eventq_index=0 314forward_latency=0 315frontend_latency=1 316point_of_coherency=false 317response_latency=1 318snoop_filter=system.cpu.toL2Bus.snoop_filter 319snoop_response_latency=1 320system=system 321use_default_range=false 322width=32 323master=system.cpu.l2cache.cpu_side 324slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb.walker.port system.cpu.dtb.walker.port 325 326[system.cpu.toL2Bus.snoop_filter] 327type=SnoopFilter 328eventq_index=0 329lookup_latency=0 330max_capacity=8388608 331system=system 332 333[system.cpu.tracer] 334type=ExeTracer 335eventq_index=0 336 337[system.cpu.workload] 338type=LiveProcess 339cmd=vortex lendian.raw 340cwd=build/ARM/tests/opt/quick/se/50.vortex/arm/linux/simple-timing 341drivers= 342egid=100 343env= 344errout=cerr 345euid=100 346eventq_index=0 347executable=/home/stever/m5/dist/cpu2000/binaries/arm/linux/vortex 348gid=100 349input=cin 350kvmInSE=false 351max_stack_size=67108864 352output=cout 353pid=100 354ppid=99 355simpoint=0 356system=system 357uid=100 358useArchPT=false 359 360[system.cpu_clk_domain] 361type=SrcClockDomain 362clock=500 363domain_id=-1 364eventq_index=0 365init_perf_level=0 366voltage_domain=system.voltage_domain 367 368[system.dvfs_handler] 369type=DVFSHandler 370domains= 371enable=false 372eventq_index=0 373sys_clk_domain=system.clk_domain 374transition_latency=100000000 375 376[system.membus] 377type=CoherentXBar 378clk_domain=system.clk_domain 379eventq_index=0 380forward_latency=4 381frontend_latency=3 382point_of_coherency=true 383response_latency=2 384snoop_filter=Null 385snoop_response_latency=4 386system=system 387use_default_range=false 388width=16 389master=system.physmem.port 390slave=system.system_port system.cpu.l2cache.mem_side 391 392[system.physmem] 393type=SimpleMemory 394bandwidth=73.000000 395clk_domain=system.clk_domain 396conf_table_reported=true 397eventq_index=0 398in_addr_map=true 399latency=30000 400latency_var=0 401null=false 402range=0:134217727 403port=system.membus.master[0] 404 405[system.voltage_domain] 406type=VoltageDomain 407eventq_index=0 408voltage=1.000000 409 410