stats.txt revision 10736:4433fb00fa7d
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.000108                       # Number of seconds simulated
4sim_ticks                                   107944000                       # Number of ticks simulated
5final_tick                                  107944000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 162812                       # Simulator instruction rate (inst/s)
8host_op_rate                                   162812                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                               17679745                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 308116                       # Number of bytes of host memory used
11host_seconds                                     6.11                       # Real time elapsed on the host
12sim_insts                                      994048                       # Number of instructions simulated
13sim_ops                                        994048                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.bytes_read::cpu0.inst            23168                       # Number of bytes read from this memory
17system.physmem.bytes_read::cpu0.data            10816                       # Number of bytes read from this memory
18system.physmem.bytes_read::cpu1.inst             5120                       # Number of bytes read from this memory
19system.physmem.bytes_read::cpu1.data             1280                       # Number of bytes read from this memory
20system.physmem.bytes_read::cpu2.inst              448                       # Number of bytes read from this memory
21system.physmem.bytes_read::cpu2.data              832                       # Number of bytes read from this memory
22system.physmem.bytes_read::cpu3.inst              320                       # Number of bytes read from this memory
23system.physmem.bytes_read::cpu3.data              832                       # Number of bytes read from this memory
24system.physmem.bytes_read::total                42816                       # Number of bytes read from this memory
25system.physmem.bytes_inst_read::cpu0.inst        23168                       # Number of instructions bytes read from this memory
26system.physmem.bytes_inst_read::cpu1.inst         5120                       # Number of instructions bytes read from this memory
27system.physmem.bytes_inst_read::cpu2.inst          448                       # Number of instructions bytes read from this memory
28system.physmem.bytes_inst_read::cpu3.inst          320                       # Number of instructions bytes read from this memory
29system.physmem.bytes_inst_read::total           29056                       # Number of instructions bytes read from this memory
30system.physmem.num_reads::cpu0.inst               362                       # Number of read requests responded to by this memory
31system.physmem.num_reads::cpu0.data               169                       # Number of read requests responded to by this memory
32system.physmem.num_reads::cpu1.inst                80                       # Number of read requests responded to by this memory
33system.physmem.num_reads::cpu1.data                20                       # Number of read requests responded to by this memory
34system.physmem.num_reads::cpu2.inst                 7                       # Number of read requests responded to by this memory
35system.physmem.num_reads::cpu2.data                13                       # Number of read requests responded to by this memory
36system.physmem.num_reads::cpu3.inst                 5                       # Number of read requests responded to by this memory
37system.physmem.num_reads::cpu3.data                13                       # Number of read requests responded to by this memory
38system.physmem.num_reads::total                   669                       # Number of read requests responded to by this memory
39system.physmem.bw_read::cpu0.inst           214629808                       # Total read bandwidth from this memory (bytes/s)
40system.physmem.bw_read::cpu0.data           100200104                       # Total read bandwidth from this memory (bytes/s)
41system.physmem.bw_read::cpu1.inst            47432002                       # Total read bandwidth from this memory (bytes/s)
42system.physmem.bw_read::cpu1.data            11858000                       # Total read bandwidth from this memory (bytes/s)
43system.physmem.bw_read::cpu2.inst             4150300                       # Total read bandwidth from this memory (bytes/s)
44system.physmem.bw_read::cpu2.data             7707700                       # Total read bandwidth from this memory (bytes/s)
45system.physmem.bw_read::cpu3.inst             2964500                       # Total read bandwidth from this memory (bytes/s)
46system.physmem.bw_read::cpu3.data             7707700                       # Total read bandwidth from this memory (bytes/s)
47system.physmem.bw_read::total               396650115                       # Total read bandwidth from this memory (bytes/s)
48system.physmem.bw_inst_read::cpu0.inst      214629808                       # Instruction read bandwidth from this memory (bytes/s)
49system.physmem.bw_inst_read::cpu1.inst       47432002                       # Instruction read bandwidth from this memory (bytes/s)
50system.physmem.bw_inst_read::cpu2.inst        4150300                       # Instruction read bandwidth from this memory (bytes/s)
51system.physmem.bw_inst_read::cpu3.inst        2964500                       # Instruction read bandwidth from this memory (bytes/s)
52system.physmem.bw_inst_read::total          269176610                       # Instruction read bandwidth from this memory (bytes/s)
53system.physmem.bw_total::cpu0.inst          214629808                       # Total bandwidth to/from this memory (bytes/s)
54system.physmem.bw_total::cpu0.data          100200104                       # Total bandwidth to/from this memory (bytes/s)
55system.physmem.bw_total::cpu1.inst           47432002                       # Total bandwidth to/from this memory (bytes/s)
56system.physmem.bw_total::cpu1.data           11858000                       # Total bandwidth to/from this memory (bytes/s)
57system.physmem.bw_total::cpu2.inst            4150300                       # Total bandwidth to/from this memory (bytes/s)
58system.physmem.bw_total::cpu2.data            7707700                       # Total bandwidth to/from this memory (bytes/s)
59system.physmem.bw_total::cpu3.inst            2964500                       # Total bandwidth to/from this memory (bytes/s)
60system.physmem.bw_total::cpu3.data            7707700                       # Total bandwidth to/from this memory (bytes/s)
61system.physmem.bw_total::total              396650115                       # Total bandwidth to/from this memory (bytes/s)
62system.physmem.readReqs                           670                       # Number of read requests accepted
63system.physmem.writeReqs                            0                       # Number of write requests accepted
64system.physmem.readBursts                         670                       # Number of DRAM read bursts, including those serviced by the write queue
65system.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
66system.physmem.bytesReadDRAM                    42880                       # Total number of bytes read from DRAM
67system.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
68system.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
69system.physmem.bytesReadSys                     42880                       # Total read bytes from the system interface side
70system.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
71system.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
72system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
73system.physmem.neitherReadNorWriteReqs             76                       # Number of requests that are neither read nor write
74system.physmem.perBankRdBursts::0                 115                       # Per bank write bursts
75system.physmem.perBankRdBursts::1                  42                       # Per bank write bursts
76system.physmem.perBankRdBursts::2                  27                       # Per bank write bursts
77system.physmem.perBankRdBursts::3                  60                       # Per bank write bursts
78system.physmem.perBankRdBursts::4                  66                       # Per bank write bursts
79system.physmem.perBankRdBursts::5                  28                       # Per bank write bursts
80system.physmem.perBankRdBursts::6                  18                       # Per bank write bursts
81system.physmem.perBankRdBursts::7                  24                       # Per bank write bursts
82system.physmem.perBankRdBursts::8                   7                       # Per bank write bursts
83system.physmem.perBankRdBursts::9                  29                       # Per bank write bursts
84system.physmem.perBankRdBursts::10                 23                       # Per bank write bursts
85system.physmem.perBankRdBursts::11                 14                       # Per bank write bursts
86system.physmem.perBankRdBursts::12                 65                       # Per bank write bursts
87system.physmem.perBankRdBursts::13                 38                       # Per bank write bursts
88system.physmem.perBankRdBursts::14                 17                       # Per bank write bursts
89system.physmem.perBankRdBursts::15                 97                       # Per bank write bursts
90system.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
91system.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
92system.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
93system.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
94system.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
95system.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
96system.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
97system.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
98system.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
99system.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
100system.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
101system.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
102system.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
103system.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
104system.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
105system.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
106system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
107system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
108system.physmem.totGap                       107916000                       # Total gap between requests
109system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
110system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
111system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
112system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
113system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
114system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
115system.physmem.readPktSize::6                     670                       # Read request sizes (log2)
116system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
117system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
118system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
119system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
120system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
121system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
122system.physmem.writePktSize::6                      0                       # Write request sizes (log2)
123system.physmem.rdQLenPdf::0                       399                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::1                       190                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::2                        60                       # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::3                        17                       # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::4                         3                       # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::5                         1                       # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
134system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
135system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
136system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
137system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
138system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
139system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
140system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
141system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
142system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
143system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
144system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
145system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
146system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
147system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
148system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
149system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
150system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
151system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
152system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
153system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
154system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
155system.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
196system.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
197system.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
198system.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
199system.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
200system.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
201system.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
202system.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
203system.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
204system.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
205system.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
206system.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
207system.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
208system.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
209system.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
210system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
211system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
212system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
213system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
214system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
215system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
216system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
217system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
218system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
219system.physmem.bytesPerActivate::samples          148                       # Bytes accessed per row activation
220system.physmem.bytesPerActivate::mean      270.702703                       # Bytes accessed per row activation
221system.physmem.bytesPerActivate::gmean     189.430987                       # Bytes accessed per row activation
222system.physmem.bytesPerActivate::stdev     234.776821                       # Bytes accessed per row activation
223system.physmem.bytesPerActivate::0-127             43     29.05%     29.05% # Bytes accessed per row activation
224system.physmem.bytesPerActivate::128-255           39     26.35%     55.41% # Bytes accessed per row activation
225system.physmem.bytesPerActivate::256-383           25     16.89%     72.30% # Bytes accessed per row activation
226system.physmem.bytesPerActivate::384-511           19     12.84%     85.14% # Bytes accessed per row activation
227system.physmem.bytesPerActivate::512-639            6      4.05%     89.19% # Bytes accessed per row activation
228system.physmem.bytesPerActivate::640-767            6      4.05%     93.24% # Bytes accessed per row activation
229system.physmem.bytesPerActivate::768-895            5      3.38%     96.62% # Bytes accessed per row activation
230system.physmem.bytesPerActivate::896-1023            2      1.35%     97.97% # Bytes accessed per row activation
231system.physmem.bytesPerActivate::1024-1151            3      2.03%    100.00% # Bytes accessed per row activation
232system.physmem.bytesPerActivate::total            148                       # Bytes accessed per row activation
233system.physmem.totQLat                        6539750                       # Total ticks spent queuing
234system.physmem.totMemAccLat                  19102250                       # Total ticks spent from burst creation until serviced by the DRAM
235system.physmem.totBusLat                      3350000                       # Total ticks spent in databus transfers
236system.physmem.avgQLat                        9760.82                       # Average queueing delay per DRAM burst
237system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
238system.physmem.avgMemAccLat                  28510.82                       # Average memory access latency per DRAM burst
239system.physmem.avgRdBW                         397.24                       # Average DRAM read bandwidth in MiByte/s
240system.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
241system.physmem.avgRdBWSys                      397.24                       # Average system read bandwidth in MiByte/s
242system.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
243system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
244system.physmem.busUtil                           3.10                       # Data bus utilization in percentage
245system.physmem.busUtilRead                       3.10                       # Data bus utilization in percentage for reads
246system.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
247system.physmem.avgRdQLen                         1.39                       # Average read queue length when enqueuing
248system.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
249system.physmem.readRowHits                        511                       # Number of row buffer hits during reads
250system.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
251system.physmem.readRowHitRate                   76.27                       # Row buffer hit rate for reads
252system.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
253system.physmem.avgGap                       161068.66                       # Average gap between requests
254system.physmem.pageHitRate                      76.27                       # Row buffer hit rate, read and write combined
255system.physmem_0.actEnergy                     703080                       # Energy for activate commands per rank (pJ)
256system.physmem_0.preEnergy                     383625                       # Energy for precharge commands per rank (pJ)
257system.physmem_0.readEnergy                   2761200                       # Energy for read commands per rank (pJ)
258system.physmem_0.writeEnergy                        0                       # Energy for write commands per rank (pJ)
259system.physmem_0.refreshEnergy                6611280                       # Energy for refresh commands per rank (pJ)
260system.physmem_0.actBackEnergy               39247065                       # Energy for active background per rank (pJ)
261system.physmem_0.preBackEnergy               26461500                       # Energy for precharge background per rank (pJ)
262system.physmem_0.totalEnergy                 76167750                       # Total energy per rank (pJ)
263system.physmem_0.averagePower              750.559832                       # Core power per rank (mW)
264system.physmem_0.memoryStateTime::IDLE       46478250                       # Time in different power states
265system.physmem_0.memoryStateTime::REF         3380000                       # Time in different power states
266system.physmem_0.memoryStateTime::PRE_PDN            0                       # Time in different power states
267system.physmem_0.memoryStateTime::ACT        54316750                       # Time in different power states
268system.physmem_0.memoryStateTime::ACT_PDN            0                       # Time in different power states
269system.physmem_1.actEnergy                     385560                       # Energy for activate commands per rank (pJ)
270system.physmem_1.preEnergy                     210375                       # Energy for precharge commands per rank (pJ)
271system.physmem_1.readEnergy                   2067000                       # Energy for read commands per rank (pJ)
272system.physmem_1.writeEnergy                        0                       # Energy for write commands per rank (pJ)
273system.physmem_1.refreshEnergy                6611280                       # Energy for refresh commands per rank (pJ)
274system.physmem_1.actBackEnergy               30855240                       # Energy for active background per rank (pJ)
275system.physmem_1.preBackEnergy               33814500                       # Energy for precharge background per rank (pJ)
276system.physmem_1.totalEnergy                 73943955                       # Total energy per rank (pJ)
277system.physmem_1.averagePower              728.745214                       # Core power per rank (mW)
278system.physmem_1.memoryStateTime::IDLE       59727000                       # Time in different power states
279system.physmem_1.memoryStateTime::REF         3380000                       # Time in different power states
280system.physmem_1.memoryStateTime::PRE_PDN            0                       # Time in different power states
281system.physmem_1.memoryStateTime::ACT        42022000                       # Time in different power states
282system.physmem_1.memoryStateTime::ACT_PDN            0                       # Time in different power states
283system.cpu0.branchPred.lookups                  81450                       # Number of BP lookups
284system.cpu0.branchPred.condPredicted            78581                       # Number of conditional branches predicted
285system.cpu0.branchPred.condIncorrect             1205                       # Number of conditional branches incorrect
286system.cpu0.branchPred.BTBLookups               78182                       # Number of BTB lookups
287system.cpu0.branchPred.BTBHits                  75500                       # Number of BTB hits
288system.cpu0.branchPred.BTBCorrect                   0                       # Number of correct BTB predictions (this stat may not work properly.
289system.cpu0.branchPred.BTBHitPct            96.569543                       # BTB Hit Percentage
290system.cpu0.branchPred.usedRAS                    747                       # Number of times the RAS was used to get a target.
291system.cpu0.branchPred.RASInCorrect               128                       # Number of incorrect RAS predictions.
292system.cpu_clk_domain.clock                       500                       # Clock period in ticks
293system.cpu0.workload.num_syscalls                  89                       # Number of system calls
294system.cpu0.numCycles                          215889                       # number of cpu cycles simulated
295system.cpu0.numWorkItemsStarted                     0                       # number of work items this cpu started
296system.cpu0.numWorkItemsCompleted                   0                       # number of work items this cpu completed
297system.cpu0.fetch.icacheStallCycles             20419                       # Number of cycles fetch is stalled on an Icache miss
298system.cpu0.fetch.Insts                        481443                       # Number of instructions fetch has processed
299system.cpu0.fetch.Branches                      81450                       # Number of branches that fetch encountered
300system.cpu0.fetch.predictedBranches             76247                       # Number of branches that fetch has predicted taken
301system.cpu0.fetch.Cycles                       165590                       # Number of cycles fetch has run and was not squashing or blocked
302system.cpu0.fetch.SquashCycles                   2709                       # Number of cycles fetch has spent squashing
303system.cpu0.fetch.MiscStallCycles                   3                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
304system.cpu0.fetch.PendingTrapStallCycles         2214                       # Number of stall cycles due to pending traps
305system.cpu0.fetch.CacheLines                     7225                       # Number of cache lines fetched
306system.cpu0.fetch.IcacheSquashes                  649                       # Number of outstanding Icache misses that were squashed
307system.cpu0.fetch.rateDist::samples            189580                       # Number of instructions fetched each cycle (Total)
308system.cpu0.fetch.rateDist::mean             2.539524                       # Number of instructions fetched each cycle (Total)
309system.cpu0.fetch.rateDist::stdev            2.227640                       # Number of instructions fetched each cycle (Total)
310system.cpu0.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
311system.cpu0.fetch.rateDist::0                   32064     16.91%     16.91% # Number of instructions fetched each cycle (Total)
312system.cpu0.fetch.rateDist::1                   77818     41.05%     57.96% # Number of instructions fetched each cycle (Total)
313system.cpu0.fetch.rateDist::2                     818      0.43%     58.39% # Number of instructions fetched each cycle (Total)
314system.cpu0.fetch.rateDist::3                    1146      0.60%     59.00% # Number of instructions fetched each cycle (Total)
315system.cpu0.fetch.rateDist::4                     623      0.33%     59.33% # Number of instructions fetched each cycle (Total)
316system.cpu0.fetch.rateDist::5                   72992     38.50%     97.83% # Number of instructions fetched each cycle (Total)
317system.cpu0.fetch.rateDist::6                     703      0.37%     98.20% # Number of instructions fetched each cycle (Total)
318system.cpu0.fetch.rateDist::7                     447      0.24%     98.43% # Number of instructions fetched each cycle (Total)
319system.cpu0.fetch.rateDist::8                    2969      1.57%    100.00% # Number of instructions fetched each cycle (Total)
320system.cpu0.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
321system.cpu0.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
322system.cpu0.fetch.rateDist::max_value               8                       # Number of instructions fetched each cycle (Total)
323system.cpu0.fetch.rateDist::total              189580                       # Number of instructions fetched each cycle (Total)
324system.cpu0.fetch.branchRate                 0.377277                       # Number of branch fetches per cycle
325system.cpu0.fetch.rate                       2.230049                       # Number of inst fetches per cycle
326system.cpu0.decode.IdleCycles                   15778                       # Number of cycles decode is idle
327system.cpu0.decode.BlockedCycles                19697                       # Number of cycles decode is blocked
328system.cpu0.decode.RunCycles                   152079                       # Number of cycles decode is running
329system.cpu0.decode.UnblockCycles                  672                       # Number of cycles decode is unblocking
330system.cpu0.decode.SquashCycles                  1354                       # Number of cycles decode is squashing
331system.cpu0.decode.DecodedInsts                469796                       # Number of instructions handled by decode
332system.cpu0.rename.SquashCycles                  1354                       # Number of cycles rename is squashing
333system.cpu0.rename.IdleCycles                   16409                       # Number of cycles rename is idle
334system.cpu0.rename.BlockCycles                   2266                       # Number of cycles rename is blocking
335system.cpu0.rename.serializeStallCycles         15970                       # count of cycles rename stalled for serializing inst
336system.cpu0.rename.RunCycles                   152076                       # Number of cycles rename is running
337system.cpu0.rename.UnblockCycles                 1505                       # Number of cycles rename is unblocking
338system.cpu0.rename.RenamedInsts                466337                       # Number of instructions processed by rename
339system.cpu0.rename.IQFullEvents                    21                       # Number of times rename has blocked due to IQ full
340system.cpu0.rename.LQFullEvents                    17                       # Number of times rename has blocked due to LQ full
341system.cpu0.rename.SQFullEvents                  1001                       # Number of times rename has blocked due to SQ full
342system.cpu0.rename.RenamedOperands             319451                       # Number of destination operands rename has renamed
343system.cpu0.rename.RenameLookups               929999                       # Number of register rename lookups that rename has made
344system.cpu0.rename.int_rename_lookups          702902                       # Number of integer rename lookups
345system.cpu0.rename.CommittedMaps               305355                       # Number of HB maps that are committed
346system.cpu0.rename.UndoneMaps                   14096                       # Number of HB maps that are undone due to squashing
347system.cpu0.rename.serializingInsts               900                       # count of serializing insts renamed
348system.cpu0.rename.tempSerializingInsts           908                       # count of temporary serializing insts renamed
349system.cpu0.rename.skidInsts                     4587                       # count of insts added to the skid buffer
350system.cpu0.memDep0.insertedLoads              148758                       # Number of loads inserted to the mem dependence unit.
351system.cpu0.memDep0.insertedStores              75265                       # Number of stores inserted to the mem dependence unit.
352system.cpu0.memDep0.conflictingLoads            72519                       # Number of conflicting loads.
353system.cpu0.memDep0.conflictingStores           72258                       # Number of conflicting stores.
354system.cpu0.iq.iqInstsAdded                    390345                       # Number of instructions added to the IQ (excludes non-spec)
355system.cpu0.iq.iqNonSpecInstsAdded                967                       # Number of non-speculative instructions added to the IQ
356system.cpu0.iq.iqInstsIssued                   386997                       # Number of instructions issued
357system.cpu0.iq.iqSquashedInstsIssued               24                       # Number of squashed instructions issued
358system.cpu0.iq.iqSquashedInstsExamined          12329                       # Number of squashed instructions iterated over during squash; mainly for profiling
359system.cpu0.iq.iqSquashedOperandsExamined        11208                       # Number of squashed operands that are examined and possibly removed from graph
360system.cpu0.iq.iqSquashedNonSpecRemoved           408                       # Number of squashed non-spec instructions that were removed
361system.cpu0.iq.issued_per_cycle::samples       189580                       # Number of insts issued each cycle
362system.cpu0.iq.issued_per_cycle::mean        2.041339                       # Number of insts issued each cycle
363system.cpu0.iq.issued_per_cycle::stdev       1.140292                       # Number of insts issued each cycle
364system.cpu0.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
365system.cpu0.iq.issued_per_cycle::0              35140     18.54%     18.54% # Number of insts issued each cycle
366system.cpu0.iq.issued_per_cycle::1               4258      2.25%     20.78% # Number of insts issued each cycle
367system.cpu0.iq.issued_per_cycle::2              73622     38.83%     59.62% # Number of insts issued each cycle
368system.cpu0.iq.issued_per_cycle::3              73334     38.68%     98.30% # Number of insts issued each cycle
369system.cpu0.iq.issued_per_cycle::4               1646      0.87%     99.17% # Number of insts issued each cycle
370system.cpu0.iq.issued_per_cycle::5                901      0.48%     99.64% # Number of insts issued each cycle
371system.cpu0.iq.issued_per_cycle::6                423      0.22%     99.86% # Number of insts issued each cycle
372system.cpu0.iq.issued_per_cycle::7                182      0.10%     99.96% # Number of insts issued each cycle
373system.cpu0.iq.issued_per_cycle::8                 74      0.04%    100.00% # Number of insts issued each cycle
374system.cpu0.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
375system.cpu0.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
376system.cpu0.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
377system.cpu0.iq.issued_per_cycle::total         189580                       # Number of insts issued each cycle
378system.cpu0.iq.fu_full::No_OpClass                  0      0.00%      0.00% # attempts to use FU when none available
379system.cpu0.iq.fu_full::IntAlu                     91     32.73%     32.73% # attempts to use FU when none available
380system.cpu0.iq.fu_full::IntMult                     0      0.00%     32.73% # attempts to use FU when none available
381system.cpu0.iq.fu_full::IntDiv                      0      0.00%     32.73% # attempts to use FU when none available
382system.cpu0.iq.fu_full::FloatAdd                    0      0.00%     32.73% # attempts to use FU when none available
383system.cpu0.iq.fu_full::FloatCmp                    0      0.00%     32.73% # attempts to use FU when none available
384system.cpu0.iq.fu_full::FloatCvt                    0      0.00%     32.73% # attempts to use FU when none available
385system.cpu0.iq.fu_full::FloatMult                   0      0.00%     32.73% # attempts to use FU when none available
386system.cpu0.iq.fu_full::FloatDiv                    0      0.00%     32.73% # attempts to use FU when none available
387system.cpu0.iq.fu_full::FloatSqrt                   0      0.00%     32.73% # attempts to use FU when none available
388system.cpu0.iq.fu_full::SimdAdd                     0      0.00%     32.73% # attempts to use FU when none available
389system.cpu0.iq.fu_full::SimdAddAcc                  0      0.00%     32.73% # attempts to use FU when none available
390system.cpu0.iq.fu_full::SimdAlu                     0      0.00%     32.73% # attempts to use FU when none available
391system.cpu0.iq.fu_full::SimdCmp                     0      0.00%     32.73% # attempts to use FU when none available
392system.cpu0.iq.fu_full::SimdCvt                     0      0.00%     32.73% # attempts to use FU when none available
393system.cpu0.iq.fu_full::SimdMisc                    0      0.00%     32.73% # attempts to use FU when none available
394system.cpu0.iq.fu_full::SimdMult                    0      0.00%     32.73% # attempts to use FU when none available
395system.cpu0.iq.fu_full::SimdMultAcc                 0      0.00%     32.73% # attempts to use FU when none available
396system.cpu0.iq.fu_full::SimdShift                   0      0.00%     32.73% # attempts to use FU when none available
397system.cpu0.iq.fu_full::SimdShiftAcc                0      0.00%     32.73% # attempts to use FU when none available
398system.cpu0.iq.fu_full::SimdSqrt                    0      0.00%     32.73% # attempts to use FU when none available
399system.cpu0.iq.fu_full::SimdFloatAdd                0      0.00%     32.73% # attempts to use FU when none available
400system.cpu0.iq.fu_full::SimdFloatAlu                0      0.00%     32.73% # attempts to use FU when none available
401system.cpu0.iq.fu_full::SimdFloatCmp                0      0.00%     32.73% # attempts to use FU when none available
402system.cpu0.iq.fu_full::SimdFloatCvt                0      0.00%     32.73% # attempts to use FU when none available
403system.cpu0.iq.fu_full::SimdFloatDiv                0      0.00%     32.73% # attempts to use FU when none available
404system.cpu0.iq.fu_full::SimdFloatMisc               0      0.00%     32.73% # attempts to use FU when none available
405system.cpu0.iq.fu_full::SimdFloatMult               0      0.00%     32.73% # attempts to use FU when none available
406system.cpu0.iq.fu_full::SimdFloatMultAcc            0      0.00%     32.73% # attempts to use FU when none available
407system.cpu0.iq.fu_full::SimdFloatSqrt               0      0.00%     32.73% # attempts to use FU when none available
408system.cpu0.iq.fu_full::MemRead                    84     30.22%     62.95% # attempts to use FU when none available
409system.cpu0.iq.fu_full::MemWrite                  103     37.05%    100.00% # attempts to use FU when none available
410system.cpu0.iq.fu_full::IprAccess                   0      0.00%    100.00% # attempts to use FU when none available
411system.cpu0.iq.fu_full::InstPrefetch                0      0.00%    100.00% # attempts to use FU when none available
412system.cpu0.iq.FU_type_0::No_OpClass                0      0.00%      0.00% # Type of FU issued
413system.cpu0.iq.FU_type_0::IntAlu               164205     42.43%     42.43% # Type of FU issued
414system.cpu0.iq.FU_type_0::IntMult                   0      0.00%     42.43% # Type of FU issued
415system.cpu0.iq.FU_type_0::IntDiv                    0      0.00%     42.43% # Type of FU issued
416system.cpu0.iq.FU_type_0::FloatAdd                  0      0.00%     42.43% # Type of FU issued
417system.cpu0.iq.FU_type_0::FloatCmp                  0      0.00%     42.43% # Type of FU issued
418system.cpu0.iq.FU_type_0::FloatCvt                  0      0.00%     42.43% # Type of FU issued
419system.cpu0.iq.FU_type_0::FloatMult                 0      0.00%     42.43% # Type of FU issued
420system.cpu0.iq.FU_type_0::FloatDiv                  0      0.00%     42.43% # Type of FU issued
421system.cpu0.iq.FU_type_0::FloatSqrt                 0      0.00%     42.43% # Type of FU issued
422system.cpu0.iq.FU_type_0::SimdAdd                   0      0.00%     42.43% # Type of FU issued
423system.cpu0.iq.FU_type_0::SimdAddAcc                0      0.00%     42.43% # Type of FU issued
424system.cpu0.iq.FU_type_0::SimdAlu                   0      0.00%     42.43% # Type of FU issued
425system.cpu0.iq.FU_type_0::SimdCmp                   0      0.00%     42.43% # Type of FU issued
426system.cpu0.iq.FU_type_0::SimdCvt                   0      0.00%     42.43% # Type of FU issued
427system.cpu0.iq.FU_type_0::SimdMisc                  0      0.00%     42.43% # Type of FU issued
428system.cpu0.iq.FU_type_0::SimdMult                  0      0.00%     42.43% # Type of FU issued
429system.cpu0.iq.FU_type_0::SimdMultAcc               0      0.00%     42.43% # Type of FU issued
430system.cpu0.iq.FU_type_0::SimdShift                 0      0.00%     42.43% # Type of FU issued
431system.cpu0.iq.FU_type_0::SimdShiftAcc              0      0.00%     42.43% # Type of FU issued
432system.cpu0.iq.FU_type_0::SimdSqrt                  0      0.00%     42.43% # Type of FU issued
433system.cpu0.iq.FU_type_0::SimdFloatAdd              0      0.00%     42.43% # Type of FU issued
434system.cpu0.iq.FU_type_0::SimdFloatAlu              0      0.00%     42.43% # Type of FU issued
435system.cpu0.iq.FU_type_0::SimdFloatCmp              0      0.00%     42.43% # Type of FU issued
436system.cpu0.iq.FU_type_0::SimdFloatCvt              0      0.00%     42.43% # Type of FU issued
437system.cpu0.iq.FU_type_0::SimdFloatDiv              0      0.00%     42.43% # Type of FU issued
438system.cpu0.iq.FU_type_0::SimdFloatMisc             0      0.00%     42.43% # Type of FU issued
439system.cpu0.iq.FU_type_0::SimdFloatMult             0      0.00%     42.43% # Type of FU issued
440system.cpu0.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     42.43% # Type of FU issued
441system.cpu0.iq.FU_type_0::SimdFloatSqrt             0      0.00%     42.43% # Type of FU issued
442system.cpu0.iq.FU_type_0::MemRead              148197     38.29%     80.72% # Type of FU issued
443system.cpu0.iq.FU_type_0::MemWrite              74595     19.28%    100.00% # Type of FU issued
444system.cpu0.iq.FU_type_0::IprAccess                 0      0.00%    100.00% # Type of FU issued
445system.cpu0.iq.FU_type_0::InstPrefetch              0      0.00%    100.00% # Type of FU issued
446system.cpu0.iq.FU_type_0::total                386997                       # Type of FU issued
447system.cpu0.iq.rate                          1.792574                       # Inst issue rate
448system.cpu0.iq.fu_busy_cnt                        278                       # FU busy when requested
449system.cpu0.iq.fu_busy_rate                  0.000718                       # FU busy rate (busy events/executed inst)
450system.cpu0.iq.int_inst_queue_reads            963876                       # Number of integer instruction queue reads
451system.cpu0.iq.int_inst_queue_writes           403692                       # Number of integer instruction queue writes
452system.cpu0.iq.int_inst_queue_wakeup_accesses       385100                       # Number of integer instruction queue wakeup accesses
453system.cpu0.iq.fp_inst_queue_reads                  0                       # Number of floating instruction queue reads
454system.cpu0.iq.fp_inst_queue_writes                 0                       # Number of floating instruction queue writes
455system.cpu0.iq.fp_inst_queue_wakeup_accesses            0                       # Number of floating instruction queue wakeup accesses
456system.cpu0.iq.int_alu_accesses                387275                       # Number of integer alu accesses
457system.cpu0.iq.fp_alu_accesses                      0                       # Number of floating point alu accesses
458system.cpu0.iew.lsq.thread0.forwLoads           71895                       # Number of loads that had data forwarded from stores
459system.cpu0.iew.lsq.thread0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
460system.cpu0.iew.lsq.thread0.squashedLoads         2491                       # Number of loads squashed
461system.cpu0.iew.lsq.thread0.ignoredResponses            3                       # Number of memory responses ignored because the instruction is squashed
462system.cpu0.iew.lsq.thread0.memOrderViolation           53                       # Number of memory ordering violations
463system.cpu0.iew.lsq.thread0.squashedStores         1625                       # Number of stores squashed
464system.cpu0.iew.lsq.thread0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
465system.cpu0.iew.lsq.thread0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
466system.cpu0.iew.lsq.thread0.rescheduledLoads            0                       # Number of loads that were rescheduled
467system.cpu0.iew.lsq.thread0.cacheBlocked            9                       # Number of times an access to memory failed due to the cache being blocked
468system.cpu0.iew.iewIdleCycles                       0                       # Number of cycles IEW is idle
469system.cpu0.iew.iewSquashCycles                  1354                       # Number of cycles IEW is squashing
470system.cpu0.iew.iewBlockCycles                   2232                       # Number of cycles IEW is blocking
471system.cpu0.iew.iewUnblockCycles                   35                       # Number of cycles IEW is unblocking
472system.cpu0.iew.iewDispatchedInsts             464248                       # Number of instructions dispatched to IQ
473system.cpu0.iew.iewDispSquashedInsts              186                       # Number of squashed instructions skipped by dispatch
474system.cpu0.iew.iewDispLoadInsts               148758                       # Number of dispatched load instructions
475system.cpu0.iew.iewDispStoreInsts               75265                       # Number of dispatched store instructions
476system.cpu0.iew.iewDispNonSpecInsts               846                       # Number of dispatched non-speculative instructions
477system.cpu0.iew.iewIQFullEvents                    40                       # Number of times the IQ has become full, causing a stall
478system.cpu0.iew.iewLSQFullEvents                    0                       # Number of times the LSQ has become full, causing a stall
479system.cpu0.iew.memOrderViolationEvents            53                       # Number of memory order violations
480system.cpu0.iew.predictedTakenIncorrect           333                       # Number of branches that were predicted taken incorrectly
481system.cpu0.iew.predictedNotTakenIncorrect         1104                       # Number of branches that were predicted not taken incorrectly
482system.cpu0.iew.branchMispredicts                1437                       # Number of branch mispredicts detected at execute
483system.cpu0.iew.iewExecutedInsts               385946                       # Number of executed instructions
484system.cpu0.iew.iewExecLoadInsts               147890                       # Number of load instructions executed
485system.cpu0.iew.iewExecSquashedInsts             1051                       # Number of squashed instructions skipped in execute
486system.cpu0.iew.exec_swp                            0                       # number of swp insts executed
487system.cpu0.iew.exec_nop                        72936                       # number of nop insts executed
488system.cpu0.iew.exec_refs                      222349                       # number of memory reference insts executed
489system.cpu0.iew.exec_branches                   76534                       # Number of branches executed
490system.cpu0.iew.exec_stores                     74459                       # Number of stores executed
491system.cpu0.iew.exec_rate                    1.787706                       # Inst execution rate
492system.cpu0.iew.wb_sent                        385475                       # cumulative count of insts sent to commit
493system.cpu0.iew.wb_count                       385100                       # cumulative count of insts written-back
494system.cpu0.iew.wb_producers                   228400                       # num instructions producing a value
495system.cpu0.iew.wb_consumers                   231722                       # num instructions consuming a value
496system.cpu0.iew.wb_penalized                        0                       # number of instrctions required to write to 'other' IQ
497system.cpu0.iew.wb_rate                      1.783787                       # insts written-back per cycle
498system.cpu0.iew.wb_fanout                    0.985664                       # average fanout of values written-back
499system.cpu0.iew.wb_penalized_rate                   0                       # fraction of instructions written-back that wrote to 'other' IQ
500system.cpu0.commit.commitSquashedInsts          13801                       # The number of squashed insts skipped by commit
501system.cpu0.commit.commitNonSpecStalls            559                       # The number of times commit has been forced to stall to communicate backwards
502system.cpu0.commit.branchMispredicts             1205                       # The number of times a branch was mispredicted
503system.cpu0.commit.committed_per_cycle::samples       186928                       # Number of insts commited each cycle
504system.cpu0.commit.committed_per_cycle::mean     2.409398                       # Number of insts commited each cycle
505system.cpu0.commit.committed_per_cycle::stdev     2.152220                       # Number of insts commited each cycle
506system.cpu0.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
507system.cpu0.commit.committed_per_cycle::0        35407     18.94%     18.94% # Number of insts commited each cycle
508system.cpu0.commit.committed_per_cycle::1        75555     40.42%     59.36% # Number of insts commited each cycle
509system.cpu0.commit.committed_per_cycle::2         1920      1.03%     60.39% # Number of insts commited each cycle
510system.cpu0.commit.committed_per_cycle::3          633      0.34%     60.73% # Number of insts commited each cycle
511system.cpu0.commit.committed_per_cycle::4          494      0.26%     60.99% # Number of insts commited each cycle
512system.cpu0.commit.committed_per_cycle::5        71651     38.33%     99.32% # Number of insts commited each cycle
513system.cpu0.commit.committed_per_cycle::6          511      0.27%     99.60% # Number of insts commited each cycle
514system.cpu0.commit.committed_per_cycle::7          263      0.14%     99.74% # Number of insts commited each cycle
515system.cpu0.commit.committed_per_cycle::8          494      0.26%    100.00% # Number of insts commited each cycle
516system.cpu0.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
517system.cpu0.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
518system.cpu0.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
519system.cpu0.commit.committed_per_cycle::total       186928                       # Number of insts commited each cycle
520system.cpu0.commit.committedInsts              450384                       # Number of instructions committed
521system.cpu0.commit.committedOps                450384                       # Number of ops (including micro ops) committed
522system.cpu0.commit.swp_count                        0                       # Number of s/w prefetches committed
523system.cpu0.commit.refs                        219907                       # Number of memory references committed
524system.cpu0.commit.loads                       146267                       # Number of loads committed
525system.cpu0.commit.membars                         84                       # Number of memory barriers committed
526system.cpu0.commit.branches                     75527                       # Number of branches committed
527system.cpu0.commit.fp_insts                         0                       # Number of committed floating point instructions.
528system.cpu0.commit.int_insts                   303686                       # Number of committed integer instructions.
529system.cpu0.commit.function_calls                 223                       # Number of function calls committed.
530system.cpu0.commit.op_class_0::No_OpClass        72259     16.04%     16.04% # Class of committed instruction
531system.cpu0.commit.op_class_0::IntAlu          158134     35.11%     51.15% # Class of committed instruction
532system.cpu0.commit.op_class_0::IntMult              0      0.00%     51.15% # Class of committed instruction
533system.cpu0.commit.op_class_0::IntDiv               0      0.00%     51.15% # Class of committed instruction
534system.cpu0.commit.op_class_0::FloatAdd             0      0.00%     51.15% # Class of committed instruction
535system.cpu0.commit.op_class_0::FloatCmp             0      0.00%     51.15% # Class of committed instruction
536system.cpu0.commit.op_class_0::FloatCvt             0      0.00%     51.15% # Class of committed instruction
537system.cpu0.commit.op_class_0::FloatMult            0      0.00%     51.15% # Class of committed instruction
538system.cpu0.commit.op_class_0::FloatDiv             0      0.00%     51.15% # Class of committed instruction
539system.cpu0.commit.op_class_0::FloatSqrt            0      0.00%     51.15% # Class of committed instruction
540system.cpu0.commit.op_class_0::SimdAdd              0      0.00%     51.15% # Class of committed instruction
541system.cpu0.commit.op_class_0::SimdAddAcc            0      0.00%     51.15% # Class of committed instruction
542system.cpu0.commit.op_class_0::SimdAlu              0      0.00%     51.15% # Class of committed instruction
543system.cpu0.commit.op_class_0::SimdCmp              0      0.00%     51.15% # Class of committed instruction
544system.cpu0.commit.op_class_0::SimdCvt              0      0.00%     51.15% # Class of committed instruction
545system.cpu0.commit.op_class_0::SimdMisc             0      0.00%     51.15% # Class of committed instruction
546system.cpu0.commit.op_class_0::SimdMult             0      0.00%     51.15% # Class of committed instruction
547system.cpu0.commit.op_class_0::SimdMultAcc            0      0.00%     51.15% # Class of committed instruction
548system.cpu0.commit.op_class_0::SimdShift            0      0.00%     51.15% # Class of committed instruction
549system.cpu0.commit.op_class_0::SimdShiftAcc            0      0.00%     51.15% # Class of committed instruction
550system.cpu0.commit.op_class_0::SimdSqrt             0      0.00%     51.15% # Class of committed instruction
551system.cpu0.commit.op_class_0::SimdFloatAdd            0      0.00%     51.15% # Class of committed instruction
552system.cpu0.commit.op_class_0::SimdFloatAlu            0      0.00%     51.15% # Class of committed instruction
553system.cpu0.commit.op_class_0::SimdFloatCmp            0      0.00%     51.15% # Class of committed instruction
554system.cpu0.commit.op_class_0::SimdFloatCvt            0      0.00%     51.15% # Class of committed instruction
555system.cpu0.commit.op_class_0::SimdFloatDiv            0      0.00%     51.15% # Class of committed instruction
556system.cpu0.commit.op_class_0::SimdFloatMisc            0      0.00%     51.15% # Class of committed instruction
557system.cpu0.commit.op_class_0::SimdFloatMult            0      0.00%     51.15% # Class of committed instruction
558system.cpu0.commit.op_class_0::SimdFloatMultAcc            0      0.00%     51.15% # Class of committed instruction
559system.cpu0.commit.op_class_0::SimdFloatSqrt            0      0.00%     51.15% # Class of committed instruction
560system.cpu0.commit.op_class_0::MemRead         146351     32.49%     83.65% # Class of committed instruction
561system.cpu0.commit.op_class_0::MemWrite         73640     16.35%    100.00% # Class of committed instruction
562system.cpu0.commit.op_class_0::IprAccess            0      0.00%    100.00% # Class of committed instruction
563system.cpu0.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
564system.cpu0.commit.op_class_0::total           450384                       # Class of committed instruction
565system.cpu0.commit.bw_lim_events                  494                       # number cycles where commit BW limit reached
566system.cpu0.rob.rob_reads                      649458                       # The number of ROB reads
567system.cpu0.rob.rob_writes                     931043                       # The number of ROB writes
568system.cpu0.timesIdled                            314                       # Number of times that the entire CPU went into an idle state and unscheduled itself
569system.cpu0.idleCycles                          26309                       # Total number of cycles that the CPU has spent unscheduled due to idling
570system.cpu0.committedInsts                     378041                       # Number of Instructions Simulated
571system.cpu0.committedOps                       378041                       # Number of Ops (including micro ops) Simulated
572system.cpu0.cpi                              0.571073                       # CPI: Cycles Per Instruction
573system.cpu0.cpi_total                        0.571073                       # CPI: Total CPI of All Threads
574system.cpu0.ipc                              1.751090                       # IPC: Instructions Per Cycle
575system.cpu0.ipc_total                        1.751090                       # IPC: Total IPC of All Threads
576system.cpu0.int_regfile_reads                  690199                       # number of integer regfile reads
577system.cpu0.int_regfile_writes                 311415                       # number of integer regfile writes
578system.cpu0.fp_regfile_reads                      192                       # number of floating regfile reads
579system.cpu0.misc_regfile_reads                 224240                       # number of misc regfile reads
580system.cpu0.misc_regfile_writes                   564                       # number of misc regfile writes
581system.cpu0.dcache.tags.replacements                2                       # number of replacements
582system.cpu0.dcache.tags.tagsinuse          140.939988                       # Cycle average of tags in use
583system.cpu0.dcache.tags.total_refs             148370                       # Total number of references to valid blocks.
584system.cpu0.dcache.tags.sampled_refs              171                       # Sample count of references to valid blocks.
585system.cpu0.dcache.tags.avg_refs           867.660819                       # Average number of references to valid blocks.
586system.cpu0.dcache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
587system.cpu0.dcache.tags.occ_blocks::cpu0.data   140.939988                       # Average occupied blocks per requestor
588system.cpu0.dcache.tags.occ_percent::cpu0.data     0.275273                       # Average percentage of cache occupancy
589system.cpu0.dcache.tags.occ_percent::total     0.275273                       # Average percentage of cache occupancy
590system.cpu0.dcache.tags.occ_task_id_blocks::1024          169                       # Occupied blocks per task id
591system.cpu0.dcache.tags.age_task_id_blocks_1024::0           18                       # Occupied blocks per task id
592system.cpu0.dcache.tags.age_task_id_blocks_1024::1           67                       # Occupied blocks per task id
593system.cpu0.dcache.tags.age_task_id_blocks_1024::2           84                       # Occupied blocks per task id
594system.cpu0.dcache.tags.occ_task_id_percent::1024     0.330078                       # Percentage of cache occupancy per task id
595system.cpu0.dcache.tags.tag_accesses           598524                       # Number of tag accesses
596system.cpu0.dcache.tags.data_accesses          598524                       # Number of data accesses
597system.cpu0.dcache.ReadReq_hits::cpu0.data        75399                       # number of ReadReq hits
598system.cpu0.dcache.ReadReq_hits::total          75399                       # number of ReadReq hits
599system.cpu0.dcache.WriteReq_hits::cpu0.data        73059                       # number of WriteReq hits
600system.cpu0.dcache.WriteReq_hits::total         73059                       # number of WriteReq hits
601system.cpu0.dcache.SwapReq_hits::cpu0.data           21                       # number of SwapReq hits
602system.cpu0.dcache.SwapReq_hits::total             21                       # number of SwapReq hits
603system.cpu0.dcache.demand_hits::cpu0.data       148458                       # number of demand (read+write) hits
604system.cpu0.dcache.demand_hits::total          148458                       # number of demand (read+write) hits
605system.cpu0.dcache.overall_hits::cpu0.data       148458                       # number of overall hits
606system.cpu0.dcache.overall_hits::total         148458                       # number of overall hits
607system.cpu0.dcache.ReadReq_misses::cpu0.data          514                       # number of ReadReq misses
608system.cpu0.dcache.ReadReq_misses::total          514                       # number of ReadReq misses
609system.cpu0.dcache.WriteReq_misses::cpu0.data          539                       # number of WriteReq misses
610system.cpu0.dcache.WriteReq_misses::total          539                       # number of WriteReq misses
611system.cpu0.dcache.SwapReq_misses::cpu0.data           21                       # number of SwapReq misses
612system.cpu0.dcache.SwapReq_misses::total           21                       # number of SwapReq misses
613system.cpu0.dcache.demand_misses::cpu0.data         1053                       # number of demand (read+write) misses
614system.cpu0.dcache.demand_misses::total          1053                       # number of demand (read+write) misses
615system.cpu0.dcache.overall_misses::cpu0.data         1053                       # number of overall misses
616system.cpu0.dcache.overall_misses::total         1053                       # number of overall misses
617system.cpu0.dcache.ReadReq_miss_latency::cpu0.data     17626915                       # number of ReadReq miss cycles
618system.cpu0.dcache.ReadReq_miss_latency::total     17626915                       # number of ReadReq miss cycles
619system.cpu0.dcache.WriteReq_miss_latency::cpu0.data     36442515                       # number of WriteReq miss cycles
620system.cpu0.dcache.WriteReq_miss_latency::total     36442515                       # number of WriteReq miss cycles
621system.cpu0.dcache.SwapReq_miss_latency::cpu0.data       680000                       # number of SwapReq miss cycles
622system.cpu0.dcache.SwapReq_miss_latency::total       680000                       # number of SwapReq miss cycles
623system.cpu0.dcache.demand_miss_latency::cpu0.data     54069430                       # number of demand (read+write) miss cycles
624system.cpu0.dcache.demand_miss_latency::total     54069430                       # number of demand (read+write) miss cycles
625system.cpu0.dcache.overall_miss_latency::cpu0.data     54069430                       # number of overall miss cycles
626system.cpu0.dcache.overall_miss_latency::total     54069430                       # number of overall miss cycles
627system.cpu0.dcache.ReadReq_accesses::cpu0.data        75913                       # number of ReadReq accesses(hits+misses)
628system.cpu0.dcache.ReadReq_accesses::total        75913                       # number of ReadReq accesses(hits+misses)
629system.cpu0.dcache.WriteReq_accesses::cpu0.data        73598                       # number of WriteReq accesses(hits+misses)
630system.cpu0.dcache.WriteReq_accesses::total        73598                       # number of WriteReq accesses(hits+misses)
631system.cpu0.dcache.SwapReq_accesses::cpu0.data           42                       # number of SwapReq accesses(hits+misses)
632system.cpu0.dcache.SwapReq_accesses::total           42                       # number of SwapReq accesses(hits+misses)
633system.cpu0.dcache.demand_accesses::cpu0.data       149511                       # number of demand (read+write) accesses
634system.cpu0.dcache.demand_accesses::total       149511                       # number of demand (read+write) accesses
635system.cpu0.dcache.overall_accesses::cpu0.data       149511                       # number of overall (read+write) accesses
636system.cpu0.dcache.overall_accesses::total       149511                       # number of overall (read+write) accesses
637system.cpu0.dcache.ReadReq_miss_rate::cpu0.data     0.006771                       # miss rate for ReadReq accesses
638system.cpu0.dcache.ReadReq_miss_rate::total     0.006771                       # miss rate for ReadReq accesses
639system.cpu0.dcache.WriteReq_miss_rate::cpu0.data     0.007324                       # miss rate for WriteReq accesses
640system.cpu0.dcache.WriteReq_miss_rate::total     0.007324                       # miss rate for WriteReq accesses
641system.cpu0.dcache.SwapReq_miss_rate::cpu0.data     0.500000                       # miss rate for SwapReq accesses
642system.cpu0.dcache.SwapReq_miss_rate::total     0.500000                       # miss rate for SwapReq accesses
643system.cpu0.dcache.demand_miss_rate::cpu0.data     0.007043                       # miss rate for demand accesses
644system.cpu0.dcache.demand_miss_rate::total     0.007043                       # miss rate for demand accesses
645system.cpu0.dcache.overall_miss_rate::cpu0.data     0.007043                       # miss rate for overall accesses
646system.cpu0.dcache.overall_miss_rate::total     0.007043                       # miss rate for overall accesses
647system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 34293.608949                       # average ReadReq miss latency
648system.cpu0.dcache.ReadReq_avg_miss_latency::total 34293.608949                       # average ReadReq miss latency
649system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 67611.345083                       # average WriteReq miss latency
650system.cpu0.dcache.WriteReq_avg_miss_latency::total 67611.345083                       # average WriteReq miss latency
651system.cpu0.dcache.SwapReq_avg_miss_latency::cpu0.data 32380.952381                       # average SwapReq miss latency
652system.cpu0.dcache.SwapReq_avg_miss_latency::total 32380.952381                       # average SwapReq miss latency
653system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 51347.986705                       # average overall miss latency
654system.cpu0.dcache.demand_avg_miss_latency::total 51347.986705                       # average overall miss latency
655system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 51347.986705                       # average overall miss latency
656system.cpu0.dcache.overall_avg_miss_latency::total 51347.986705                       # average overall miss latency
657system.cpu0.dcache.blocked_cycles::no_mshrs         1036                       # number of cycles access was blocked
658system.cpu0.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
659system.cpu0.dcache.blocked::no_mshrs               13                       # number of cycles access was blocked
660system.cpu0.dcache.blocked::no_targets              0                       # number of cycles access was blocked
661system.cpu0.dcache.avg_blocked_cycles::no_mshrs    79.692308                       # average number of cycles each access was blocked
662system.cpu0.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
663system.cpu0.dcache.fast_writes                      0                       # number of fast writes performed
664system.cpu0.dcache.cache_copies                     0                       # number of cache copies performed
665system.cpu0.dcache.writebacks::writebacks            1                       # number of writebacks
666system.cpu0.dcache.writebacks::total                1                       # number of writebacks
667system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data          330                       # number of ReadReq MSHR hits
668system.cpu0.dcache.ReadReq_mshr_hits::total          330                       # number of ReadReq MSHR hits
669system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data          362                       # number of WriteReq MSHR hits
670system.cpu0.dcache.WriteReq_mshr_hits::total          362                       # number of WriteReq MSHR hits
671system.cpu0.dcache.demand_mshr_hits::cpu0.data          692                       # number of demand (read+write) MSHR hits
672system.cpu0.dcache.demand_mshr_hits::total          692                       # number of demand (read+write) MSHR hits
673system.cpu0.dcache.overall_mshr_hits::cpu0.data          692                       # number of overall MSHR hits
674system.cpu0.dcache.overall_mshr_hits::total          692                       # number of overall MSHR hits
675system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data          184                       # number of ReadReq MSHR misses
676system.cpu0.dcache.ReadReq_mshr_misses::total          184                       # number of ReadReq MSHR misses
677system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data          177                       # number of WriteReq MSHR misses
678system.cpu0.dcache.WriteReq_mshr_misses::total          177                       # number of WriteReq MSHR misses
679system.cpu0.dcache.SwapReq_mshr_misses::cpu0.data           21                       # number of SwapReq MSHR misses
680system.cpu0.dcache.SwapReq_mshr_misses::total           21                       # number of SwapReq MSHR misses
681system.cpu0.dcache.demand_mshr_misses::cpu0.data          361                       # number of demand (read+write) MSHR misses
682system.cpu0.dcache.demand_mshr_misses::total          361                       # number of demand (read+write) MSHR misses
683system.cpu0.dcache.overall_mshr_misses::cpu0.data          361                       # number of overall MSHR misses
684system.cpu0.dcache.overall_mshr_misses::total          361                       # number of overall MSHR misses
685system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data      6770753                       # number of ReadReq MSHR miss cycles
686system.cpu0.dcache.ReadReq_mshr_miss_latency::total      6770753                       # number of ReadReq MSHR miss cycles
687system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data      8530978                       # number of WriteReq MSHR miss cycles
688system.cpu0.dcache.WriteReq_mshr_miss_latency::total      8530978                       # number of WriteReq MSHR miss cycles
689system.cpu0.dcache.SwapReq_mshr_miss_latency::cpu0.data       646500                       # number of SwapReq MSHR miss cycles
690system.cpu0.dcache.SwapReq_mshr_miss_latency::total       646500                       # number of SwapReq MSHR miss cycles
691system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data     15301731                       # number of demand (read+write) MSHR miss cycles
692system.cpu0.dcache.demand_mshr_miss_latency::total     15301731                       # number of demand (read+write) MSHR miss cycles
693system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data     15301731                       # number of overall MSHR miss cycles
694system.cpu0.dcache.overall_mshr_miss_latency::total     15301731                       # number of overall MSHR miss cycles
695system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data     0.002424                       # mshr miss rate for ReadReq accesses
696system.cpu0.dcache.ReadReq_mshr_miss_rate::total     0.002424                       # mshr miss rate for ReadReq accesses
697system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data     0.002405                       # mshr miss rate for WriteReq accesses
698system.cpu0.dcache.WriteReq_mshr_miss_rate::total     0.002405                       # mshr miss rate for WriteReq accesses
699system.cpu0.dcache.SwapReq_mshr_miss_rate::cpu0.data     0.500000                       # mshr miss rate for SwapReq accesses
700system.cpu0.dcache.SwapReq_mshr_miss_rate::total     0.500000                       # mshr miss rate for SwapReq accesses
701system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data     0.002415                       # mshr miss rate for demand accesses
702system.cpu0.dcache.demand_mshr_miss_rate::total     0.002415                       # mshr miss rate for demand accesses
703system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data     0.002415                       # mshr miss rate for overall accesses
704system.cpu0.dcache.overall_mshr_miss_rate::total     0.002415                       # mshr miss rate for overall accesses
705system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 36797.570652                       # average ReadReq mshr miss latency
706system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 36797.570652                       # average ReadReq mshr miss latency
707system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 48197.615819                       # average WriteReq mshr miss latency
708system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 48197.615819                       # average WriteReq mshr miss latency
709system.cpu0.dcache.SwapReq_avg_mshr_miss_latency::cpu0.data 30785.714286                       # average SwapReq mshr miss latency
710system.cpu0.dcache.SwapReq_avg_mshr_miss_latency::total 30785.714286                       # average SwapReq mshr miss latency
711system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 42387.066482                       # average overall mshr miss latency
712system.cpu0.dcache.demand_avg_mshr_miss_latency::total 42387.066482                       # average overall mshr miss latency
713system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 42387.066482                       # average overall mshr miss latency
714system.cpu0.dcache.overall_avg_mshr_miss_latency::total 42387.066482                       # average overall mshr miss latency
715system.cpu0.dcache.no_allocate_misses               0                       # Number of misses that were no-allocate
716system.cpu0.icache.tags.replacements              323                       # number of replacements
717system.cpu0.icache.tags.tagsinuse          240.188663                       # Cycle average of tags in use
718system.cpu0.icache.tags.total_refs               6428                       # Total number of references to valid blocks.
719system.cpu0.icache.tags.sampled_refs              614                       # Sample count of references to valid blocks.
720system.cpu0.icache.tags.avg_refs            10.469055                       # Average number of references to valid blocks.
721system.cpu0.icache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
722system.cpu0.icache.tags.occ_blocks::cpu0.inst   240.188663                       # Average occupied blocks per requestor
723system.cpu0.icache.tags.occ_percent::cpu0.inst     0.469118                       # Average percentage of cache occupancy
724system.cpu0.icache.tags.occ_percent::total     0.469118                       # Average percentage of cache occupancy
725system.cpu0.icache.tags.occ_task_id_blocks::1024          291                       # Occupied blocks per task id
726system.cpu0.icache.tags.age_task_id_blocks_1024::0           58                       # Occupied blocks per task id
727system.cpu0.icache.tags.age_task_id_blocks_1024::1          176                       # Occupied blocks per task id
728system.cpu0.icache.tags.age_task_id_blocks_1024::2           57                       # Occupied blocks per task id
729system.cpu0.icache.tags.occ_task_id_percent::1024     0.568359                       # Percentage of cache occupancy per task id
730system.cpu0.icache.tags.tag_accesses             7839                       # Number of tag accesses
731system.cpu0.icache.tags.data_accesses            7839                       # Number of data accesses
732system.cpu0.icache.ReadReq_hits::cpu0.inst         6428                       # number of ReadReq hits
733system.cpu0.icache.ReadReq_hits::total           6428                       # number of ReadReq hits
734system.cpu0.icache.demand_hits::cpu0.inst         6428                       # number of demand (read+write) hits
735system.cpu0.icache.demand_hits::total            6428                       # number of demand (read+write) hits
736system.cpu0.icache.overall_hits::cpu0.inst         6428                       # number of overall hits
737system.cpu0.icache.overall_hits::total           6428                       # number of overall hits
738system.cpu0.icache.ReadReq_misses::cpu0.inst          797                       # number of ReadReq misses
739system.cpu0.icache.ReadReq_misses::total          797                       # number of ReadReq misses
740system.cpu0.icache.demand_misses::cpu0.inst          797                       # number of demand (read+write) misses
741system.cpu0.icache.demand_misses::total           797                       # number of demand (read+write) misses
742system.cpu0.icache.overall_misses::cpu0.inst          797                       # number of overall misses
743system.cpu0.icache.overall_misses::total          797                       # number of overall misses
744system.cpu0.icache.ReadReq_miss_latency::cpu0.inst     40514746                       # number of ReadReq miss cycles
745system.cpu0.icache.ReadReq_miss_latency::total     40514746                       # number of ReadReq miss cycles
746system.cpu0.icache.demand_miss_latency::cpu0.inst     40514746                       # number of demand (read+write) miss cycles
747system.cpu0.icache.demand_miss_latency::total     40514746                       # number of demand (read+write) miss cycles
748system.cpu0.icache.overall_miss_latency::cpu0.inst     40514746                       # number of overall miss cycles
749system.cpu0.icache.overall_miss_latency::total     40514746                       # number of overall miss cycles
750system.cpu0.icache.ReadReq_accesses::cpu0.inst         7225                       # number of ReadReq accesses(hits+misses)
751system.cpu0.icache.ReadReq_accesses::total         7225                       # number of ReadReq accesses(hits+misses)
752system.cpu0.icache.demand_accesses::cpu0.inst         7225                       # number of demand (read+write) accesses
753system.cpu0.icache.demand_accesses::total         7225                       # number of demand (read+write) accesses
754system.cpu0.icache.overall_accesses::cpu0.inst         7225                       # number of overall (read+write) accesses
755system.cpu0.icache.overall_accesses::total         7225                       # number of overall (read+write) accesses
756system.cpu0.icache.ReadReq_miss_rate::cpu0.inst     0.110311                       # miss rate for ReadReq accesses
757system.cpu0.icache.ReadReq_miss_rate::total     0.110311                       # miss rate for ReadReq accesses
758system.cpu0.icache.demand_miss_rate::cpu0.inst     0.110311                       # miss rate for demand accesses
759system.cpu0.icache.demand_miss_rate::total     0.110311                       # miss rate for demand accesses
760system.cpu0.icache.overall_miss_rate::cpu0.inst     0.110311                       # miss rate for overall accesses
761system.cpu0.icache.overall_miss_rate::total     0.110311                       # miss rate for overall accesses
762system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 50834.060226                       # average ReadReq miss latency
763system.cpu0.icache.ReadReq_avg_miss_latency::total 50834.060226                       # average ReadReq miss latency
764system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 50834.060226                       # average overall miss latency
765system.cpu0.icache.demand_avg_miss_latency::total 50834.060226                       # average overall miss latency
766system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 50834.060226                       # average overall miss latency
767system.cpu0.icache.overall_avg_miss_latency::total 50834.060226                       # average overall miss latency
768system.cpu0.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
769system.cpu0.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
770system.cpu0.icache.blocked::no_mshrs                0                       # number of cycles access was blocked
771system.cpu0.icache.blocked::no_targets              0                       # number of cycles access was blocked
772system.cpu0.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
773system.cpu0.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
774system.cpu0.icache.fast_writes                      0                       # number of fast writes performed
775system.cpu0.icache.cache_copies                     0                       # number of cache copies performed
776system.cpu0.icache.ReadReq_mshr_hits::cpu0.inst          182                       # number of ReadReq MSHR hits
777system.cpu0.icache.ReadReq_mshr_hits::total          182                       # number of ReadReq MSHR hits
778system.cpu0.icache.demand_mshr_hits::cpu0.inst          182                       # number of demand (read+write) MSHR hits
779system.cpu0.icache.demand_mshr_hits::total          182                       # number of demand (read+write) MSHR hits
780system.cpu0.icache.overall_mshr_hits::cpu0.inst          182                       # number of overall MSHR hits
781system.cpu0.icache.overall_mshr_hits::total          182                       # number of overall MSHR hits
782system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst          615                       # number of ReadReq MSHR misses
783system.cpu0.icache.ReadReq_mshr_misses::total          615                       # number of ReadReq MSHR misses
784system.cpu0.icache.demand_mshr_misses::cpu0.inst          615                       # number of demand (read+write) MSHR misses
785system.cpu0.icache.demand_mshr_misses::total          615                       # number of demand (read+write) MSHR misses
786system.cpu0.icache.overall_mshr_misses::cpu0.inst          615                       # number of overall MSHR misses
787system.cpu0.icache.overall_mshr_misses::total          615                       # number of overall MSHR misses
788system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst     31043001                       # number of ReadReq MSHR miss cycles
789system.cpu0.icache.ReadReq_mshr_miss_latency::total     31043001                       # number of ReadReq MSHR miss cycles
790system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst     31043001                       # number of demand (read+write) MSHR miss cycles
791system.cpu0.icache.demand_mshr_miss_latency::total     31043001                       # number of demand (read+write) MSHR miss cycles
792system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst     31043001                       # number of overall MSHR miss cycles
793system.cpu0.icache.overall_mshr_miss_latency::total     31043001                       # number of overall MSHR miss cycles
794system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst     0.085121                       # mshr miss rate for ReadReq accesses
795system.cpu0.icache.ReadReq_mshr_miss_rate::total     0.085121                       # mshr miss rate for ReadReq accesses
796system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst     0.085121                       # mshr miss rate for demand accesses
797system.cpu0.icache.demand_mshr_miss_rate::total     0.085121                       # mshr miss rate for demand accesses
798system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst     0.085121                       # mshr miss rate for overall accesses
799system.cpu0.icache.overall_mshr_miss_rate::total     0.085121                       # mshr miss rate for overall accesses
800system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 50476.424390                       # average ReadReq mshr miss latency
801system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 50476.424390                       # average ReadReq mshr miss latency
802system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 50476.424390                       # average overall mshr miss latency
803system.cpu0.icache.demand_avg_mshr_miss_latency::total 50476.424390                       # average overall mshr miss latency
804system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 50476.424390                       # average overall mshr miss latency
805system.cpu0.icache.overall_avg_mshr_miss_latency::total 50476.424390                       # average overall mshr miss latency
806system.cpu0.icache.no_allocate_misses               0                       # Number of misses that were no-allocate
807system.cpu1.branchPred.lookups                  52261                       # Number of BP lookups
808system.cpu1.branchPred.condPredicted            48386                       # Number of conditional branches predicted
809system.cpu1.branchPred.condIncorrect             1341                       # Number of conditional branches incorrect
810system.cpu1.branchPred.BTBLookups               44394                       # Number of BTB lookups
811system.cpu1.branchPred.BTBHits                  43169                       # Number of BTB hits
812system.cpu1.branchPred.BTBCorrect                   0                       # Number of correct BTB predictions (this stat may not work properly.
813system.cpu1.branchPred.BTBHitPct            97.240618                       # BTB Hit Percentage
814system.cpu1.branchPred.usedRAS                    906                       # Number of times the RAS was used to get a target.
815system.cpu1.branchPred.RASInCorrect               231                       # Number of incorrect RAS predictions.
816system.cpu1.numCycles                          162232                       # number of cpu cycles simulated
817system.cpu1.numWorkItemsStarted                     0                       # number of work items this cpu started
818system.cpu1.numWorkItemsCompleted                   0                       # number of work items this cpu completed
819system.cpu1.fetch.icacheStallCycles             31153                       # Number of cycles fetch is stalled on an Icache miss
820system.cpu1.fetch.Insts                        288417                       # Number of instructions fetch has processed
821system.cpu1.fetch.Branches                      52261                       # Number of branches that fetch encountered
822system.cpu1.fetch.predictedBranches             44075                       # Number of branches that fetch has predicted taken
823system.cpu1.fetch.Cycles                       122623                       # Number of cycles fetch has run and was not squashing or blocked
824system.cpu1.fetch.SquashCycles                   2833                       # Number of cycles fetch has spent squashing
825system.cpu1.fetch.MiscStallCycles                   3                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
826system.cpu1.fetch.NoActiveThreadStallCycles           10                       # Number of stall cycles due to no active thread to fetch from
827system.cpu1.fetch.PendingTrapStallCycles         1159                       # Number of stall cycles due to pending traps
828system.cpu1.fetch.CacheLines                    21623                       # Number of cache lines fetched
829system.cpu1.fetch.IcacheSquashes                  472                       # Number of outstanding Icache misses that were squashed
830system.cpu1.fetch.rateDist::samples            156364                       # Number of instructions fetched each cycle (Total)
831system.cpu1.fetch.rateDist::mean             1.844523                       # Number of instructions fetched each cycle (Total)
832system.cpu1.fetch.rateDist::stdev            2.218152                       # Number of instructions fetched each cycle (Total)
833system.cpu1.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
834system.cpu1.fetch.rateDist::0                   56063     35.85%     35.85% # Number of instructions fetched each cycle (Total)
835system.cpu1.fetch.rateDist::1                   50599     32.36%     68.21% # Number of instructions fetched each cycle (Total)
836system.cpu1.fetch.rateDist::2                    6236      3.99%     72.20% # Number of instructions fetched each cycle (Total)
837system.cpu1.fetch.rateDist::3                    3531      2.26%     74.46% # Number of instructions fetched each cycle (Total)
838system.cpu1.fetch.rateDist::4                     937      0.60%     75.06% # Number of instructions fetched each cycle (Total)
839system.cpu1.fetch.rateDist::5                   32564     20.83%     95.89% # Number of instructions fetched each cycle (Total)
840system.cpu1.fetch.rateDist::6                    1222      0.78%     96.67% # Number of instructions fetched each cycle (Total)
841system.cpu1.fetch.rateDist::7                     843      0.54%     97.21% # Number of instructions fetched each cycle (Total)
842system.cpu1.fetch.rateDist::8                    4369      2.79%    100.00% # Number of instructions fetched each cycle (Total)
843system.cpu1.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
844system.cpu1.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
845system.cpu1.fetch.rateDist::max_value               8                       # Number of instructions fetched each cycle (Total)
846system.cpu1.fetch.rateDist::total              156364                       # Number of instructions fetched each cycle (Total)
847system.cpu1.fetch.branchRate                 0.322137                       # Number of branch fetches per cycle
848system.cpu1.fetch.rate                       1.777806                       # Number of inst fetches per cycle
849system.cpu1.decode.IdleCycles                   18077                       # Number of cycles decode is idle
850system.cpu1.decode.BlockedCycles                54814                       # Number of cycles decode is blocked
851system.cpu1.decode.RunCycles                    78767                       # Number of cycles decode is running
852system.cpu1.decode.UnblockCycles                 3280                       # Number of cycles decode is unblocking
853system.cpu1.decode.SquashCycles                  1416                       # Number of cycles decode is squashing
854system.cpu1.decode.DecodedInsts                271927                       # Number of instructions handled by decode
855system.cpu1.rename.SquashCycles                  1416                       # Number of cycles rename is squashing
856system.cpu1.rename.IdleCycles                   18807                       # Number of cycles rename is idle
857system.cpu1.rename.BlockCycles                  25020                       # Number of cycles rename is blocking
858system.cpu1.rename.serializeStallCycles         13667                       # count of cycles rename stalled for serializing inst
859system.cpu1.rename.RunCycles                    79411                       # Number of cycles rename is running
860system.cpu1.rename.UnblockCycles                18033                       # Number of cycles rename is unblocking
861system.cpu1.rename.RenamedInsts                268621                       # Number of instructions processed by rename
862system.cpu1.rename.IQFullEvents                 15397                       # Number of times rename has blocked due to IQ full
863system.cpu1.rename.LQFullEvents                    31                       # Number of times rename has blocked due to LQ full
864system.cpu1.rename.FullRegisterEvents               6                       # Number of times there has been no free registers
865system.cpu1.rename.RenamedOperands             189765                       # Number of destination operands rename has renamed
866system.cpu1.rename.RenameLookups               514915                       # Number of register rename lookups that rename has made
867system.cpu1.rename.int_rename_lookups          401460                       # Number of integer rename lookups
868system.cpu1.rename.CommittedMaps               175087                       # Number of HB maps that are committed
869system.cpu1.rename.UndoneMaps                   14678                       # Number of HB maps that are undone due to squashing
870system.cpu1.rename.serializingInsts              1212                       # count of serializing insts renamed
871system.cpu1.rename.tempSerializingInsts          1278                       # count of temporary serializing insts renamed
872system.cpu1.rename.skidInsts                    22640                       # count of insts added to the skid buffer
873system.cpu1.memDep0.insertedLoads               74986                       # Number of loads inserted to the mem dependence unit.
874system.cpu1.memDep0.insertedStores              35614                       # Number of stores inserted to the mem dependence unit.
875system.cpu1.memDep0.conflictingLoads            35483                       # Number of conflicting loads.
876system.cpu1.memDep0.conflictingStores           30428                       # Number of conflicting stores.
877system.cpu1.iq.iqInstsAdded                    223482                       # Number of instructions added to the IQ (excludes non-spec)
878system.cpu1.iq.iqNonSpecInstsAdded               6146                       # Number of non-speculative instructions added to the IQ
879system.cpu1.iq.iqInstsIssued                   225009                       # Number of instructions issued
880system.cpu1.iq.iqSquashedInstsIssued               16                       # Number of squashed instructions issued
881system.cpu1.iq.iqSquashedInstsExamined          12719                       # Number of squashed instructions iterated over during squash; mainly for profiling
882system.cpu1.iq.iqSquashedOperandsExamined        10743                       # Number of squashed operands that are examined and possibly removed from graph
883system.cpu1.iq.iqSquashedNonSpecRemoved           680                       # Number of squashed non-spec instructions that were removed
884system.cpu1.iq.issued_per_cycle::samples       156364                       # Number of insts issued each cycle
885system.cpu1.iq.issued_per_cycle::mean        1.439008                       # Number of insts issued each cycle
886system.cpu1.iq.issued_per_cycle::stdev       1.385420                       # Number of insts issued each cycle
887system.cpu1.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
888system.cpu1.iq.issued_per_cycle::0              59519     38.06%     38.06% # Number of insts issued each cycle
889system.cpu1.iq.issued_per_cycle::1              20894     13.36%     51.43% # Number of insts issued each cycle
890system.cpu1.iq.issued_per_cycle::2              35016     22.39%     73.82% # Number of insts issued each cycle
891system.cpu1.iq.issued_per_cycle::3              34585     22.12%     95.94% # Number of insts issued each cycle
892system.cpu1.iq.issued_per_cycle::4               3417      2.19%     98.12% # Number of insts issued each cycle
893system.cpu1.iq.issued_per_cycle::5               1600      1.02%     99.15% # Number of insts issued each cycle
894system.cpu1.iq.issued_per_cycle::6                882      0.56%     99.71% # Number of insts issued each cycle
895system.cpu1.iq.issued_per_cycle::7                240      0.15%     99.87% # Number of insts issued each cycle
896system.cpu1.iq.issued_per_cycle::8                211      0.13%    100.00% # Number of insts issued each cycle
897system.cpu1.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
898system.cpu1.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
899system.cpu1.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
900system.cpu1.iq.issued_per_cycle::total         156364                       # Number of insts issued each cycle
901system.cpu1.iq.fu_full::No_OpClass                  0      0.00%      0.00% # attempts to use FU when none available
902system.cpu1.iq.fu_full::IntAlu                     92     27.88%     27.88% # attempts to use FU when none available
903system.cpu1.iq.fu_full::IntMult                     0      0.00%     27.88% # attempts to use FU when none available
904system.cpu1.iq.fu_full::IntDiv                      0      0.00%     27.88% # attempts to use FU when none available
905system.cpu1.iq.fu_full::FloatAdd                    0      0.00%     27.88% # attempts to use FU when none available
906system.cpu1.iq.fu_full::FloatCmp                    0      0.00%     27.88% # attempts to use FU when none available
907system.cpu1.iq.fu_full::FloatCvt                    0      0.00%     27.88% # attempts to use FU when none available
908system.cpu1.iq.fu_full::FloatMult                   0      0.00%     27.88% # attempts to use FU when none available
909system.cpu1.iq.fu_full::FloatDiv                    0      0.00%     27.88% # attempts to use FU when none available
910system.cpu1.iq.fu_full::FloatSqrt                   0      0.00%     27.88% # attempts to use FU when none available
911system.cpu1.iq.fu_full::SimdAdd                     0      0.00%     27.88% # attempts to use FU when none available
912system.cpu1.iq.fu_full::SimdAddAcc                  0      0.00%     27.88% # attempts to use FU when none available
913system.cpu1.iq.fu_full::SimdAlu                     0      0.00%     27.88% # attempts to use FU when none available
914system.cpu1.iq.fu_full::SimdCmp                     0      0.00%     27.88% # attempts to use FU when none available
915system.cpu1.iq.fu_full::SimdCvt                     0      0.00%     27.88% # attempts to use FU when none available
916system.cpu1.iq.fu_full::SimdMisc                    0      0.00%     27.88% # attempts to use FU when none available
917system.cpu1.iq.fu_full::SimdMult                    0      0.00%     27.88% # attempts to use FU when none available
918system.cpu1.iq.fu_full::SimdMultAcc                 0      0.00%     27.88% # attempts to use FU when none available
919system.cpu1.iq.fu_full::SimdShift                   0      0.00%     27.88% # attempts to use FU when none available
920system.cpu1.iq.fu_full::SimdShiftAcc                0      0.00%     27.88% # attempts to use FU when none available
921system.cpu1.iq.fu_full::SimdSqrt                    0      0.00%     27.88% # attempts to use FU when none available
922system.cpu1.iq.fu_full::SimdFloatAdd                0      0.00%     27.88% # attempts to use FU when none available
923system.cpu1.iq.fu_full::SimdFloatAlu                0      0.00%     27.88% # attempts to use FU when none available
924system.cpu1.iq.fu_full::SimdFloatCmp                0      0.00%     27.88% # attempts to use FU when none available
925system.cpu1.iq.fu_full::SimdFloatCvt                0      0.00%     27.88% # attempts to use FU when none available
926system.cpu1.iq.fu_full::SimdFloatDiv                0      0.00%     27.88% # attempts to use FU when none available
927system.cpu1.iq.fu_full::SimdFloatMisc               0      0.00%     27.88% # attempts to use FU when none available
928system.cpu1.iq.fu_full::SimdFloatMult               0      0.00%     27.88% # attempts to use FU when none available
929system.cpu1.iq.fu_full::SimdFloatMultAcc            0      0.00%     27.88% # attempts to use FU when none available
930system.cpu1.iq.fu_full::SimdFloatSqrt               0      0.00%     27.88% # attempts to use FU when none available
931system.cpu1.iq.fu_full::MemRead                    29      8.79%     36.67% # attempts to use FU when none available
932system.cpu1.iq.fu_full::MemWrite                  209     63.33%    100.00% # attempts to use FU when none available
933system.cpu1.iq.fu_full::IprAccess                   0      0.00%    100.00% # attempts to use FU when none available
934system.cpu1.iq.fu_full::InstPrefetch                0      0.00%    100.00% # attempts to use FU when none available
935system.cpu1.iq.FU_type_0::No_OpClass                0      0.00%      0.00% # Type of FU issued
936system.cpu1.iq.FU_type_0::IntAlu               110922     49.30%     49.30% # Type of FU issued
937system.cpu1.iq.FU_type_0::IntMult                   0      0.00%     49.30% # Type of FU issued
938system.cpu1.iq.FU_type_0::IntDiv                    0      0.00%     49.30% # Type of FU issued
939system.cpu1.iq.FU_type_0::FloatAdd                  0      0.00%     49.30% # Type of FU issued
940system.cpu1.iq.FU_type_0::FloatCmp                  0      0.00%     49.30% # Type of FU issued
941system.cpu1.iq.FU_type_0::FloatCvt                  0      0.00%     49.30% # Type of FU issued
942system.cpu1.iq.FU_type_0::FloatMult                 0      0.00%     49.30% # Type of FU issued
943system.cpu1.iq.FU_type_0::FloatDiv                  0      0.00%     49.30% # Type of FU issued
944system.cpu1.iq.FU_type_0::FloatSqrt                 0      0.00%     49.30% # Type of FU issued
945system.cpu1.iq.FU_type_0::SimdAdd                   0      0.00%     49.30% # Type of FU issued
946system.cpu1.iq.FU_type_0::SimdAddAcc                0      0.00%     49.30% # Type of FU issued
947system.cpu1.iq.FU_type_0::SimdAlu                   0      0.00%     49.30% # Type of FU issued
948system.cpu1.iq.FU_type_0::SimdCmp                   0      0.00%     49.30% # Type of FU issued
949system.cpu1.iq.FU_type_0::SimdCvt                   0      0.00%     49.30% # Type of FU issued
950system.cpu1.iq.FU_type_0::SimdMisc                  0      0.00%     49.30% # Type of FU issued
951system.cpu1.iq.FU_type_0::SimdMult                  0      0.00%     49.30% # Type of FU issued
952system.cpu1.iq.FU_type_0::SimdMultAcc               0      0.00%     49.30% # Type of FU issued
953system.cpu1.iq.FU_type_0::SimdShift                 0      0.00%     49.30% # Type of FU issued
954system.cpu1.iq.FU_type_0::SimdShiftAcc              0      0.00%     49.30% # Type of FU issued
955system.cpu1.iq.FU_type_0::SimdSqrt                  0      0.00%     49.30% # Type of FU issued
956system.cpu1.iq.FU_type_0::SimdFloatAdd              0      0.00%     49.30% # Type of FU issued
957system.cpu1.iq.FU_type_0::SimdFloatAlu              0      0.00%     49.30% # Type of FU issued
958system.cpu1.iq.FU_type_0::SimdFloatCmp              0      0.00%     49.30% # Type of FU issued
959system.cpu1.iq.FU_type_0::SimdFloatCvt              0      0.00%     49.30% # Type of FU issued
960system.cpu1.iq.FU_type_0::SimdFloatDiv              0      0.00%     49.30% # Type of FU issued
961system.cpu1.iq.FU_type_0::SimdFloatMisc             0      0.00%     49.30% # Type of FU issued
962system.cpu1.iq.FU_type_0::SimdFloatMult             0      0.00%     49.30% # Type of FU issued
963system.cpu1.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     49.30% # Type of FU issued
964system.cpu1.iq.FU_type_0::SimdFloatSqrt             0      0.00%     49.30% # Type of FU issued
965system.cpu1.iq.FU_type_0::MemRead               79078     35.14%     84.44% # Type of FU issued
966system.cpu1.iq.FU_type_0::MemWrite              35009     15.56%    100.00% # Type of FU issued
967system.cpu1.iq.FU_type_0::IprAccess                 0      0.00%    100.00% # Type of FU issued
968system.cpu1.iq.FU_type_0::InstPrefetch              0      0.00%    100.00% # Type of FU issued
969system.cpu1.iq.FU_type_0::total                225009                       # Type of FU issued
970system.cpu1.iq.rate                          1.386958                       # Inst issue rate
971system.cpu1.iq.fu_busy_cnt                        330                       # FU busy when requested
972system.cpu1.iq.fu_busy_rate                  0.001467                       # FU busy rate (busy events/executed inst)
973system.cpu1.iq.int_inst_queue_reads            606728                       # Number of integer instruction queue reads
974system.cpu1.iq.int_inst_queue_writes           242381                       # Number of integer instruction queue writes
975system.cpu1.iq.int_inst_queue_wakeup_accesses       223369                       # Number of integer instruction queue wakeup accesses
976system.cpu1.iq.fp_inst_queue_reads                  0                       # Number of floating instruction queue reads
977system.cpu1.iq.fp_inst_queue_writes                 0                       # Number of floating instruction queue writes
978system.cpu1.iq.fp_inst_queue_wakeup_accesses            0                       # Number of floating instruction queue wakeup accesses
979system.cpu1.iq.int_alu_accesses                225339                       # Number of integer alu accesses
980system.cpu1.iq.fp_alu_accesses                      0                       # Number of floating point alu accesses
981system.cpu1.iew.lsq.thread0.forwLoads           30296                       # Number of loads that had data forwarded from stores
982system.cpu1.iew.lsq.thread0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
983system.cpu1.iew.lsq.thread0.squashedLoads         2626                       # Number of loads squashed
984system.cpu1.iew.lsq.thread0.ignoredResponses            3                       # Number of memory responses ignored because the instruction is squashed
985system.cpu1.iew.lsq.thread0.memOrderViolation           34                       # Number of memory ordering violations
986system.cpu1.iew.lsq.thread0.squashedStores         1552                       # Number of stores squashed
987system.cpu1.iew.lsq.thread0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
988system.cpu1.iew.lsq.thread0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
989system.cpu1.iew.lsq.thread0.rescheduledLoads            0                       # Number of loads that were rescheduled
990system.cpu1.iew.lsq.thread0.cacheBlocked            0                       # Number of times an access to memory failed due to the cache being blocked
991system.cpu1.iew.iewIdleCycles                       0                       # Number of cycles IEW is idle
992system.cpu1.iew.iewSquashCycles                  1416                       # Number of cycles IEW is squashing
993system.cpu1.iew.iewBlockCycles                   7338                       # Number of cycles IEW is blocking
994system.cpu1.iew.iewUnblockCycles                   47                       # Number of cycles IEW is unblocking
995system.cpu1.iew.iewDispatchedInsts             266019                       # Number of instructions dispatched to IQ
996system.cpu1.iew.iewDispSquashedInsts              165                       # Number of squashed instructions skipped by dispatch
997system.cpu1.iew.iewDispLoadInsts                74986                       # Number of dispatched load instructions
998system.cpu1.iew.iewDispStoreInsts               35614                       # Number of dispatched store instructions
999system.cpu1.iew.iewDispNonSpecInsts              1143                       # Number of dispatched non-speculative instructions
1000system.cpu1.iew.iewIQFullEvents                    24                       # Number of times the IQ has become full, causing a stall
1001system.cpu1.iew.iewLSQFullEvents                    0                       # Number of times the LSQ has become full, causing a stall
1002system.cpu1.iew.memOrderViolationEvents            34                       # Number of memory order violations
1003system.cpu1.iew.predictedTakenIncorrect           453                       # Number of branches that were predicted taken incorrectly
1004system.cpu1.iew.predictedNotTakenIncorrect         1125                       # Number of branches that were predicted not taken incorrectly
1005system.cpu1.iew.branchMispredicts                1578                       # Number of branch mispredicts detected at execute
1006system.cpu1.iew.iewExecutedInsts               223948                       # Number of executed instructions
1007system.cpu1.iew.iewExecLoadInsts                74035                       # Number of load instructions executed
1008system.cpu1.iew.iewExecSquashedInsts             1061                       # Number of squashed instructions skipped in execute
1009system.cpu1.iew.exec_swp                            0                       # number of swp insts executed
1010system.cpu1.iew.exec_nop                        36391                       # number of nop insts executed
1011system.cpu1.iew.exec_refs                      108940                       # number of memory reference insts executed
1012system.cpu1.iew.exec_branches                   45914                       # Number of branches executed
1013system.cpu1.iew.exec_stores                     34905                       # Number of stores executed
1014system.cpu1.iew.exec_rate                    1.380418                       # Inst execution rate
1015system.cpu1.iew.wb_sent                        223649                       # cumulative count of insts sent to commit
1016system.cpu1.iew.wb_count                       223369                       # cumulative count of insts written-back
1017system.cpu1.iew.wb_producers                   126652                       # num instructions producing a value
1018system.cpu1.iew.wb_consumers                   133295                       # num instructions consuming a value
1019system.cpu1.iew.wb_penalized                        0                       # number of instrctions required to write to 'other' IQ
1020system.cpu1.iew.wb_rate                      1.376849                       # insts written-back per cycle
1021system.cpu1.iew.wb_fanout                    0.950163                       # average fanout of values written-back
1022system.cpu1.iew.wb_penalized_rate                   0                       # fraction of instructions written-back that wrote to 'other' IQ
1023system.cpu1.commit.commitSquashedInsts          14380                       # The number of squashed insts skipped by commit
1024system.cpu1.commit.commitNonSpecStalls           5466                       # The number of times commit has been forced to stall to communicate backwards
1025system.cpu1.commit.branchMispredicts             1341                       # The number of times a branch was mispredicted
1026system.cpu1.commit.committed_per_cycle::samples       153714                       # Number of insts commited each cycle
1027system.cpu1.commit.committed_per_cycle::mean     1.636819                       # Number of insts commited each cycle
1028system.cpu1.commit.committed_per_cycle::stdev     2.057713                       # Number of insts commited each cycle
1029system.cpu1.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
1030system.cpu1.commit.committed_per_cycle::0        64759     42.13%     42.13% # Number of insts commited each cycle
1031system.cpu1.commit.committed_per_cycle::1        42554     27.68%     69.81% # Number of insts commited each cycle
1032system.cpu1.commit.committed_per_cycle::2         5173      3.37%     73.18% # Number of insts commited each cycle
1033system.cpu1.commit.committed_per_cycle::3         6281      4.09%     77.26% # Number of insts commited each cycle
1034system.cpu1.commit.committed_per_cycle::4         1529      0.99%     78.26% # Number of insts commited each cycle
1035system.cpu1.commit.committed_per_cycle::5        30355     19.75%     98.01% # Number of insts commited each cycle
1036system.cpu1.commit.committed_per_cycle::6          785      0.51%     98.52% # Number of insts commited each cycle
1037system.cpu1.commit.committed_per_cycle::7          966      0.63%     99.15% # Number of insts commited each cycle
1038system.cpu1.commit.committed_per_cycle::8         1312      0.85%    100.00% # Number of insts commited each cycle
1039system.cpu1.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
1040system.cpu1.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
1041system.cpu1.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
1042system.cpu1.commit.committed_per_cycle::total       153714                       # Number of insts commited each cycle
1043system.cpu1.commit.committedInsts              251602                       # Number of instructions committed
1044system.cpu1.commit.committedOps                251602                       # Number of ops (including micro ops) committed
1045system.cpu1.commit.swp_count                        0                       # Number of s/w prefetches committed
1046system.cpu1.commit.refs                        106422                       # Number of memory references committed
1047system.cpu1.commit.loads                        72360                       # Number of loads committed
1048system.cpu1.commit.membars                       4751                       # Number of memory barriers committed
1049system.cpu1.commit.branches                     44778                       # Number of branches committed
1050system.cpu1.commit.fp_insts                         0                       # Number of committed floating point instructions.
1051system.cpu1.commit.int_insts                   173320                       # Number of committed integer instructions.
1052system.cpu1.commit.function_calls                 322                       # Number of function calls committed.
1053system.cpu1.commit.op_class_0::No_OpClass        35567     14.14%     14.14% # Class of committed instruction
1054system.cpu1.commit.op_class_0::IntAlu          104862     41.68%     55.81% # Class of committed instruction
1055system.cpu1.commit.op_class_0::IntMult              0      0.00%     55.81% # Class of committed instruction
1056system.cpu1.commit.op_class_0::IntDiv               0      0.00%     55.81% # Class of committed instruction
1057system.cpu1.commit.op_class_0::FloatAdd             0      0.00%     55.81% # Class of committed instruction
1058system.cpu1.commit.op_class_0::FloatCmp             0      0.00%     55.81% # Class of committed instruction
1059system.cpu1.commit.op_class_0::FloatCvt             0      0.00%     55.81% # Class of committed instruction
1060system.cpu1.commit.op_class_0::FloatMult            0      0.00%     55.81% # Class of committed instruction
1061system.cpu1.commit.op_class_0::FloatDiv             0      0.00%     55.81% # Class of committed instruction
1062system.cpu1.commit.op_class_0::FloatSqrt            0      0.00%     55.81% # Class of committed instruction
1063system.cpu1.commit.op_class_0::SimdAdd              0      0.00%     55.81% # Class of committed instruction
1064system.cpu1.commit.op_class_0::SimdAddAcc            0      0.00%     55.81% # Class of committed instruction
1065system.cpu1.commit.op_class_0::SimdAlu              0      0.00%     55.81% # Class of committed instruction
1066system.cpu1.commit.op_class_0::SimdCmp              0      0.00%     55.81% # Class of committed instruction
1067system.cpu1.commit.op_class_0::SimdCvt              0      0.00%     55.81% # Class of committed instruction
1068system.cpu1.commit.op_class_0::SimdMisc             0      0.00%     55.81% # Class of committed instruction
1069system.cpu1.commit.op_class_0::SimdMult             0      0.00%     55.81% # Class of committed instruction
1070system.cpu1.commit.op_class_0::SimdMultAcc            0      0.00%     55.81% # Class of committed instruction
1071system.cpu1.commit.op_class_0::SimdShift            0      0.00%     55.81% # Class of committed instruction
1072system.cpu1.commit.op_class_0::SimdShiftAcc            0      0.00%     55.81% # Class of committed instruction
1073system.cpu1.commit.op_class_0::SimdSqrt             0      0.00%     55.81% # Class of committed instruction
1074system.cpu1.commit.op_class_0::SimdFloatAdd            0      0.00%     55.81% # Class of committed instruction
1075system.cpu1.commit.op_class_0::SimdFloatAlu            0      0.00%     55.81% # Class of committed instruction
1076system.cpu1.commit.op_class_0::SimdFloatCmp            0      0.00%     55.81% # Class of committed instruction
1077system.cpu1.commit.op_class_0::SimdFloatCvt            0      0.00%     55.81% # Class of committed instruction
1078system.cpu1.commit.op_class_0::SimdFloatDiv            0      0.00%     55.81% # Class of committed instruction
1079system.cpu1.commit.op_class_0::SimdFloatMisc            0      0.00%     55.81% # Class of committed instruction
1080system.cpu1.commit.op_class_0::SimdFloatMult            0      0.00%     55.81% # Class of committed instruction
1081system.cpu1.commit.op_class_0::SimdFloatMultAcc            0      0.00%     55.81% # Class of committed instruction
1082system.cpu1.commit.op_class_0::SimdFloatSqrt            0      0.00%     55.81% # Class of committed instruction
1083system.cpu1.commit.op_class_0::MemRead          77111     30.65%     86.46% # Class of committed instruction
1084system.cpu1.commit.op_class_0::MemWrite         34062     13.54%    100.00% # Class of committed instruction
1085system.cpu1.commit.op_class_0::IprAccess            0      0.00%    100.00% # Class of committed instruction
1086system.cpu1.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
1087system.cpu1.commit.op_class_0::total           251602                       # Class of committed instruction
1088system.cpu1.commit.bw_lim_events                 1312                       # number cycles where commit BW limit reached
1089system.cpu1.rob.rob_reads                      417798                       # The number of ROB reads
1090system.cpu1.rob.rob_writes                     534614                       # The number of ROB writes
1091system.cpu1.timesIdled                            216                       # Number of times that the entire CPU went into an idle state and unscheduled itself
1092system.cpu1.idleCycles                           5868                       # Total number of cycles that the CPU has spent unscheduled due to idling
1093system.cpu1.quiesceCycles                       46290                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
1094system.cpu1.committedInsts                     211284                       # Number of Instructions Simulated
1095system.cpu1.committedOps                       211284                       # Number of Ops (including micro ops) Simulated
1096system.cpu1.cpi                              0.767839                       # CPI: Cycles Per Instruction
1097system.cpu1.cpi_total                        0.767839                       # CPI: Total CPI of All Threads
1098system.cpu1.ipc                              1.302357                       # IPC: Instructions Per Cycle
1099system.cpu1.ipc_total                        1.302357                       # IPC: Total IPC of All Threads
1100system.cpu1.int_regfile_reads                  386957                       # number of integer regfile reads
1101system.cpu1.int_regfile_writes                 181537                       # number of integer regfile writes
1102system.cpu1.fp_regfile_writes                      64                       # number of floating regfile writes
1103system.cpu1.misc_regfile_reads                 110600                       # number of misc regfile reads
1104system.cpu1.misc_regfile_writes                   648                       # number of misc regfile writes
1105system.cpu1.dcache.tags.replacements                0                       # number of replacements
1106system.cpu1.dcache.tags.tagsinuse           25.579817                       # Cycle average of tags in use
1107system.cpu1.dcache.tags.total_refs              40184                       # Total number of references to valid blocks.
1108system.cpu1.dcache.tags.sampled_refs               28                       # Sample count of references to valid blocks.
1109system.cpu1.dcache.tags.avg_refs          1435.142857                       # Average number of references to valid blocks.
1110system.cpu1.dcache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
1111system.cpu1.dcache.tags.occ_blocks::cpu1.data    25.579817                       # Average occupied blocks per requestor
1112system.cpu1.dcache.tags.occ_percent::cpu1.data     0.049961                       # Average percentage of cache occupancy
1113system.cpu1.dcache.tags.occ_percent::total     0.049961                       # Average percentage of cache occupancy
1114system.cpu1.dcache.tags.occ_task_id_blocks::1024           28                       # Occupied blocks per task id
1115system.cpu1.dcache.tags.age_task_id_blocks_1024::1           28                       # Occupied blocks per task id
1116system.cpu1.dcache.tags.occ_task_id_percent::1024     0.054688                       # Percentage of cache occupancy per task id
1117system.cpu1.dcache.tags.tag_accesses           311400                       # Number of tag accesses
1118system.cpu1.dcache.tags.data_accesses          311400                       # Number of data accesses
1119system.cpu1.dcache.ReadReq_hits::cpu1.data        43257                       # number of ReadReq hits
1120system.cpu1.dcache.ReadReq_hits::total          43257                       # number of ReadReq hits
1121system.cpu1.dcache.WriteReq_hits::cpu1.data        33840                       # number of WriteReq hits
1122system.cpu1.dcache.WriteReq_hits::total         33840                       # number of WriteReq hits
1123system.cpu1.dcache.SwapReq_hits::cpu1.data           12                       # number of SwapReq hits
1124system.cpu1.dcache.SwapReq_hits::total             12                       # number of SwapReq hits
1125system.cpu1.dcache.demand_hits::cpu1.data        77097                       # number of demand (read+write) hits
1126system.cpu1.dcache.demand_hits::total           77097                       # number of demand (read+write) hits
1127system.cpu1.dcache.overall_hits::cpu1.data        77097                       # number of overall hits
1128system.cpu1.dcache.overall_hits::total          77097                       # number of overall hits
1129system.cpu1.dcache.ReadReq_misses::cpu1.data          466                       # number of ReadReq misses
1130system.cpu1.dcache.ReadReq_misses::total          466                       # number of ReadReq misses
1131system.cpu1.dcache.WriteReq_misses::cpu1.data          153                       # number of WriteReq misses
1132system.cpu1.dcache.WriteReq_misses::total          153                       # number of WriteReq misses
1133system.cpu1.dcache.SwapReq_misses::cpu1.data           57                       # number of SwapReq misses
1134system.cpu1.dcache.SwapReq_misses::total           57                       # number of SwapReq misses
1135system.cpu1.dcache.demand_misses::cpu1.data          619                       # number of demand (read+write) misses
1136system.cpu1.dcache.demand_misses::total           619                       # number of demand (read+write) misses
1137system.cpu1.dcache.overall_misses::cpu1.data          619                       # number of overall misses
1138system.cpu1.dcache.overall_misses::total          619                       # number of overall misses
1139system.cpu1.dcache.ReadReq_miss_latency::cpu1.data      9865731                       # number of ReadReq miss cycles
1140system.cpu1.dcache.ReadReq_miss_latency::total      9865731                       # number of ReadReq miss cycles
1141system.cpu1.dcache.WriteReq_miss_latency::cpu1.data      3999011                       # number of WriteReq miss cycles
1142system.cpu1.dcache.WriteReq_miss_latency::total      3999011                       # number of WriteReq miss cycles
1143system.cpu1.dcache.SwapReq_miss_latency::cpu1.data       673507                       # number of SwapReq miss cycles
1144system.cpu1.dcache.SwapReq_miss_latency::total       673507                       # number of SwapReq miss cycles
1145system.cpu1.dcache.demand_miss_latency::cpu1.data     13864742                       # number of demand (read+write) miss cycles
1146system.cpu1.dcache.demand_miss_latency::total     13864742                       # number of demand (read+write) miss cycles
1147system.cpu1.dcache.overall_miss_latency::cpu1.data     13864742                       # number of overall miss cycles
1148system.cpu1.dcache.overall_miss_latency::total     13864742                       # number of overall miss cycles
1149system.cpu1.dcache.ReadReq_accesses::cpu1.data        43723                       # number of ReadReq accesses(hits+misses)
1150system.cpu1.dcache.ReadReq_accesses::total        43723                       # number of ReadReq accesses(hits+misses)
1151system.cpu1.dcache.WriteReq_accesses::cpu1.data        33993                       # number of WriteReq accesses(hits+misses)
1152system.cpu1.dcache.WriteReq_accesses::total        33993                       # number of WriteReq accesses(hits+misses)
1153system.cpu1.dcache.SwapReq_accesses::cpu1.data           69                       # number of SwapReq accesses(hits+misses)
1154system.cpu1.dcache.SwapReq_accesses::total           69                       # number of SwapReq accesses(hits+misses)
1155system.cpu1.dcache.demand_accesses::cpu1.data        77716                       # number of demand (read+write) accesses
1156system.cpu1.dcache.demand_accesses::total        77716                       # number of demand (read+write) accesses
1157system.cpu1.dcache.overall_accesses::cpu1.data        77716                       # number of overall (read+write) accesses
1158system.cpu1.dcache.overall_accesses::total        77716                       # number of overall (read+write) accesses
1159system.cpu1.dcache.ReadReq_miss_rate::cpu1.data     0.010658                       # miss rate for ReadReq accesses
1160system.cpu1.dcache.ReadReq_miss_rate::total     0.010658                       # miss rate for ReadReq accesses
1161system.cpu1.dcache.WriteReq_miss_rate::cpu1.data     0.004501                       # miss rate for WriteReq accesses
1162system.cpu1.dcache.WriteReq_miss_rate::total     0.004501                       # miss rate for WriteReq accesses
1163system.cpu1.dcache.SwapReq_miss_rate::cpu1.data     0.826087                       # miss rate for SwapReq accesses
1164system.cpu1.dcache.SwapReq_miss_rate::total     0.826087                       # miss rate for SwapReq accesses
1165system.cpu1.dcache.demand_miss_rate::cpu1.data     0.007965                       # miss rate for demand accesses
1166system.cpu1.dcache.demand_miss_rate::total     0.007965                       # miss rate for demand accesses
1167system.cpu1.dcache.overall_miss_rate::cpu1.data     0.007965                       # miss rate for overall accesses
1168system.cpu1.dcache.overall_miss_rate::total     0.007965                       # miss rate for overall accesses
1169system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 21171.096567                       # average ReadReq miss latency
1170system.cpu1.dcache.ReadReq_avg_miss_latency::total 21171.096567                       # average ReadReq miss latency
1171system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 26137.326797                       # average WriteReq miss latency
1172system.cpu1.dcache.WriteReq_avg_miss_latency::total 26137.326797                       # average WriteReq miss latency
1173system.cpu1.dcache.SwapReq_avg_miss_latency::cpu1.data 11815.912281                       # average SwapReq miss latency
1174system.cpu1.dcache.SwapReq_avg_miss_latency::total 11815.912281                       # average SwapReq miss latency
1175system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 22398.613893                       # average overall miss latency
1176system.cpu1.dcache.demand_avg_miss_latency::total 22398.613893                       # average overall miss latency
1177system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 22398.613893                       # average overall miss latency
1178system.cpu1.dcache.overall_avg_miss_latency::total 22398.613893                       # average overall miss latency
1179system.cpu1.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
1180system.cpu1.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1181system.cpu1.dcache.blocked::no_mshrs                0                       # number of cycles access was blocked
1182system.cpu1.dcache.blocked::no_targets              0                       # number of cycles access was blocked
1183system.cpu1.dcache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
1184system.cpu1.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1185system.cpu1.dcache.fast_writes                      0                       # number of fast writes performed
1186system.cpu1.dcache.cache_copies                     0                       # number of cache copies performed
1187system.cpu1.dcache.ReadReq_mshr_hits::cpu1.data          299                       # number of ReadReq MSHR hits
1188system.cpu1.dcache.ReadReq_mshr_hits::total          299                       # number of ReadReq MSHR hits
1189system.cpu1.dcache.WriteReq_mshr_hits::cpu1.data           45                       # number of WriteReq MSHR hits
1190system.cpu1.dcache.WriteReq_mshr_hits::total           45                       # number of WriteReq MSHR hits
1191system.cpu1.dcache.demand_mshr_hits::cpu1.data          344                       # number of demand (read+write) MSHR hits
1192system.cpu1.dcache.demand_mshr_hits::total          344                       # number of demand (read+write) MSHR hits
1193system.cpu1.dcache.overall_mshr_hits::cpu1.data          344                       # number of overall MSHR hits
1194system.cpu1.dcache.overall_mshr_hits::total          344                       # number of overall MSHR hits
1195system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data          167                       # number of ReadReq MSHR misses
1196system.cpu1.dcache.ReadReq_mshr_misses::total          167                       # number of ReadReq MSHR misses
1197system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data          108                       # number of WriteReq MSHR misses
1198system.cpu1.dcache.WriteReq_mshr_misses::total          108                       # number of WriteReq MSHR misses
1199system.cpu1.dcache.SwapReq_mshr_misses::cpu1.data           57                       # number of SwapReq MSHR misses
1200system.cpu1.dcache.SwapReq_mshr_misses::total           57                       # number of SwapReq MSHR misses
1201system.cpu1.dcache.demand_mshr_misses::cpu1.data          275                       # number of demand (read+write) MSHR misses
1202system.cpu1.dcache.demand_mshr_misses::total          275                       # number of demand (read+write) MSHR misses
1203system.cpu1.dcache.overall_mshr_misses::cpu1.data          275                       # number of overall MSHR misses
1204system.cpu1.dcache.overall_mshr_misses::total          275                       # number of overall MSHR misses
1205system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data      1943270                       # number of ReadReq MSHR miss cycles
1206system.cpu1.dcache.ReadReq_mshr_miss_latency::total      1943270                       # number of ReadReq MSHR miss cycles
1207system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data      1707489                       # number of WriteReq MSHR miss cycles
1208system.cpu1.dcache.WriteReq_mshr_miss_latency::total      1707489                       # number of WriteReq MSHR miss cycles
1209system.cpu1.dcache.SwapReq_mshr_miss_latency::cpu1.data       587993                       # number of SwapReq MSHR miss cycles
1210system.cpu1.dcache.SwapReq_mshr_miss_latency::total       587993                       # number of SwapReq MSHR miss cycles
1211system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data      3650759                       # number of demand (read+write) MSHR miss cycles
1212system.cpu1.dcache.demand_mshr_miss_latency::total      3650759                       # number of demand (read+write) MSHR miss cycles
1213system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data      3650759                       # number of overall MSHR miss cycles
1214system.cpu1.dcache.overall_mshr_miss_latency::total      3650759                       # number of overall MSHR miss cycles
1215system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data     0.003820                       # mshr miss rate for ReadReq accesses
1216system.cpu1.dcache.ReadReq_mshr_miss_rate::total     0.003820                       # mshr miss rate for ReadReq accesses
1217system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data     0.003177                       # mshr miss rate for WriteReq accesses
1218system.cpu1.dcache.WriteReq_mshr_miss_rate::total     0.003177                       # mshr miss rate for WriteReq accesses
1219system.cpu1.dcache.SwapReq_mshr_miss_rate::cpu1.data     0.826087                       # mshr miss rate for SwapReq accesses
1220system.cpu1.dcache.SwapReq_mshr_miss_rate::total     0.826087                       # mshr miss rate for SwapReq accesses
1221system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data     0.003539                       # mshr miss rate for demand accesses
1222system.cpu1.dcache.demand_mshr_miss_rate::total     0.003539                       # mshr miss rate for demand accesses
1223system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data     0.003539                       # mshr miss rate for overall accesses
1224system.cpu1.dcache.overall_mshr_miss_rate::total     0.003539                       # mshr miss rate for overall accesses
1225system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 11636.347305                       # average ReadReq mshr miss latency
1226system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 11636.347305                       # average ReadReq mshr miss latency
1227system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 15810.083333                       # average WriteReq mshr miss latency
1228system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 15810.083333                       # average WriteReq mshr miss latency
1229system.cpu1.dcache.SwapReq_avg_mshr_miss_latency::cpu1.data 10315.666667                       # average SwapReq mshr miss latency
1230system.cpu1.dcache.SwapReq_avg_mshr_miss_latency::total 10315.666667                       # average SwapReq mshr miss latency
1231system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 13275.487273                       # average overall mshr miss latency
1232system.cpu1.dcache.demand_avg_mshr_miss_latency::total 13275.487273                       # average overall mshr miss latency
1233system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 13275.487273                       # average overall mshr miss latency
1234system.cpu1.dcache.overall_avg_mshr_miss_latency::total 13275.487273                       # average overall mshr miss latency
1235system.cpu1.dcache.no_allocate_misses               0                       # Number of misses that were no-allocate
1236system.cpu1.icache.tags.replacements              385                       # number of replacements
1237system.cpu1.icache.tags.tagsinuse           83.683741                       # Cycle average of tags in use
1238system.cpu1.icache.tags.total_refs              21045                       # Total number of references to valid blocks.
1239system.cpu1.icache.tags.sampled_refs              497                       # Sample count of references to valid blocks.
1240system.cpu1.icache.tags.avg_refs            42.344064                       # Average number of references to valid blocks.
1241system.cpu1.icache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
1242system.cpu1.icache.tags.occ_blocks::cpu1.inst    83.683741                       # Average occupied blocks per requestor
1243system.cpu1.icache.tags.occ_percent::cpu1.inst     0.163445                       # Average percentage of cache occupancy
1244system.cpu1.icache.tags.occ_percent::total     0.163445                       # Average percentage of cache occupancy
1245system.cpu1.icache.tags.occ_task_id_blocks::1024          112                       # Occupied blocks per task id
1246system.cpu1.icache.tags.age_task_id_blocks_1024::0           11                       # Occupied blocks per task id
1247system.cpu1.icache.tags.age_task_id_blocks_1024::1          101                       # Occupied blocks per task id
1248system.cpu1.icache.tags.occ_task_id_percent::1024     0.218750                       # Percentage of cache occupancy per task id
1249system.cpu1.icache.tags.tag_accesses            22120                       # Number of tag accesses
1250system.cpu1.icache.tags.data_accesses           22120                       # Number of data accesses
1251system.cpu1.icache.ReadReq_hits::cpu1.inst        21045                       # number of ReadReq hits
1252system.cpu1.icache.ReadReq_hits::total          21045                       # number of ReadReq hits
1253system.cpu1.icache.demand_hits::cpu1.inst        21045                       # number of demand (read+write) hits
1254system.cpu1.icache.demand_hits::total           21045                       # number of demand (read+write) hits
1255system.cpu1.icache.overall_hits::cpu1.inst        21045                       # number of overall hits
1256system.cpu1.icache.overall_hits::total          21045                       # number of overall hits
1257system.cpu1.icache.ReadReq_misses::cpu1.inst          578                       # number of ReadReq misses
1258system.cpu1.icache.ReadReq_misses::total          578                       # number of ReadReq misses
1259system.cpu1.icache.demand_misses::cpu1.inst          578                       # number of demand (read+write) misses
1260system.cpu1.icache.demand_misses::total           578                       # number of demand (read+write) misses
1261system.cpu1.icache.overall_misses::cpu1.inst          578                       # number of overall misses
1262system.cpu1.icache.overall_misses::total          578                       # number of overall misses
1263system.cpu1.icache.ReadReq_miss_latency::cpu1.inst     14251747                       # number of ReadReq miss cycles
1264system.cpu1.icache.ReadReq_miss_latency::total     14251747                       # number of ReadReq miss cycles
1265system.cpu1.icache.demand_miss_latency::cpu1.inst     14251747                       # number of demand (read+write) miss cycles
1266system.cpu1.icache.demand_miss_latency::total     14251747                       # number of demand (read+write) miss cycles
1267system.cpu1.icache.overall_miss_latency::cpu1.inst     14251747                       # number of overall miss cycles
1268system.cpu1.icache.overall_miss_latency::total     14251747                       # number of overall miss cycles
1269system.cpu1.icache.ReadReq_accesses::cpu1.inst        21623                       # number of ReadReq accesses(hits+misses)
1270system.cpu1.icache.ReadReq_accesses::total        21623                       # number of ReadReq accesses(hits+misses)
1271system.cpu1.icache.demand_accesses::cpu1.inst        21623                       # number of demand (read+write) accesses
1272system.cpu1.icache.demand_accesses::total        21623                       # number of demand (read+write) accesses
1273system.cpu1.icache.overall_accesses::cpu1.inst        21623                       # number of overall (read+write) accesses
1274system.cpu1.icache.overall_accesses::total        21623                       # number of overall (read+write) accesses
1275system.cpu1.icache.ReadReq_miss_rate::cpu1.inst     0.026731                       # miss rate for ReadReq accesses
1276system.cpu1.icache.ReadReq_miss_rate::total     0.026731                       # miss rate for ReadReq accesses
1277system.cpu1.icache.demand_miss_rate::cpu1.inst     0.026731                       # miss rate for demand accesses
1278system.cpu1.icache.demand_miss_rate::total     0.026731                       # miss rate for demand accesses
1279system.cpu1.icache.overall_miss_rate::cpu1.inst     0.026731                       # miss rate for overall accesses
1280system.cpu1.icache.overall_miss_rate::total     0.026731                       # miss rate for overall accesses
1281system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 24657.001730                       # average ReadReq miss latency
1282system.cpu1.icache.ReadReq_avg_miss_latency::total 24657.001730                       # average ReadReq miss latency
1283system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 24657.001730                       # average overall miss latency
1284system.cpu1.icache.demand_avg_miss_latency::total 24657.001730                       # average overall miss latency
1285system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 24657.001730                       # average overall miss latency
1286system.cpu1.icache.overall_avg_miss_latency::total 24657.001730                       # average overall miss latency
1287system.cpu1.icache.blocked_cycles::no_mshrs          114                       # number of cycles access was blocked
1288system.cpu1.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1289system.cpu1.icache.blocked::no_mshrs                2                       # number of cycles access was blocked
1290system.cpu1.icache.blocked::no_targets              0                       # number of cycles access was blocked
1291system.cpu1.icache.avg_blocked_cycles::no_mshrs           57                       # average number of cycles each access was blocked
1292system.cpu1.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1293system.cpu1.icache.fast_writes                      0                       # number of fast writes performed
1294system.cpu1.icache.cache_copies                     0                       # number of cache copies performed
1295system.cpu1.icache.ReadReq_mshr_hits::cpu1.inst           81                       # number of ReadReq MSHR hits
1296system.cpu1.icache.ReadReq_mshr_hits::total           81                       # number of ReadReq MSHR hits
1297system.cpu1.icache.demand_mshr_hits::cpu1.inst           81                       # number of demand (read+write) MSHR hits
1298system.cpu1.icache.demand_mshr_hits::total           81                       # number of demand (read+write) MSHR hits
1299system.cpu1.icache.overall_mshr_hits::cpu1.inst           81                       # number of overall MSHR hits
1300system.cpu1.icache.overall_mshr_hits::total           81                       # number of overall MSHR hits
1301system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst          497                       # number of ReadReq MSHR misses
1302system.cpu1.icache.ReadReq_mshr_misses::total          497                       # number of ReadReq MSHR misses
1303system.cpu1.icache.demand_mshr_misses::cpu1.inst          497                       # number of demand (read+write) MSHR misses
1304system.cpu1.icache.demand_mshr_misses::total          497                       # number of demand (read+write) MSHR misses
1305system.cpu1.icache.overall_mshr_misses::cpu1.inst          497                       # number of overall MSHR misses
1306system.cpu1.icache.overall_mshr_misses::total          497                       # number of overall MSHR misses
1307system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst     11245503                       # number of ReadReq MSHR miss cycles
1308system.cpu1.icache.ReadReq_mshr_miss_latency::total     11245503                       # number of ReadReq MSHR miss cycles
1309system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst     11245503                       # number of demand (read+write) MSHR miss cycles
1310system.cpu1.icache.demand_mshr_miss_latency::total     11245503                       # number of demand (read+write) MSHR miss cycles
1311system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst     11245503                       # number of overall MSHR miss cycles
1312system.cpu1.icache.overall_mshr_miss_latency::total     11245503                       # number of overall MSHR miss cycles
1313system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst     0.022985                       # mshr miss rate for ReadReq accesses
1314system.cpu1.icache.ReadReq_mshr_miss_rate::total     0.022985                       # mshr miss rate for ReadReq accesses
1315system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst     0.022985                       # mshr miss rate for demand accesses
1316system.cpu1.icache.demand_mshr_miss_rate::total     0.022985                       # mshr miss rate for demand accesses
1317system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst     0.022985                       # mshr miss rate for overall accesses
1318system.cpu1.icache.overall_mshr_miss_rate::total     0.022985                       # mshr miss rate for overall accesses
1319system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 22626.766600                       # average ReadReq mshr miss latency
1320system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 22626.766600                       # average ReadReq mshr miss latency
1321system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 22626.766600                       # average overall mshr miss latency
1322system.cpu1.icache.demand_avg_mshr_miss_latency::total 22626.766600                       # average overall mshr miss latency
1323system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 22626.766600                       # average overall mshr miss latency
1324system.cpu1.icache.overall_avg_mshr_miss_latency::total 22626.766600                       # average overall mshr miss latency
1325system.cpu1.icache.no_allocate_misses               0                       # Number of misses that were no-allocate
1326system.cpu2.branchPred.lookups                  51309                       # Number of BP lookups
1327system.cpu2.branchPred.condPredicted            47950                       # Number of conditional branches predicted
1328system.cpu2.branchPred.condIncorrect             1280                       # Number of conditional branches incorrect
1329system.cpu2.branchPred.BTBLookups               43975                       # Number of BTB lookups
1330system.cpu2.branchPred.BTBHits                  43053                       # Number of BTB hits
1331system.cpu2.branchPred.BTBCorrect                   0                       # Number of correct BTB predictions (this stat may not work properly.
1332system.cpu2.branchPred.BTBHitPct            97.903354                       # BTB Hit Percentage
1333system.cpu2.branchPred.usedRAS                    886                       # Number of times the RAS was used to get a target.
1334system.cpu2.branchPred.RASInCorrect               231                       # Number of incorrect RAS predictions.
1335system.cpu2.numCycles                          161860                       # number of cpu cycles simulated
1336system.cpu2.numWorkItemsStarted                     0                       # number of work items this cpu started
1337system.cpu2.numWorkItemsCompleted                   0                       # number of work items this cpu completed
1338system.cpu2.fetch.icacheStallCycles             31583                       # Number of cycles fetch is stalled on an Icache miss
1339system.cpu2.fetch.Insts                        282068                       # Number of instructions fetch has processed
1340system.cpu2.fetch.Branches                      51309                       # Number of branches that fetch encountered
1341system.cpu2.fetch.predictedBranches             43939                       # Number of branches that fetch has predicted taken
1342system.cpu2.fetch.Cycles                       125716                       # Number of cycles fetch has run and was not squashing or blocked
1343system.cpu2.fetch.SquashCycles                   2717                       # Number of cycles fetch has spent squashing
1344system.cpu2.fetch.MiscStallCycles                   3                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
1345system.cpu2.fetch.NoActiveThreadStallCycles           10                       # Number of stall cycles due to no active thread to fetch from
1346system.cpu2.fetch.PendingTrapStallCycles         1207                       # Number of stall cycles due to pending traps
1347system.cpu2.fetch.CacheLines                    22884                       # Number of cache lines fetched
1348system.cpu2.fetch.IcacheSquashes                  412                       # Number of outstanding Icache misses that were squashed
1349system.cpu2.fetch.rateDist::samples            159877                       # Number of instructions fetched each cycle (Total)
1350system.cpu2.fetch.rateDist::mean             1.764281                       # Number of instructions fetched each cycle (Total)
1351system.cpu2.fetch.rateDist::stdev            2.167875                       # Number of instructions fetched each cycle (Total)
1352system.cpu2.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
1353system.cpu2.fetch.rateDist::0                   59518     37.23%     37.23% # Number of instructions fetched each cycle (Total)
1354system.cpu2.fetch.rateDist::1                   51095     31.96%     69.19% # Number of instructions fetched each cycle (Total)
1355system.cpu2.fetch.rateDist::2                    7306      4.57%     73.76% # Number of instructions fetched each cycle (Total)
1356system.cpu2.fetch.rateDist::3                    3438      2.15%     75.91% # Number of instructions fetched each cycle (Total)
1357system.cpu2.fetch.rateDist::4                     997      0.62%     76.53% # Number of instructions fetched each cycle (Total)
1358system.cpu2.fetch.rateDist::5                   31616     19.78%     96.31% # Number of instructions fetched each cycle (Total)
1359system.cpu2.fetch.rateDist::6                    1254      0.78%     97.09% # Number of instructions fetched each cycle (Total)
1360system.cpu2.fetch.rateDist::7                     769      0.48%     97.57% # Number of instructions fetched each cycle (Total)
1361system.cpu2.fetch.rateDist::8                    3884      2.43%    100.00% # Number of instructions fetched each cycle (Total)
1362system.cpu2.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
1363system.cpu2.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
1364system.cpu2.fetch.rateDist::max_value               8                       # Number of instructions fetched each cycle (Total)
1365system.cpu2.fetch.rateDist::total              159877                       # Number of instructions fetched each cycle (Total)
1366system.cpu2.fetch.branchRate                 0.316996                       # Number of branch fetches per cycle
1367system.cpu2.fetch.rate                       1.742667                       # Number of inst fetches per cycle
1368system.cpu2.decode.IdleCycles                   17468                       # Number of cycles decode is idle
1369system.cpu2.decode.BlockedCycles                61085                       # Number of cycles decode is blocked
1370system.cpu2.decode.RunCycles                    76240                       # Number of cycles decode is running
1371system.cpu2.decode.UnblockCycles                 3716                       # Number of cycles decode is unblocking
1372system.cpu2.decode.SquashCycles                  1358                       # Number of cycles decode is squashing
1373system.cpu2.decode.DecodedInsts                267722                       # Number of instructions handled by decode
1374system.cpu2.rename.SquashCycles                  1358                       # Number of cycles rename is squashing
1375system.cpu2.rename.IdleCycles                   18170                       # Number of cycles rename is idle
1376system.cpu2.rename.BlockCycles                  29188                       # Number of cycles rename is blocking
1377system.cpu2.rename.serializeStallCycles         12834                       # count of cycles rename stalled for serializing inst
1378system.cpu2.rename.RunCycles                    77782                       # Number of cycles rename is running
1379system.cpu2.rename.UnblockCycles                20535                       # Number of cycles rename is unblocking
1380system.cpu2.rename.RenamedInsts                264399                       # Number of instructions processed by rename
1381system.cpu2.rename.IQFullEvents                 18336                       # Number of times rename has blocked due to IQ full
1382system.cpu2.rename.LQFullEvents                    25                       # Number of times rename has blocked due to LQ full
1383system.cpu2.rename.FullRegisterEvents               2                       # Number of times there has been no free registers
1384system.cpu2.rename.RenamedOperands             185298                       # Number of destination operands rename has renamed
1385system.cpu2.rename.RenameLookups               503121                       # Number of register rename lookups that rename has made
1386system.cpu2.rename.int_rename_lookups          392507                       # Number of integer rename lookups
1387system.cpu2.rename.CommittedMaps               170476                       # Number of HB maps that are committed
1388system.cpu2.rename.UndoneMaps                   14822                       # Number of HB maps that are undone due to squashing
1389system.cpu2.rename.serializingInsts              1180                       # count of serializing insts renamed
1390system.cpu2.rename.tempSerializingInsts          1243                       # count of temporary serializing insts renamed
1391system.cpu2.rename.skidInsts                    25168                       # count of insts added to the skid buffer
1392system.cpu2.memDep0.insertedLoads               73362                       # Number of loads inserted to the mem dependence unit.
1393system.cpu2.memDep0.insertedStores              34382                       # Number of stores inserted to the mem dependence unit.
1394system.cpu2.memDep0.conflictingLoads            35300                       # Number of conflicting loads.
1395system.cpu2.memDep0.conflictingStores           29228                       # Number of conflicting stores.
1396system.cpu2.iq.iqInstsAdded                    218628                       # Number of instructions added to the IQ (excludes non-spec)
1397system.cpu2.iq.iqNonSpecInstsAdded               6983                       # Number of non-speculative instructions added to the IQ
1398system.cpu2.iq.iqInstsIssued                   220497                       # Number of instructions issued
1399system.cpu2.iq.iqSquashedInstsIssued               53                       # Number of squashed instructions issued
1400system.cpu2.iq.iqSquashedInstsExamined          13020                       # Number of squashed instructions iterated over during squash; mainly for profiling
1401system.cpu2.iq.iqSquashedOperandsExamined        12313                       # Number of squashed operands that are examined and possibly removed from graph
1402system.cpu2.iq.iqSquashedNonSpecRemoved           622                       # Number of squashed non-spec instructions that were removed
1403system.cpu2.iq.issued_per_cycle::samples       159877                       # Number of insts issued each cycle
1404system.cpu2.iq.issued_per_cycle::mean        1.379166                       # Number of insts issued each cycle
1405system.cpu2.iq.issued_per_cycle::stdev       1.379581                       # Number of insts issued each cycle
1406system.cpu2.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
1407system.cpu2.iq.issued_per_cycle::0              63376     39.64%     39.64% # Number of insts issued each cycle
1408system.cpu2.iq.issued_per_cycle::1              23374     14.62%     54.26% # Number of insts issued each cycle
1409system.cpu2.iq.issued_per_cycle::2              33553     20.99%     75.25% # Number of insts issued each cycle
1410system.cpu2.iq.issued_per_cycle::3              33206     20.77%     96.02% # Number of insts issued each cycle
1411system.cpu2.iq.issued_per_cycle::4               3423      2.14%     98.16% # Number of insts issued each cycle
1412system.cpu2.iq.issued_per_cycle::5               1623      1.02%     99.17% # Number of insts issued each cycle
1413system.cpu2.iq.issued_per_cycle::6                877      0.55%     99.72% # Number of insts issued each cycle
1414system.cpu2.iq.issued_per_cycle::7                230      0.14%     99.87% # Number of insts issued each cycle
1415system.cpu2.iq.issued_per_cycle::8                215      0.13%    100.00% # Number of insts issued each cycle
1416system.cpu2.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
1417system.cpu2.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
1418system.cpu2.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
1419system.cpu2.iq.issued_per_cycle::total         159877                       # Number of insts issued each cycle
1420system.cpu2.iq.fu_full::No_OpClass                  0      0.00%      0.00% # attempts to use FU when none available
1421system.cpu2.iq.fu_full::IntAlu                     86     23.69%     23.69% # attempts to use FU when none available
1422system.cpu2.iq.fu_full::IntMult                     0      0.00%     23.69% # attempts to use FU when none available
1423system.cpu2.iq.fu_full::IntDiv                      0      0.00%     23.69% # attempts to use FU when none available
1424system.cpu2.iq.fu_full::FloatAdd                    0      0.00%     23.69% # attempts to use FU when none available
1425system.cpu2.iq.fu_full::FloatCmp                    0      0.00%     23.69% # attempts to use FU when none available
1426system.cpu2.iq.fu_full::FloatCvt                    0      0.00%     23.69% # attempts to use FU when none available
1427system.cpu2.iq.fu_full::FloatMult                   0      0.00%     23.69% # attempts to use FU when none available
1428system.cpu2.iq.fu_full::FloatDiv                    0      0.00%     23.69% # attempts to use FU when none available
1429system.cpu2.iq.fu_full::FloatSqrt                   0      0.00%     23.69% # attempts to use FU when none available
1430system.cpu2.iq.fu_full::SimdAdd                     0      0.00%     23.69% # attempts to use FU when none available
1431system.cpu2.iq.fu_full::SimdAddAcc                  0      0.00%     23.69% # attempts to use FU when none available
1432system.cpu2.iq.fu_full::SimdAlu                     0      0.00%     23.69% # attempts to use FU when none available
1433system.cpu2.iq.fu_full::SimdCmp                     0      0.00%     23.69% # attempts to use FU when none available
1434system.cpu2.iq.fu_full::SimdCvt                     0      0.00%     23.69% # attempts to use FU when none available
1435system.cpu2.iq.fu_full::SimdMisc                    0      0.00%     23.69% # attempts to use FU when none available
1436system.cpu2.iq.fu_full::SimdMult                    0      0.00%     23.69% # attempts to use FU when none available
1437system.cpu2.iq.fu_full::SimdMultAcc                 0      0.00%     23.69% # attempts to use FU when none available
1438system.cpu2.iq.fu_full::SimdShift                   0      0.00%     23.69% # attempts to use FU when none available
1439system.cpu2.iq.fu_full::SimdShiftAcc                0      0.00%     23.69% # attempts to use FU when none available
1440system.cpu2.iq.fu_full::SimdSqrt                    0      0.00%     23.69% # attempts to use FU when none available
1441system.cpu2.iq.fu_full::SimdFloatAdd                0      0.00%     23.69% # attempts to use FU when none available
1442system.cpu2.iq.fu_full::SimdFloatAlu                0      0.00%     23.69% # attempts to use FU when none available
1443system.cpu2.iq.fu_full::SimdFloatCmp                0      0.00%     23.69% # attempts to use FU when none available
1444system.cpu2.iq.fu_full::SimdFloatCvt                0      0.00%     23.69% # attempts to use FU when none available
1445system.cpu2.iq.fu_full::SimdFloatDiv                0      0.00%     23.69% # attempts to use FU when none available
1446system.cpu2.iq.fu_full::SimdFloatMisc               0      0.00%     23.69% # attempts to use FU when none available
1447system.cpu2.iq.fu_full::SimdFloatMult               0      0.00%     23.69% # attempts to use FU when none available
1448system.cpu2.iq.fu_full::SimdFloatMultAcc            0      0.00%     23.69% # attempts to use FU when none available
1449system.cpu2.iq.fu_full::SimdFloatSqrt               0      0.00%     23.69% # attempts to use FU when none available
1450system.cpu2.iq.fu_full::MemRead                    68     18.73%     42.42% # attempts to use FU when none available
1451system.cpu2.iq.fu_full::MemWrite                  209     57.58%    100.00% # attempts to use FU when none available
1452system.cpu2.iq.fu_full::IprAccess                   0      0.00%    100.00% # attempts to use FU when none available
1453system.cpu2.iq.fu_full::InstPrefetch                0      0.00%    100.00% # attempts to use FU when none available
1454system.cpu2.iq.FU_type_0::No_OpClass                0      0.00%      0.00% # Type of FU issued
1455system.cpu2.iq.FU_type_0::IntAlu               108751     49.32%     49.32% # Type of FU issued
1456system.cpu2.iq.FU_type_0::IntMult                   0      0.00%     49.32% # Type of FU issued
1457system.cpu2.iq.FU_type_0::IntDiv                    0      0.00%     49.32% # Type of FU issued
1458system.cpu2.iq.FU_type_0::FloatAdd                  0      0.00%     49.32% # Type of FU issued
1459system.cpu2.iq.FU_type_0::FloatCmp                  0      0.00%     49.32% # Type of FU issued
1460system.cpu2.iq.FU_type_0::FloatCvt                  0      0.00%     49.32% # Type of FU issued
1461system.cpu2.iq.FU_type_0::FloatMult                 0      0.00%     49.32% # Type of FU issued
1462system.cpu2.iq.FU_type_0::FloatDiv                  0      0.00%     49.32% # Type of FU issued
1463system.cpu2.iq.FU_type_0::FloatSqrt                 0      0.00%     49.32% # Type of FU issued
1464system.cpu2.iq.FU_type_0::SimdAdd                   0      0.00%     49.32% # Type of FU issued
1465system.cpu2.iq.FU_type_0::SimdAddAcc                0      0.00%     49.32% # Type of FU issued
1466system.cpu2.iq.FU_type_0::SimdAlu                   0      0.00%     49.32% # Type of FU issued
1467system.cpu2.iq.FU_type_0::SimdCmp                   0      0.00%     49.32% # Type of FU issued
1468system.cpu2.iq.FU_type_0::SimdCvt                   0      0.00%     49.32% # Type of FU issued
1469system.cpu2.iq.FU_type_0::SimdMisc                  0      0.00%     49.32% # Type of FU issued
1470system.cpu2.iq.FU_type_0::SimdMult                  0      0.00%     49.32% # Type of FU issued
1471system.cpu2.iq.FU_type_0::SimdMultAcc               0      0.00%     49.32% # Type of FU issued
1472system.cpu2.iq.FU_type_0::SimdShift                 0      0.00%     49.32% # Type of FU issued
1473system.cpu2.iq.FU_type_0::SimdShiftAcc              0      0.00%     49.32% # Type of FU issued
1474system.cpu2.iq.FU_type_0::SimdSqrt                  0      0.00%     49.32% # Type of FU issued
1475system.cpu2.iq.FU_type_0::SimdFloatAdd              0      0.00%     49.32% # Type of FU issued
1476system.cpu2.iq.FU_type_0::SimdFloatAlu              0      0.00%     49.32% # Type of FU issued
1477system.cpu2.iq.FU_type_0::SimdFloatCmp              0      0.00%     49.32% # Type of FU issued
1478system.cpu2.iq.FU_type_0::SimdFloatCvt              0      0.00%     49.32% # Type of FU issued
1479system.cpu2.iq.FU_type_0::SimdFloatDiv              0      0.00%     49.32% # Type of FU issued
1480system.cpu2.iq.FU_type_0::SimdFloatMisc             0      0.00%     49.32% # Type of FU issued
1481system.cpu2.iq.FU_type_0::SimdFloatMult             0      0.00%     49.32% # Type of FU issued
1482system.cpu2.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     49.32% # Type of FU issued
1483system.cpu2.iq.FU_type_0::SimdFloatSqrt             0      0.00%     49.32% # Type of FU issued
1484system.cpu2.iq.FU_type_0::MemRead               78120     35.43%     84.75% # Type of FU issued
1485system.cpu2.iq.FU_type_0::MemWrite              33626     15.25%    100.00% # Type of FU issued
1486system.cpu2.iq.FU_type_0::IprAccess                 0      0.00%    100.00% # Type of FU issued
1487system.cpu2.iq.FU_type_0::InstPrefetch              0      0.00%    100.00% # Type of FU issued
1488system.cpu2.iq.FU_type_0::total                220497                       # Type of FU issued
1489system.cpu2.iq.rate                          1.362270                       # Inst issue rate
1490system.cpu2.iq.fu_busy_cnt                        363                       # FU busy when requested
1491system.cpu2.iq.fu_busy_rate                  0.001646                       # FU busy rate (busy events/executed inst)
1492system.cpu2.iq.int_inst_queue_reads            601287                       # Number of integer instruction queue reads
1493system.cpu2.iq.int_inst_queue_writes           238674                       # Number of integer instruction queue writes
1494system.cpu2.iq.int_inst_queue_wakeup_accesses       218768                       # Number of integer instruction queue wakeup accesses
1495system.cpu2.iq.fp_inst_queue_reads                  0                       # Number of floating instruction queue reads
1496system.cpu2.iq.fp_inst_queue_writes                 0                       # Number of floating instruction queue writes
1497system.cpu2.iq.fp_inst_queue_wakeup_accesses            0                       # Number of floating instruction queue wakeup accesses
1498system.cpu2.iq.int_alu_accesses                220860                       # Number of integer alu accesses
1499system.cpu2.iq.fp_alu_accesses                      0                       # Number of floating point alu accesses
1500system.cpu2.iew.lsq.thread0.forwLoads           28926                       # Number of loads that had data forwarded from stores
1501system.cpu2.iew.lsq.thread0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
1502system.cpu2.iew.lsq.thread0.squashedLoads         2863                       # Number of loads squashed
1503system.cpu2.iew.lsq.thread0.ignoredResponses            3                       # Number of memory responses ignored because the instruction is squashed
1504system.cpu2.iew.lsq.thread0.memOrderViolation           43                       # Number of memory ordering violations
1505system.cpu2.iew.lsq.thread0.squashedStores         1691                       # Number of stores squashed
1506system.cpu2.iew.lsq.thread0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
1507system.cpu2.iew.lsq.thread0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
1508system.cpu2.iew.lsq.thread0.rescheduledLoads            0                       # Number of loads that were rescheduled
1509system.cpu2.iew.lsq.thread0.cacheBlocked            0                       # Number of times an access to memory failed due to the cache being blocked
1510system.cpu2.iew.iewIdleCycles                       0                       # Number of cycles IEW is idle
1511system.cpu2.iew.iewSquashCycles                  1358                       # Number of cycles IEW is squashing
1512system.cpu2.iew.iewBlockCycles                   8128                       # Number of cycles IEW is blocking
1513system.cpu2.iew.iewUnblockCycles                   61                       # Number of cycles IEW is unblocking
1514system.cpu2.iew.iewDispatchedInsts             261616                       # Number of instructions dispatched to IQ
1515system.cpu2.iew.iewDispSquashedInsts              204                       # Number of squashed instructions skipped by dispatch
1516system.cpu2.iew.iewDispLoadInsts                73362                       # Number of dispatched load instructions
1517system.cpu2.iew.iewDispStoreInsts               34382                       # Number of dispatched store instructions
1518system.cpu2.iew.iewDispNonSpecInsts              1094                       # Number of dispatched non-speculative instructions
1519system.cpu2.iew.iewIQFullEvents                    39                       # Number of times the IQ has become full, causing a stall
1520system.cpu2.iew.iewLSQFullEvents                    0                       # Number of times the LSQ has become full, causing a stall
1521system.cpu2.iew.memOrderViolationEvents            43                       # Number of memory order violations
1522system.cpu2.iew.predictedTakenIncorrect           455                       # Number of branches that were predicted taken incorrectly
1523system.cpu2.iew.predictedNotTakenIncorrect         1045                       # Number of branches that were predicted not taken incorrectly
1524system.cpu2.iew.branchMispredicts                1500                       # Number of branch mispredicts detected at execute
1525system.cpu2.iew.iewExecutedInsts               219377                       # Number of executed instructions
1526system.cpu2.iew.iewExecLoadInsts                72164                       # Number of load instructions executed
1527system.cpu2.iew.iewExecSquashedInsts             1120                       # Number of squashed instructions skipped in execute
1528system.cpu2.iew.exec_swp                            0                       # number of swp insts executed
1529system.cpu2.iew.exec_nop                        36005                       # number of nop insts executed
1530system.cpu2.iew.exec_refs                      105679                       # number of memory reference insts executed
1531system.cpu2.iew.exec_branches                   45327                       # Number of branches executed
1532system.cpu2.iew.exec_stores                     33515                       # Number of stores executed
1533system.cpu2.iew.exec_rate                    1.355350                       # Inst execution rate
1534system.cpu2.iew.wb_sent                        219089                       # cumulative count of insts sent to commit
1535system.cpu2.iew.wb_count                       218768                       # cumulative count of insts written-back
1536system.cpu2.iew.wb_producers                   123331                       # num instructions producing a value
1537system.cpu2.iew.wb_consumers                   129941                       # num instructions consuming a value
1538system.cpu2.iew.wb_penalized                        0                       # number of instrctions required to write to 'other' IQ
1539system.cpu2.iew.wb_rate                      1.351588                       # insts written-back per cycle
1540system.cpu2.iew.wb_fanout                    0.949131                       # average fanout of values written-back
1541system.cpu2.iew.wb_penalized_rate                   0                       # fraction of instructions written-back that wrote to 'other' IQ
1542system.cpu2.commit.commitSquashedInsts          14642                       # The number of squashed insts skipped by commit
1543system.cpu2.commit.commitNonSpecStalls           6361                       # The number of times commit has been forced to stall to communicate backwards
1544system.cpu2.commit.branchMispredicts             1280                       # The number of times a branch was mispredicted
1545system.cpu2.commit.committed_per_cycle::samples       157221                       # Number of insts commited each cycle
1546system.cpu2.commit.committed_per_cycle::mean     1.570534                       # Number of insts commited each cycle
1547system.cpu2.commit.committed_per_cycle::stdev     2.031430                       # Number of insts commited each cycle
1548system.cpu2.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
1549system.cpu2.commit.committed_per_cycle::0        69336     44.10%     44.10% # Number of insts commited each cycle
1550system.cpu2.commit.committed_per_cycle::1        41971     26.70%     70.80% # Number of insts commited each cycle
1551system.cpu2.commit.committed_per_cycle::2         5151      3.28%     74.07% # Number of insts commited each cycle
1552system.cpu2.commit.committed_per_cycle::3         7156      4.55%     78.62% # Number of insts commited each cycle
1553system.cpu2.commit.committed_per_cycle::4         1534      0.98%     79.60% # Number of insts commited each cycle
1554system.cpu2.commit.committed_per_cycle::5        28975     18.43%     98.03% # Number of insts commited each cycle
1555system.cpu2.commit.committed_per_cycle::6          827      0.53%     98.56% # Number of insts commited each cycle
1556system.cpu2.commit.committed_per_cycle::7          961      0.61%     99.17% # Number of insts commited each cycle
1557system.cpu2.commit.committed_per_cycle::8         1310      0.83%    100.00% # Number of insts commited each cycle
1558system.cpu2.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
1559system.cpu2.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
1560system.cpu2.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
1561system.cpu2.commit.committed_per_cycle::total       157221                       # Number of insts commited each cycle
1562system.cpu2.commit.committedInsts              246921                       # Number of instructions committed
1563system.cpu2.commit.committedOps                246921                       # Number of ops (including micro ops) committed
1564system.cpu2.commit.swp_count                        0                       # Number of s/w prefetches committed
1565system.cpu2.commit.refs                        103190                       # Number of memory references committed
1566system.cpu2.commit.loads                        70499                       # Number of loads committed
1567system.cpu2.commit.membars                       5644                       # Number of memory barriers committed
1568system.cpu2.commit.branches                     44296                       # Number of branches committed
1569system.cpu2.commit.fp_insts                         0                       # Number of committed floating point instructions.
1570system.cpu2.commit.int_insts                   169605                       # Number of committed integer instructions.
1571system.cpu2.commit.function_calls                 322                       # Number of function calls committed.
1572system.cpu2.commit.op_class_0::No_OpClass        35083     14.21%     14.21% # Class of committed instruction
1573system.cpu2.commit.op_class_0::IntAlu          103004     41.72%     55.92% # Class of committed instruction
1574system.cpu2.commit.op_class_0::IntMult              0      0.00%     55.92% # Class of committed instruction
1575system.cpu2.commit.op_class_0::IntDiv               0      0.00%     55.92% # Class of committed instruction
1576system.cpu2.commit.op_class_0::FloatAdd             0      0.00%     55.92% # Class of committed instruction
1577system.cpu2.commit.op_class_0::FloatCmp             0      0.00%     55.92% # Class of committed instruction
1578system.cpu2.commit.op_class_0::FloatCvt             0      0.00%     55.92% # Class of committed instruction
1579system.cpu2.commit.op_class_0::FloatMult            0      0.00%     55.92% # Class of committed instruction
1580system.cpu2.commit.op_class_0::FloatDiv             0      0.00%     55.92% # Class of committed instruction
1581system.cpu2.commit.op_class_0::FloatSqrt            0      0.00%     55.92% # Class of committed instruction
1582system.cpu2.commit.op_class_0::SimdAdd              0      0.00%     55.92% # Class of committed instruction
1583system.cpu2.commit.op_class_0::SimdAddAcc            0      0.00%     55.92% # Class of committed instruction
1584system.cpu2.commit.op_class_0::SimdAlu              0      0.00%     55.92% # Class of committed instruction
1585system.cpu2.commit.op_class_0::SimdCmp              0      0.00%     55.92% # Class of committed instruction
1586system.cpu2.commit.op_class_0::SimdCvt              0      0.00%     55.92% # Class of committed instruction
1587system.cpu2.commit.op_class_0::SimdMisc             0      0.00%     55.92% # Class of committed instruction
1588system.cpu2.commit.op_class_0::SimdMult             0      0.00%     55.92% # Class of committed instruction
1589system.cpu2.commit.op_class_0::SimdMultAcc            0      0.00%     55.92% # Class of committed instruction
1590system.cpu2.commit.op_class_0::SimdShift            0      0.00%     55.92% # Class of committed instruction
1591system.cpu2.commit.op_class_0::SimdShiftAcc            0      0.00%     55.92% # Class of committed instruction
1592system.cpu2.commit.op_class_0::SimdSqrt             0      0.00%     55.92% # Class of committed instruction
1593system.cpu2.commit.op_class_0::SimdFloatAdd            0      0.00%     55.92% # Class of committed instruction
1594system.cpu2.commit.op_class_0::SimdFloatAlu            0      0.00%     55.92% # Class of committed instruction
1595system.cpu2.commit.op_class_0::SimdFloatCmp            0      0.00%     55.92% # Class of committed instruction
1596system.cpu2.commit.op_class_0::SimdFloatCvt            0      0.00%     55.92% # Class of committed instruction
1597system.cpu2.commit.op_class_0::SimdFloatDiv            0      0.00%     55.92% # Class of committed instruction
1598system.cpu2.commit.op_class_0::SimdFloatMisc            0      0.00%     55.92% # Class of committed instruction
1599system.cpu2.commit.op_class_0::SimdFloatMult            0      0.00%     55.92% # Class of committed instruction
1600system.cpu2.commit.op_class_0::SimdFloatMultAcc            0      0.00%     55.92% # Class of committed instruction
1601system.cpu2.commit.op_class_0::SimdFloatSqrt            0      0.00%     55.92% # Class of committed instruction
1602system.cpu2.commit.op_class_0::MemRead          76143     30.84%     86.76% # Class of committed instruction
1603system.cpu2.commit.op_class_0::MemWrite         32691     13.24%    100.00% # Class of committed instruction
1604system.cpu2.commit.op_class_0::IprAccess            0      0.00%    100.00% # Class of committed instruction
1605system.cpu2.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
1606system.cpu2.commit.op_class_0::total           246921                       # Class of committed instruction
1607system.cpu2.commit.bw_lim_events                 1310                       # number cycles where commit BW limit reached
1608system.cpu2.rob.rob_reads                      416888                       # The number of ROB reads
1609system.cpu2.rob.rob_writes                     525783                       # The number of ROB writes
1610system.cpu2.timesIdled                            205                       # Number of times that the entire CPU went into an idle state and unscheduled itself
1611system.cpu2.idleCycles                           1983                       # Total number of cycles that the CPU has spent unscheduled due to idling
1612system.cpu2.quiesceCycles                       46662                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
1613system.cpu2.committedInsts                     206194                       # Number of Instructions Simulated
1614system.cpu2.committedOps                       206194                       # Number of Ops (including micro ops) Simulated
1615system.cpu2.cpi                              0.784989                       # CPI: Cycles Per Instruction
1616system.cpu2.cpi_total                        0.784989                       # CPI: Total CPI of All Threads
1617system.cpu2.ipc                              1.273903                       # IPC: Instructions Per Cycle
1618system.cpu2.ipc_total                        1.273903                       # IPC: Total IPC of All Threads
1619system.cpu2.int_regfile_reads                  376797                       # number of integer regfile reads
1620system.cpu2.int_regfile_writes                 176595                       # number of integer regfile writes
1621system.cpu2.fp_regfile_writes                      64                       # number of floating regfile writes
1622system.cpu2.misc_regfile_reads                 107278                       # number of misc regfile reads
1623system.cpu2.misc_regfile_writes                   648                       # number of misc regfile writes
1624system.cpu2.dcache.tags.replacements                0                       # number of replacements
1625system.cpu2.dcache.tags.tagsinuse           24.051885                       # Cycle average of tags in use
1626system.cpu2.dcache.tags.total_refs              38880                       # Total number of references to valid blocks.
1627system.cpu2.dcache.tags.sampled_refs               29                       # Sample count of references to valid blocks.
1628system.cpu2.dcache.tags.avg_refs          1340.689655                       # Average number of references to valid blocks.
1629system.cpu2.dcache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
1630system.cpu2.dcache.tags.occ_blocks::cpu2.data    24.051885                       # Average occupied blocks per requestor
1631system.cpu2.dcache.tags.occ_percent::cpu2.data     0.046976                       # Average percentage of cache occupancy
1632system.cpu2.dcache.tags.occ_percent::total     0.046976                       # Average percentage of cache occupancy
1633system.cpu2.dcache.tags.occ_task_id_blocks::1024           29                       # Occupied blocks per task id
1634system.cpu2.dcache.tags.age_task_id_blocks_1024::0            1                       # Occupied blocks per task id
1635system.cpu2.dcache.tags.age_task_id_blocks_1024::1           28                       # Occupied blocks per task id
1636system.cpu2.dcache.tags.occ_task_id_percent::1024     0.056641                       # Percentage of cache occupancy per task id
1637system.cpu2.dcache.tags.tag_accesses           303893                       # Number of tag accesses
1638system.cpu2.dcache.tags.data_accesses          303893                       # Number of data accesses
1639system.cpu2.dcache.ReadReq_hits::cpu2.data        42781                       # number of ReadReq hits
1640system.cpu2.dcache.ReadReq_hits::total          42781                       # number of ReadReq hits
1641system.cpu2.dcache.WriteReq_hits::cpu2.data        32487                       # number of WriteReq hits
1642system.cpu2.dcache.WriteReq_hits::total         32487                       # number of WriteReq hits
1643system.cpu2.dcache.SwapReq_hits::cpu2.data           14                       # number of SwapReq hits
1644system.cpu2.dcache.SwapReq_hits::total             14                       # number of SwapReq hits
1645system.cpu2.dcache.demand_hits::cpu2.data        75268                       # number of demand (read+write) hits
1646system.cpu2.dcache.demand_hits::total           75268                       # number of demand (read+write) hits
1647system.cpu2.dcache.overall_hits::cpu2.data        75268                       # number of overall hits
1648system.cpu2.dcache.overall_hits::total          75268                       # number of overall hits
1649system.cpu2.dcache.ReadReq_misses::cpu2.data          440                       # number of ReadReq misses
1650system.cpu2.dcache.ReadReq_misses::total          440                       # number of ReadReq misses
1651system.cpu2.dcache.WriteReq_misses::cpu2.data          133                       # number of WriteReq misses
1652system.cpu2.dcache.WriteReq_misses::total          133                       # number of WriteReq misses
1653system.cpu2.dcache.SwapReq_misses::cpu2.data           57                       # number of SwapReq misses
1654system.cpu2.dcache.SwapReq_misses::total           57                       # number of SwapReq misses
1655system.cpu2.dcache.demand_misses::cpu2.data          573                       # number of demand (read+write) misses
1656system.cpu2.dcache.demand_misses::total           573                       # number of demand (read+write) misses
1657system.cpu2.dcache.overall_misses::cpu2.data          573                       # number of overall misses
1658system.cpu2.dcache.overall_misses::total          573                       # number of overall misses
1659system.cpu2.dcache.ReadReq_miss_latency::cpu2.data      7341783                       # number of ReadReq miss cycles
1660system.cpu2.dcache.ReadReq_miss_latency::total      7341783                       # number of ReadReq miss cycles
1661system.cpu2.dcache.WriteReq_miss_latency::cpu2.data      2962762                       # number of WriteReq miss cycles
1662system.cpu2.dcache.WriteReq_miss_latency::total      2962762                       # number of WriteReq miss cycles
1663system.cpu2.dcache.SwapReq_miss_latency::cpu2.data       594005                       # number of SwapReq miss cycles
1664system.cpu2.dcache.SwapReq_miss_latency::total       594005                       # number of SwapReq miss cycles
1665system.cpu2.dcache.demand_miss_latency::cpu2.data     10304545                       # number of demand (read+write) miss cycles
1666system.cpu2.dcache.demand_miss_latency::total     10304545                       # number of demand (read+write) miss cycles
1667system.cpu2.dcache.overall_miss_latency::cpu2.data     10304545                       # number of overall miss cycles
1668system.cpu2.dcache.overall_miss_latency::total     10304545                       # number of overall miss cycles
1669system.cpu2.dcache.ReadReq_accesses::cpu2.data        43221                       # number of ReadReq accesses(hits+misses)
1670system.cpu2.dcache.ReadReq_accesses::total        43221                       # number of ReadReq accesses(hits+misses)
1671system.cpu2.dcache.WriteReq_accesses::cpu2.data        32620                       # number of WriteReq accesses(hits+misses)
1672system.cpu2.dcache.WriteReq_accesses::total        32620                       # number of WriteReq accesses(hits+misses)
1673system.cpu2.dcache.SwapReq_accesses::cpu2.data           71                       # number of SwapReq accesses(hits+misses)
1674system.cpu2.dcache.SwapReq_accesses::total           71                       # number of SwapReq accesses(hits+misses)
1675system.cpu2.dcache.demand_accesses::cpu2.data        75841                       # number of demand (read+write) accesses
1676system.cpu2.dcache.demand_accesses::total        75841                       # number of demand (read+write) accesses
1677system.cpu2.dcache.overall_accesses::cpu2.data        75841                       # number of overall (read+write) accesses
1678system.cpu2.dcache.overall_accesses::total        75841                       # number of overall (read+write) accesses
1679system.cpu2.dcache.ReadReq_miss_rate::cpu2.data     0.010180                       # miss rate for ReadReq accesses
1680system.cpu2.dcache.ReadReq_miss_rate::total     0.010180                       # miss rate for ReadReq accesses
1681system.cpu2.dcache.WriteReq_miss_rate::cpu2.data     0.004077                       # miss rate for WriteReq accesses
1682system.cpu2.dcache.WriteReq_miss_rate::total     0.004077                       # miss rate for WriteReq accesses
1683system.cpu2.dcache.SwapReq_miss_rate::cpu2.data     0.802817                       # miss rate for SwapReq accesses
1684system.cpu2.dcache.SwapReq_miss_rate::total     0.802817                       # miss rate for SwapReq accesses
1685system.cpu2.dcache.demand_miss_rate::cpu2.data     0.007555                       # miss rate for demand accesses
1686system.cpu2.dcache.demand_miss_rate::total     0.007555                       # miss rate for demand accesses
1687system.cpu2.dcache.overall_miss_rate::cpu2.data     0.007555                       # miss rate for overall accesses
1688system.cpu2.dcache.overall_miss_rate::total     0.007555                       # miss rate for overall accesses
1689system.cpu2.dcache.ReadReq_avg_miss_latency::cpu2.data 16685.870455                       # average ReadReq miss latency
1690system.cpu2.dcache.ReadReq_avg_miss_latency::total 16685.870455                       # average ReadReq miss latency
1691system.cpu2.dcache.WriteReq_avg_miss_latency::cpu2.data 22276.406015                       # average WriteReq miss latency
1692system.cpu2.dcache.WriteReq_avg_miss_latency::total 22276.406015                       # average WriteReq miss latency
1693system.cpu2.dcache.SwapReq_avg_miss_latency::cpu2.data 10421.140351                       # average SwapReq miss latency
1694system.cpu2.dcache.SwapReq_avg_miss_latency::total 10421.140351                       # average SwapReq miss latency
1695system.cpu2.dcache.demand_avg_miss_latency::cpu2.data 17983.499127                       # average overall miss latency
1696system.cpu2.dcache.demand_avg_miss_latency::total 17983.499127                       # average overall miss latency
1697system.cpu2.dcache.overall_avg_miss_latency::cpu2.data 17983.499127                       # average overall miss latency
1698system.cpu2.dcache.overall_avg_miss_latency::total 17983.499127                       # average overall miss latency
1699system.cpu2.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
1700system.cpu2.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1701system.cpu2.dcache.blocked::no_mshrs                0                       # number of cycles access was blocked
1702system.cpu2.dcache.blocked::no_targets              0                       # number of cycles access was blocked
1703system.cpu2.dcache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
1704system.cpu2.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1705system.cpu2.dcache.fast_writes                      0                       # number of fast writes performed
1706system.cpu2.dcache.cache_copies                     0                       # number of cache copies performed
1707system.cpu2.dcache.ReadReq_mshr_hits::cpu2.data          285                       # number of ReadReq MSHR hits
1708system.cpu2.dcache.ReadReq_mshr_hits::total          285                       # number of ReadReq MSHR hits
1709system.cpu2.dcache.WriteReq_mshr_hits::cpu2.data           31                       # number of WriteReq MSHR hits
1710system.cpu2.dcache.WriteReq_mshr_hits::total           31                       # number of WriteReq MSHR hits
1711system.cpu2.dcache.demand_mshr_hits::cpu2.data          316                       # number of demand (read+write) MSHR hits
1712system.cpu2.dcache.demand_mshr_hits::total          316                       # number of demand (read+write) MSHR hits
1713system.cpu2.dcache.overall_mshr_hits::cpu2.data          316                       # number of overall MSHR hits
1714system.cpu2.dcache.overall_mshr_hits::total          316                       # number of overall MSHR hits
1715system.cpu2.dcache.ReadReq_mshr_misses::cpu2.data          155                       # number of ReadReq MSHR misses
1716system.cpu2.dcache.ReadReq_mshr_misses::total          155                       # number of ReadReq MSHR misses
1717system.cpu2.dcache.WriteReq_mshr_misses::cpu2.data          102                       # number of WriteReq MSHR misses
1718system.cpu2.dcache.WriteReq_mshr_misses::total          102                       # number of WriteReq MSHR misses
1719system.cpu2.dcache.SwapReq_mshr_misses::cpu2.data           57                       # number of SwapReq MSHR misses
1720system.cpu2.dcache.SwapReq_mshr_misses::total           57                       # number of SwapReq MSHR misses
1721system.cpu2.dcache.demand_mshr_misses::cpu2.data          257                       # number of demand (read+write) MSHR misses
1722system.cpu2.dcache.demand_mshr_misses::total          257                       # number of demand (read+write) MSHR misses
1723system.cpu2.dcache.overall_mshr_misses::cpu2.data          257                       # number of overall MSHR misses
1724system.cpu2.dcache.overall_mshr_misses::total          257                       # number of overall MSHR misses
1725system.cpu2.dcache.ReadReq_mshr_miss_latency::cpu2.data      1424773                       # number of ReadReq MSHR miss cycles
1726system.cpu2.dcache.ReadReq_mshr_miss_latency::total      1424773                       # number of ReadReq MSHR miss cycles
1727system.cpu2.dcache.WriteReq_mshr_miss_latency::cpu2.data      1555988                       # number of WriteReq MSHR miss cycles
1728system.cpu2.dcache.WriteReq_mshr_miss_latency::total      1555988                       # number of WriteReq MSHR miss cycles
1729system.cpu2.dcache.SwapReq_mshr_miss_latency::cpu2.data       508495                       # number of SwapReq MSHR miss cycles
1730system.cpu2.dcache.SwapReq_mshr_miss_latency::total       508495                       # number of SwapReq MSHR miss cycles
1731system.cpu2.dcache.demand_mshr_miss_latency::cpu2.data      2980761                       # number of demand (read+write) MSHR miss cycles
1732system.cpu2.dcache.demand_mshr_miss_latency::total      2980761                       # number of demand (read+write) MSHR miss cycles
1733system.cpu2.dcache.overall_mshr_miss_latency::cpu2.data      2980761                       # number of overall MSHR miss cycles
1734system.cpu2.dcache.overall_mshr_miss_latency::total      2980761                       # number of overall MSHR miss cycles
1735system.cpu2.dcache.ReadReq_mshr_miss_rate::cpu2.data     0.003586                       # mshr miss rate for ReadReq accesses
1736system.cpu2.dcache.ReadReq_mshr_miss_rate::total     0.003586                       # mshr miss rate for ReadReq accesses
1737system.cpu2.dcache.WriteReq_mshr_miss_rate::cpu2.data     0.003127                       # mshr miss rate for WriteReq accesses
1738system.cpu2.dcache.WriteReq_mshr_miss_rate::total     0.003127                       # mshr miss rate for WriteReq accesses
1739system.cpu2.dcache.SwapReq_mshr_miss_rate::cpu2.data     0.802817                       # mshr miss rate for SwapReq accesses
1740system.cpu2.dcache.SwapReq_mshr_miss_rate::total     0.802817                       # mshr miss rate for SwapReq accesses
1741system.cpu2.dcache.demand_mshr_miss_rate::cpu2.data     0.003389                       # mshr miss rate for demand accesses
1742system.cpu2.dcache.demand_mshr_miss_rate::total     0.003389                       # mshr miss rate for demand accesses
1743system.cpu2.dcache.overall_mshr_miss_rate::cpu2.data     0.003389                       # mshr miss rate for overall accesses
1744system.cpu2.dcache.overall_mshr_miss_rate::total     0.003389                       # mshr miss rate for overall accesses
1745system.cpu2.dcache.ReadReq_avg_mshr_miss_latency::cpu2.data  9192.083871                       # average ReadReq mshr miss latency
1746system.cpu2.dcache.ReadReq_avg_mshr_miss_latency::total  9192.083871                       # average ReadReq mshr miss latency
1747system.cpu2.dcache.WriteReq_avg_mshr_miss_latency::cpu2.data 15254.784314                       # average WriteReq mshr miss latency
1748system.cpu2.dcache.WriteReq_avg_mshr_miss_latency::total 15254.784314                       # average WriteReq mshr miss latency
1749system.cpu2.dcache.SwapReq_avg_mshr_miss_latency::cpu2.data  8920.964912                       # average SwapReq mshr miss latency
1750system.cpu2.dcache.SwapReq_avg_mshr_miss_latency::total  8920.964912                       # average SwapReq mshr miss latency
1751system.cpu2.dcache.demand_avg_mshr_miss_latency::cpu2.data 11598.291829                       # average overall mshr miss latency
1752system.cpu2.dcache.demand_avg_mshr_miss_latency::total 11598.291829                       # average overall mshr miss latency
1753system.cpu2.dcache.overall_avg_mshr_miss_latency::cpu2.data 11598.291829                       # average overall mshr miss latency
1754system.cpu2.dcache.overall_avg_mshr_miss_latency::total 11598.291829                       # average overall mshr miss latency
1755system.cpu2.dcache.no_allocate_misses               0                       # Number of misses that were no-allocate
1756system.cpu2.icache.tags.replacements              384                       # number of replacements
1757system.cpu2.icache.tags.tagsinuse           78.035025                       # Cycle average of tags in use
1758system.cpu2.icache.tags.total_refs              22324                       # Total number of references to valid blocks.
1759system.cpu2.icache.tags.sampled_refs              494                       # Sample count of references to valid blocks.
1760system.cpu2.icache.tags.avg_refs            45.190283                       # Average number of references to valid blocks.
1761system.cpu2.icache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
1762system.cpu2.icache.tags.occ_blocks::cpu2.inst    78.035025                       # Average occupied blocks per requestor
1763system.cpu2.icache.tags.occ_percent::cpu2.inst     0.152412                       # Average percentage of cache occupancy
1764system.cpu2.icache.tags.occ_percent::total     0.152412                       # Average percentage of cache occupancy
1765system.cpu2.icache.tags.occ_task_id_blocks::1024          110                       # Occupied blocks per task id
1766system.cpu2.icache.tags.age_task_id_blocks_1024::0           11                       # Occupied blocks per task id
1767system.cpu2.icache.tags.age_task_id_blocks_1024::1           99                       # Occupied blocks per task id
1768system.cpu2.icache.tags.occ_task_id_percent::1024     0.214844                       # Percentage of cache occupancy per task id
1769system.cpu2.icache.tags.tag_accesses            23378                       # Number of tag accesses
1770system.cpu2.icache.tags.data_accesses           23378                       # Number of data accesses
1771system.cpu2.icache.ReadReq_hits::cpu2.inst        22324                       # number of ReadReq hits
1772system.cpu2.icache.ReadReq_hits::total          22324                       # number of ReadReq hits
1773system.cpu2.icache.demand_hits::cpu2.inst        22324                       # number of demand (read+write) hits
1774system.cpu2.icache.demand_hits::total           22324                       # number of demand (read+write) hits
1775system.cpu2.icache.overall_hits::cpu2.inst        22324                       # number of overall hits
1776system.cpu2.icache.overall_hits::total          22324                       # number of overall hits
1777system.cpu2.icache.ReadReq_misses::cpu2.inst          560                       # number of ReadReq misses
1778system.cpu2.icache.ReadReq_misses::total          560                       # number of ReadReq misses
1779system.cpu2.icache.demand_misses::cpu2.inst          560                       # number of demand (read+write) misses
1780system.cpu2.icache.demand_misses::total           560                       # number of demand (read+write) misses
1781system.cpu2.icache.overall_misses::cpu2.inst          560                       # number of overall misses
1782system.cpu2.icache.overall_misses::total          560                       # number of overall misses
1783system.cpu2.icache.ReadReq_miss_latency::cpu2.inst      8454990                       # number of ReadReq miss cycles
1784system.cpu2.icache.ReadReq_miss_latency::total      8454990                       # number of ReadReq miss cycles
1785system.cpu2.icache.demand_miss_latency::cpu2.inst      8454990                       # number of demand (read+write) miss cycles
1786system.cpu2.icache.demand_miss_latency::total      8454990                       # number of demand (read+write) miss cycles
1787system.cpu2.icache.overall_miss_latency::cpu2.inst      8454990                       # number of overall miss cycles
1788system.cpu2.icache.overall_miss_latency::total      8454990                       # number of overall miss cycles
1789system.cpu2.icache.ReadReq_accesses::cpu2.inst        22884                       # number of ReadReq accesses(hits+misses)
1790system.cpu2.icache.ReadReq_accesses::total        22884                       # number of ReadReq accesses(hits+misses)
1791system.cpu2.icache.demand_accesses::cpu2.inst        22884                       # number of demand (read+write) accesses
1792system.cpu2.icache.demand_accesses::total        22884                       # number of demand (read+write) accesses
1793system.cpu2.icache.overall_accesses::cpu2.inst        22884                       # number of overall (read+write) accesses
1794system.cpu2.icache.overall_accesses::total        22884                       # number of overall (read+write) accesses
1795system.cpu2.icache.ReadReq_miss_rate::cpu2.inst     0.024471                       # miss rate for ReadReq accesses
1796system.cpu2.icache.ReadReq_miss_rate::total     0.024471                       # miss rate for ReadReq accesses
1797system.cpu2.icache.demand_miss_rate::cpu2.inst     0.024471                       # miss rate for demand accesses
1798system.cpu2.icache.demand_miss_rate::total     0.024471                       # miss rate for demand accesses
1799system.cpu2.icache.overall_miss_rate::cpu2.inst     0.024471                       # miss rate for overall accesses
1800system.cpu2.icache.overall_miss_rate::total     0.024471                       # miss rate for overall accesses
1801system.cpu2.icache.ReadReq_avg_miss_latency::cpu2.inst 15098.196429                       # average ReadReq miss latency
1802system.cpu2.icache.ReadReq_avg_miss_latency::total 15098.196429                       # average ReadReq miss latency
1803system.cpu2.icache.demand_avg_miss_latency::cpu2.inst 15098.196429                       # average overall miss latency
1804system.cpu2.icache.demand_avg_miss_latency::total 15098.196429                       # average overall miss latency
1805system.cpu2.icache.overall_avg_miss_latency::cpu2.inst 15098.196429                       # average overall miss latency
1806system.cpu2.icache.overall_avg_miss_latency::total 15098.196429                       # average overall miss latency
1807system.cpu2.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
1808system.cpu2.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1809system.cpu2.icache.blocked::no_mshrs                0                       # number of cycles access was blocked
1810system.cpu2.icache.blocked::no_targets              0                       # number of cycles access was blocked
1811system.cpu2.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
1812system.cpu2.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1813system.cpu2.icache.fast_writes                      0                       # number of fast writes performed
1814system.cpu2.icache.cache_copies                     0                       # number of cache copies performed
1815system.cpu2.icache.ReadReq_mshr_hits::cpu2.inst           66                       # number of ReadReq MSHR hits
1816system.cpu2.icache.ReadReq_mshr_hits::total           66                       # number of ReadReq MSHR hits
1817system.cpu2.icache.demand_mshr_hits::cpu2.inst           66                       # number of demand (read+write) MSHR hits
1818system.cpu2.icache.demand_mshr_hits::total           66                       # number of demand (read+write) MSHR hits
1819system.cpu2.icache.overall_mshr_hits::cpu2.inst           66                       # number of overall MSHR hits
1820system.cpu2.icache.overall_mshr_hits::total           66                       # number of overall MSHR hits
1821system.cpu2.icache.ReadReq_mshr_misses::cpu2.inst          494                       # number of ReadReq MSHR misses
1822system.cpu2.icache.ReadReq_mshr_misses::total          494                       # number of ReadReq MSHR misses
1823system.cpu2.icache.demand_mshr_misses::cpu2.inst          494                       # number of demand (read+write) MSHR misses
1824system.cpu2.icache.demand_mshr_misses::total          494                       # number of demand (read+write) MSHR misses
1825system.cpu2.icache.overall_mshr_misses::cpu2.inst          494                       # number of overall MSHR misses
1826system.cpu2.icache.overall_mshr_misses::total          494                       # number of overall MSHR misses
1827system.cpu2.icache.ReadReq_mshr_miss_latency::cpu2.inst      6668508                       # number of ReadReq MSHR miss cycles
1828system.cpu2.icache.ReadReq_mshr_miss_latency::total      6668508                       # number of ReadReq MSHR miss cycles
1829system.cpu2.icache.demand_mshr_miss_latency::cpu2.inst      6668508                       # number of demand (read+write) MSHR miss cycles
1830system.cpu2.icache.demand_mshr_miss_latency::total      6668508                       # number of demand (read+write) MSHR miss cycles
1831system.cpu2.icache.overall_mshr_miss_latency::cpu2.inst      6668508                       # number of overall MSHR miss cycles
1832system.cpu2.icache.overall_mshr_miss_latency::total      6668508                       # number of overall MSHR miss cycles
1833system.cpu2.icache.ReadReq_mshr_miss_rate::cpu2.inst     0.021587                       # mshr miss rate for ReadReq accesses
1834system.cpu2.icache.ReadReq_mshr_miss_rate::total     0.021587                       # mshr miss rate for ReadReq accesses
1835system.cpu2.icache.demand_mshr_miss_rate::cpu2.inst     0.021587                       # mshr miss rate for demand accesses
1836system.cpu2.icache.demand_mshr_miss_rate::total     0.021587                       # mshr miss rate for demand accesses
1837system.cpu2.icache.overall_mshr_miss_rate::cpu2.inst     0.021587                       # mshr miss rate for overall accesses
1838system.cpu2.icache.overall_mshr_miss_rate::total     0.021587                       # mshr miss rate for overall accesses
1839system.cpu2.icache.ReadReq_avg_mshr_miss_latency::cpu2.inst 13499.004049                       # average ReadReq mshr miss latency
1840system.cpu2.icache.ReadReq_avg_mshr_miss_latency::total 13499.004049                       # average ReadReq mshr miss latency
1841system.cpu2.icache.demand_avg_mshr_miss_latency::cpu2.inst 13499.004049                       # average overall mshr miss latency
1842system.cpu2.icache.demand_avg_mshr_miss_latency::total 13499.004049                       # average overall mshr miss latency
1843system.cpu2.icache.overall_avg_mshr_miss_latency::cpu2.inst 13499.004049                       # average overall mshr miss latency
1844system.cpu2.icache.overall_avg_mshr_miss_latency::total 13499.004049                       # average overall mshr miss latency
1845system.cpu2.icache.no_allocate_misses               0                       # Number of misses that were no-allocate
1846system.cpu3.branchPred.lookups                  49957                       # Number of BP lookups
1847system.cpu3.branchPred.condPredicted            46526                       # Number of conditional branches predicted
1848system.cpu3.branchPred.condIncorrect             1263                       # Number of conditional branches incorrect
1849system.cpu3.branchPred.BTBLookups               42773                       # Number of BTB lookups
1850system.cpu3.branchPred.BTBHits                  41661                       # Number of BTB hits
1851system.cpu3.branchPred.BTBCorrect                   0                       # Number of correct BTB predictions (this stat may not work properly.
1852system.cpu3.branchPred.BTBHitPct            97.400229                       # BTB Hit Percentage
1853system.cpu3.branchPred.usedRAS                    886                       # Number of times the RAS was used to get a target.
1854system.cpu3.branchPred.RASInCorrect               231                       # Number of incorrect RAS predictions.
1855system.cpu3.numCycles                          161075                       # number of cpu cycles simulated
1856system.cpu3.numWorkItemsStarted                     0                       # number of work items this cpu started
1857system.cpu3.numWorkItemsCompleted                   0                       # number of work items this cpu completed
1858system.cpu3.fetch.icacheStallCycles             32422                       # Number of cycles fetch is stalled on an Icache miss
1859system.cpu3.fetch.Insts                        272949                       # Number of instructions fetch has processed
1860system.cpu3.fetch.Branches                      49957                       # Number of branches that fetch encountered
1861system.cpu3.fetch.predictedBranches             42547                       # Number of branches that fetch has predicted taken
1862system.cpu3.fetch.Cycles                       124988                       # Number of cycles fetch has run and was not squashing or blocked
1863system.cpu3.fetch.SquashCycles                   2685                       # Number of cycles fetch has spent squashing
1864system.cpu3.fetch.MiscStallCycles                   3                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
1865system.cpu3.fetch.NoActiveThreadStallCycles           10                       # Number of stall cycles due to no active thread to fetch from
1866system.cpu3.fetch.PendingTrapStallCycles         1170                       # Number of stall cycles due to pending traps
1867system.cpu3.fetch.CacheLines                    23669                       # Number of cache lines fetched
1868system.cpu3.fetch.IcacheSquashes                  411                       # Number of outstanding Icache misses that were squashed
1869system.cpu3.fetch.rateDist::samples            159935                       # Number of instructions fetched each cycle (Total)
1870system.cpu3.fetch.rateDist::mean             1.706625                       # Number of instructions fetched each cycle (Total)
1871system.cpu3.fetch.rateDist::stdev            2.149562                       # Number of instructions fetched each cycle (Total)
1872system.cpu3.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
1873system.cpu3.fetch.rateDist::0                   61940     38.73%     38.73% # Number of instructions fetched each cycle (Total)
1874system.cpu3.fetch.rateDist::1                   50129     31.34%     70.07% # Number of instructions fetched each cycle (Total)
1875system.cpu3.fetch.rateDist::2                    7684      4.80%     74.88% # Number of instructions fetched each cycle (Total)
1876system.cpu3.fetch.rateDist::3                    3433      2.15%     77.02% # Number of instructions fetched each cycle (Total)
1877system.cpu3.fetch.rateDist::4                    1026      0.64%     77.66% # Number of instructions fetched each cycle (Total)
1878system.cpu3.fetch.rateDist::5                   29810     18.64%     96.30% # Number of instructions fetched each cycle (Total)
1879system.cpu3.fetch.rateDist::6                    1265      0.79%     97.09% # Number of instructions fetched each cycle (Total)
1880system.cpu3.fetch.rateDist::7                     775      0.48%     97.58% # Number of instructions fetched each cycle (Total)
1881system.cpu3.fetch.rateDist::8                    3873      2.42%    100.00% # Number of instructions fetched each cycle (Total)
1882system.cpu3.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
1883system.cpu3.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
1884system.cpu3.fetch.rateDist::max_value               8                       # Number of instructions fetched each cycle (Total)
1885system.cpu3.fetch.rateDist::total              159935                       # Number of instructions fetched each cycle (Total)
1886system.cpu3.fetch.branchRate                 0.310147                       # Number of branch fetches per cycle
1887system.cpu3.fetch.rate                       1.694546                       # Number of inst fetches per cycle
1888system.cpu3.decode.IdleCycles                   17524                       # Number of cycles decode is idle
1889system.cpu3.decode.BlockedCycles                64435                       # Number of cycles decode is blocked
1890system.cpu3.decode.RunCycles                    72722                       # Number of cycles decode is running
1891system.cpu3.decode.UnblockCycles                 3902                       # Number of cycles decode is unblocking
1892system.cpu3.decode.SquashCycles                  1342                       # Number of cycles decode is squashing
1893system.cpu3.decode.DecodedInsts                258692                       # Number of instructions handled by decode
1894system.cpu3.rename.SquashCycles                  1342                       # Number of cycles rename is squashing
1895system.cpu3.rename.IdleCycles                   18198                       # Number of cycles rename is idle
1896system.cpu3.rename.BlockCycles                  31170                       # Number of cycles rename is blocking
1897system.cpu3.rename.serializeStallCycles         12771                       # count of cycles rename stalled for serializing inst
1898system.cpu3.rename.RunCycles                    73832                       # Number of cycles rename is running
1899system.cpu3.rename.UnblockCycles                22612                       # Number of cycles rename is unblocking
1900system.cpu3.rename.RenamedInsts                255419                       # Number of instructions processed by rename
1901system.cpu3.rename.IQFullEvents                 19775                       # Number of times rename has blocked due to IQ full
1902system.cpu3.rename.LQFullEvents                    23                       # Number of times rename has blocked due to LQ full
1903system.cpu3.rename.FullRegisterEvents               2                       # Number of times there has been no free registers
1904system.cpu3.rename.RenamedOperands             178600                       # Number of destination operands rename has renamed
1905system.cpu3.rename.RenameLookups               483471                       # Number of register rename lookups that rename has made
1906system.cpu3.rename.int_rename_lookups          377749                       # Number of integer rename lookups
1907system.cpu3.rename.CommittedMaps               164114                       # Number of HB maps that are committed
1908system.cpu3.rename.UndoneMaps                   14486                       # Number of HB maps that are undone due to squashing
1909system.cpu3.rename.serializingInsts              1167                       # count of serializing insts renamed
1910system.cpu3.rename.tempSerializingInsts          1234                       # count of temporary serializing insts renamed
1911system.cpu3.rename.skidInsts                    27248                       # count of insts added to the skid buffer
1912system.cpu3.memDep0.insertedLoads               70256                       # Number of loads inserted to the mem dependence unit.
1913system.cpu3.memDep0.insertedStores              32624                       # Number of stores inserted to the mem dependence unit.
1914system.cpu3.memDep0.conflictingLoads            33902                       # Number of conflicting loads.
1915system.cpu3.memDep0.conflictingStores           27488                       # Number of conflicting stores.
1916system.cpu3.iq.iqInstsAdded                    210626                       # Number of instructions added to the IQ (excludes non-spec)
1917system.cpu3.iq.iqNonSpecInstsAdded               7365                       # Number of non-speculative instructions added to the IQ
1918system.cpu3.iq.iqInstsIssued                   213102                       # Number of instructions issued
1919system.cpu3.iq.iqSquashedInstsIssued               40                       # Number of squashed instructions issued
1920system.cpu3.iq.iqSquashedInstsExamined          12659                       # Number of squashed instructions iterated over during squash; mainly for profiling
1921system.cpu3.iq.iqSquashedOperandsExamined        11687                       # Number of squashed operands that are examined and possibly removed from graph
1922system.cpu3.iq.iqSquashedNonSpecRemoved           617                       # Number of squashed non-spec instructions that were removed
1923system.cpu3.iq.issued_per_cycle::samples       159935                       # Number of insts issued each cycle
1924system.cpu3.iq.issued_per_cycle::mean        1.332429                       # Number of insts issued each cycle
1925system.cpu3.iq.issued_per_cycle::stdev       1.375890                       # Number of insts issued each cycle
1926system.cpu3.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
1927system.cpu3.iq.issued_per_cycle::0              65625     41.03%     41.03% # Number of insts issued each cycle
1928system.cpu3.iq.issued_per_cycle::1              24603     15.38%     56.42% # Number of insts issued each cycle
1929system.cpu3.iq.issued_per_cycle::2              31869     19.93%     76.34% # Number of insts issued each cycle
1930system.cpu3.iq.issued_per_cycle::3              31495     19.69%     96.03% # Number of insts issued each cycle
1931system.cpu3.iq.issued_per_cycle::4               3384      2.12%     98.15% # Number of insts issued each cycle
1932system.cpu3.iq.issued_per_cycle::5               1646      1.03%     99.18% # Number of insts issued each cycle
1933system.cpu3.iq.issued_per_cycle::6                880      0.55%     99.73% # Number of insts issued each cycle
1934system.cpu3.iq.issued_per_cycle::7                234      0.15%     99.88% # Number of insts issued each cycle
1935system.cpu3.iq.issued_per_cycle::8                199      0.12%    100.00% # Number of insts issued each cycle
1936system.cpu3.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
1937system.cpu3.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
1938system.cpu3.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
1939system.cpu3.iq.issued_per_cycle::total         159935                       # Number of insts issued each cycle
1940system.cpu3.iq.fu_full::No_OpClass                  0      0.00%      0.00% # attempts to use FU when none available
1941system.cpu3.iq.fu_full::IntAlu                     83     23.71%     23.71% # attempts to use FU when none available
1942system.cpu3.iq.fu_full::IntMult                     0      0.00%     23.71% # attempts to use FU when none available
1943system.cpu3.iq.fu_full::IntDiv                      0      0.00%     23.71% # attempts to use FU when none available
1944system.cpu3.iq.fu_full::FloatAdd                    0      0.00%     23.71% # attempts to use FU when none available
1945system.cpu3.iq.fu_full::FloatCmp                    0      0.00%     23.71% # attempts to use FU when none available
1946system.cpu3.iq.fu_full::FloatCvt                    0      0.00%     23.71% # attempts to use FU when none available
1947system.cpu3.iq.fu_full::FloatMult                   0      0.00%     23.71% # attempts to use FU when none available
1948system.cpu3.iq.fu_full::FloatDiv                    0      0.00%     23.71% # attempts to use FU when none available
1949system.cpu3.iq.fu_full::FloatSqrt                   0      0.00%     23.71% # attempts to use FU when none available
1950system.cpu3.iq.fu_full::SimdAdd                     0      0.00%     23.71% # attempts to use FU when none available
1951system.cpu3.iq.fu_full::SimdAddAcc                  0      0.00%     23.71% # attempts to use FU when none available
1952system.cpu3.iq.fu_full::SimdAlu                     0      0.00%     23.71% # attempts to use FU when none available
1953system.cpu3.iq.fu_full::SimdCmp                     0      0.00%     23.71% # attempts to use FU when none available
1954system.cpu3.iq.fu_full::SimdCvt                     0      0.00%     23.71% # attempts to use FU when none available
1955system.cpu3.iq.fu_full::SimdMisc                    0      0.00%     23.71% # attempts to use FU when none available
1956system.cpu3.iq.fu_full::SimdMult                    0      0.00%     23.71% # attempts to use FU when none available
1957system.cpu3.iq.fu_full::SimdMultAcc                 0      0.00%     23.71% # attempts to use FU when none available
1958system.cpu3.iq.fu_full::SimdShift                   0      0.00%     23.71% # attempts to use FU when none available
1959system.cpu3.iq.fu_full::SimdShiftAcc                0      0.00%     23.71% # attempts to use FU when none available
1960system.cpu3.iq.fu_full::SimdSqrt                    0      0.00%     23.71% # attempts to use FU when none available
1961system.cpu3.iq.fu_full::SimdFloatAdd                0      0.00%     23.71% # attempts to use FU when none available
1962system.cpu3.iq.fu_full::SimdFloatAlu                0      0.00%     23.71% # attempts to use FU when none available
1963system.cpu3.iq.fu_full::SimdFloatCmp                0      0.00%     23.71% # attempts to use FU when none available
1964system.cpu3.iq.fu_full::SimdFloatCvt                0      0.00%     23.71% # attempts to use FU when none available
1965system.cpu3.iq.fu_full::SimdFloatDiv                0      0.00%     23.71% # attempts to use FU when none available
1966system.cpu3.iq.fu_full::SimdFloatMisc               0      0.00%     23.71% # attempts to use FU when none available
1967system.cpu3.iq.fu_full::SimdFloatMult               0      0.00%     23.71% # attempts to use FU when none available
1968system.cpu3.iq.fu_full::SimdFloatMultAcc            0      0.00%     23.71% # attempts to use FU when none available
1969system.cpu3.iq.fu_full::SimdFloatSqrt               0      0.00%     23.71% # attempts to use FU when none available
1970system.cpu3.iq.fu_full::MemRead                    58     16.57%     40.29% # attempts to use FU when none available
1971system.cpu3.iq.fu_full::MemWrite                  209     59.71%    100.00% # attempts to use FU when none available
1972system.cpu3.iq.fu_full::IprAccess                   0      0.00%    100.00% # attempts to use FU when none available
1973system.cpu3.iq.fu_full::InstPrefetch                0      0.00%    100.00% # attempts to use FU when none available
1974system.cpu3.iq.FU_type_0::No_OpClass                0      0.00%      0.00% # Type of FU issued
1975system.cpu3.iq.FU_type_0::IntAlu               105687     49.59%     49.59% # Type of FU issued
1976system.cpu3.iq.FU_type_0::IntMult                   0      0.00%     49.59% # Type of FU issued
1977system.cpu3.iq.FU_type_0::IntDiv                    0      0.00%     49.59% # Type of FU issued
1978system.cpu3.iq.FU_type_0::FloatAdd                  0      0.00%     49.59% # Type of FU issued
1979system.cpu3.iq.FU_type_0::FloatCmp                  0      0.00%     49.59% # Type of FU issued
1980system.cpu3.iq.FU_type_0::FloatCvt                  0      0.00%     49.59% # Type of FU issued
1981system.cpu3.iq.FU_type_0::FloatMult                 0      0.00%     49.59% # Type of FU issued
1982system.cpu3.iq.FU_type_0::FloatDiv                  0      0.00%     49.59% # Type of FU issued
1983system.cpu3.iq.FU_type_0::FloatSqrt                 0      0.00%     49.59% # Type of FU issued
1984system.cpu3.iq.FU_type_0::SimdAdd                   0      0.00%     49.59% # Type of FU issued
1985system.cpu3.iq.FU_type_0::SimdAddAcc                0      0.00%     49.59% # Type of FU issued
1986system.cpu3.iq.FU_type_0::SimdAlu                   0      0.00%     49.59% # Type of FU issued
1987system.cpu3.iq.FU_type_0::SimdCmp                   0      0.00%     49.59% # Type of FU issued
1988system.cpu3.iq.FU_type_0::SimdCvt                   0      0.00%     49.59% # Type of FU issued
1989system.cpu3.iq.FU_type_0::SimdMisc                  0      0.00%     49.59% # Type of FU issued
1990system.cpu3.iq.FU_type_0::SimdMult                  0      0.00%     49.59% # Type of FU issued
1991system.cpu3.iq.FU_type_0::SimdMultAcc               0      0.00%     49.59% # Type of FU issued
1992system.cpu3.iq.FU_type_0::SimdShift                 0      0.00%     49.59% # Type of FU issued
1993system.cpu3.iq.FU_type_0::SimdShiftAcc              0      0.00%     49.59% # Type of FU issued
1994system.cpu3.iq.FU_type_0::SimdSqrt                  0      0.00%     49.59% # Type of FU issued
1995system.cpu3.iq.FU_type_0::SimdFloatAdd              0      0.00%     49.59% # Type of FU issued
1996system.cpu3.iq.FU_type_0::SimdFloatAlu              0      0.00%     49.59% # Type of FU issued
1997system.cpu3.iq.FU_type_0::SimdFloatCmp              0      0.00%     49.59% # Type of FU issued
1998system.cpu3.iq.FU_type_0::SimdFloatCvt              0      0.00%     49.59% # Type of FU issued
1999system.cpu3.iq.FU_type_0::SimdFloatDiv              0      0.00%     49.59% # Type of FU issued
2000system.cpu3.iq.FU_type_0::SimdFloatMisc             0      0.00%     49.59% # Type of FU issued
2001system.cpu3.iq.FU_type_0::SimdFloatMult             0      0.00%     49.59% # Type of FU issued
2002system.cpu3.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     49.59% # Type of FU issued
2003system.cpu3.iq.FU_type_0::SimdFloatSqrt             0      0.00%     49.59% # Type of FU issued
2004system.cpu3.iq.FU_type_0::MemRead               75490     35.42%     85.02% # Type of FU issued
2005system.cpu3.iq.FU_type_0::MemWrite              31925     14.98%    100.00% # Type of FU issued
2006system.cpu3.iq.FU_type_0::IprAccess                 0      0.00%    100.00% # Type of FU issued
2007system.cpu3.iq.FU_type_0::InstPrefetch              0      0.00%    100.00% # Type of FU issued
2008system.cpu3.iq.FU_type_0::total                213102                       # Type of FU issued
2009system.cpu3.iq.rate                          1.322999                       # Inst issue rate
2010system.cpu3.iq.fu_busy_cnt                        350                       # FU busy when requested
2011system.cpu3.iq.fu_busy_rate                  0.001642                       # FU busy rate (busy events/executed inst)
2012system.cpu3.iq.int_inst_queue_reads            586529                       # Number of integer instruction queue reads
2013system.cpu3.iq.int_inst_queue_writes           230693                       # Number of integer instruction queue writes
2014system.cpu3.iq.int_inst_queue_wakeup_accesses       211399                       # Number of integer instruction queue wakeup accesses
2015system.cpu3.iq.fp_inst_queue_reads                  0                       # Number of floating instruction queue reads
2016system.cpu3.iq.fp_inst_queue_writes                 0                       # Number of floating instruction queue writes
2017system.cpu3.iq.fp_inst_queue_wakeup_accesses            0                       # Number of floating instruction queue wakeup accesses
2018system.cpu3.iq.int_alu_accesses                213452                       # Number of integer alu accesses
2019system.cpu3.iq.fp_alu_accesses                      0                       # Number of floating point alu accesses
2020system.cpu3.iew.lsq.thread0.forwLoads           27230                       # Number of loads that had data forwarded from stores
2021system.cpu3.iew.lsq.thread0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
2022system.cpu3.iew.lsq.thread0.squashedLoads         2740                       # Number of loads squashed
2023system.cpu3.iew.lsq.thread0.ignoredResponses            3                       # Number of memory responses ignored because the instruction is squashed
2024system.cpu3.iew.lsq.thread0.memOrderViolation           43                       # Number of memory ordering violations
2025system.cpu3.iew.lsq.thread0.squashedStores         1625                       # Number of stores squashed
2026system.cpu3.iew.lsq.thread0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
2027system.cpu3.iew.lsq.thread0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
2028system.cpu3.iew.lsq.thread0.rescheduledLoads            0                       # Number of loads that were rescheduled
2029system.cpu3.iew.lsq.thread0.cacheBlocked            0                       # Number of times an access to memory failed due to the cache being blocked
2030system.cpu3.iew.iewIdleCycles                       0                       # Number of cycles IEW is idle
2031system.cpu3.iew.iewSquashCycles                  1342                       # Number of cycles IEW is squashing
2032system.cpu3.iew.iewBlockCycles                   8471                       # Number of cycles IEW is blocking
2033system.cpu3.iew.iewUnblockCycles                   59                       # Number of cycles IEW is unblocking
2034system.cpu3.iew.iewDispatchedInsts             252649                       # Number of instructions dispatched to IQ
2035system.cpu3.iew.iewDispSquashedInsts              168                       # Number of squashed instructions skipped by dispatch
2036system.cpu3.iew.iewDispLoadInsts                70256                       # Number of dispatched load instructions
2037system.cpu3.iew.iewDispStoreInsts               32624                       # Number of dispatched store instructions
2038system.cpu3.iew.iewDispNonSpecInsts              1081                       # Number of dispatched non-speculative instructions
2039system.cpu3.iew.iewIQFullEvents                    37                       # Number of times the IQ has become full, causing a stall
2040system.cpu3.iew.iewLSQFullEvents                    0                       # Number of times the LSQ has become full, causing a stall
2041system.cpu3.iew.memOrderViolationEvents            43                       # Number of memory order violations
2042system.cpu3.iew.predictedTakenIncorrect           466                       # Number of branches that were predicted taken incorrectly
2043system.cpu3.iew.predictedNotTakenIncorrect         1012                       # Number of branches that were predicted not taken incorrectly
2044system.cpu3.iew.branchMispredicts                1478                       # Number of branch mispredicts detected at execute
2045system.cpu3.iew.iewExecutedInsts               211973                       # Number of executed instructions
2046system.cpu3.iew.iewExecLoadInsts                69143                       # Number of load instructions executed
2047system.cpu3.iew.iewExecSquashedInsts             1129                       # Number of squashed instructions skipped in execute
2048system.cpu3.iew.exec_swp                            0                       # number of swp insts executed
2049system.cpu3.iew.exec_nop                        34658                       # number of nop insts executed
2050system.cpu3.iew.exec_refs                      100953                       # number of memory reference insts executed
2051system.cpu3.iew.exec_branches                   44015                       # Number of branches executed
2052system.cpu3.iew.exec_stores                     31810                       # Number of stores executed
2053system.cpu3.iew.exec_rate                    1.315989                       # Inst execution rate
2054system.cpu3.iew.wb_sent                        211700                       # cumulative count of insts sent to commit
2055system.cpu3.iew.wb_count                       211399                       # cumulative count of insts written-back
2056system.cpu3.iew.wb_producers                   118601                       # num instructions producing a value
2057system.cpu3.iew.wb_consumers                   125234                       # num instructions consuming a value
2058system.cpu3.iew.wb_penalized                        0                       # number of instrctions required to write to 'other' IQ
2059system.cpu3.iew.wb_rate                      1.312426                       # insts written-back per cycle
2060system.cpu3.iew.wb_fanout                    0.947035                       # average fanout of values written-back
2061system.cpu3.iew.wb_penalized_rate                   0                       # fraction of instructions written-back that wrote to 'other' IQ
2062system.cpu3.commit.commitSquashedInsts          14249                       # The number of squashed insts skipped by commit
2063system.cpu3.commit.commitNonSpecStalls           6748                       # The number of times commit has been forced to stall to communicate backwards
2064system.cpu3.commit.branchMispredicts             1263                       # The number of times a branch was mispredicted
2065system.cpu3.commit.committed_per_cycle::samples       157342                       # Number of insts commited each cycle
2066system.cpu3.commit.committed_per_cycle::mean     1.514834                       # Number of insts commited each cycle
2067system.cpu3.commit.committed_per_cycle::stdev     2.009338                       # Number of insts commited each cycle
2068system.cpu3.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
2069system.cpu3.commit.committed_per_cycle::0        72048     45.79%     45.79% # Number of insts commited each cycle
2070system.cpu3.commit.committed_per_cycle::1        40652     25.84%     71.63% # Number of insts commited each cycle
2071system.cpu3.commit.committed_per_cycle::2         5170      3.29%     74.91% # Number of insts commited each cycle
2072system.cpu3.commit.committed_per_cycle::3         7572      4.81%     79.73% # Number of insts commited each cycle
2073system.cpu3.commit.committed_per_cycle::4         1532      0.97%     80.70% # Number of insts commited each cycle
2074system.cpu3.commit.committed_per_cycle::5        27266     17.33%     98.03% # Number of insts commited each cycle
2075system.cpu3.commit.committed_per_cycle::6          833      0.53%     98.56% # Number of insts commited each cycle
2076system.cpu3.commit.committed_per_cycle::7          969      0.62%     99.17% # Number of insts commited each cycle
2077system.cpu3.commit.committed_per_cycle::8         1300      0.83%    100.00% # Number of insts commited each cycle
2078system.cpu3.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
2079system.cpu3.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
2080system.cpu3.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
2081system.cpu3.commit.committed_per_cycle::total       157342                       # Number of insts commited each cycle
2082system.cpu3.commit.committedInsts              238347                       # Number of instructions committed
2083system.cpu3.commit.committedOps                238347                       # Number of ops (including micro ops) committed
2084system.cpu3.commit.swp_count                        0                       # Number of s/w prefetches committed
2085system.cpu3.commit.refs                         98515                       # Number of memory references committed
2086system.cpu3.commit.loads                        67516                       # Number of loads committed
2087system.cpu3.commit.membars                       6034                       # Number of memory barriers committed
2088system.cpu3.commit.branches                     42994                       # Number of branches committed
2089system.cpu3.commit.fp_insts                         0                       # Number of committed floating point instructions.
2090system.cpu3.commit.int_insts                   163632                       # Number of committed integer instructions.
2091system.cpu3.commit.function_calls                 322                       # Number of function calls committed.
2092system.cpu3.commit.op_class_0::No_OpClass        33784     14.17%     14.17% # Class of committed instruction
2093system.cpu3.commit.op_class_0::IntAlu          100014     41.96%     56.14% # Class of committed instruction
2094system.cpu3.commit.op_class_0::IntMult              0      0.00%     56.14% # Class of committed instruction
2095system.cpu3.commit.op_class_0::IntDiv               0      0.00%     56.14% # Class of committed instruction
2096system.cpu3.commit.op_class_0::FloatAdd             0      0.00%     56.14% # Class of committed instruction
2097system.cpu3.commit.op_class_0::FloatCmp             0      0.00%     56.14% # Class of committed instruction
2098system.cpu3.commit.op_class_0::FloatCvt             0      0.00%     56.14% # Class of committed instruction
2099system.cpu3.commit.op_class_0::FloatMult            0      0.00%     56.14% # Class of committed instruction
2100system.cpu3.commit.op_class_0::FloatDiv             0      0.00%     56.14% # Class of committed instruction
2101system.cpu3.commit.op_class_0::FloatSqrt            0      0.00%     56.14% # Class of committed instruction
2102system.cpu3.commit.op_class_0::SimdAdd              0      0.00%     56.14% # Class of committed instruction
2103system.cpu3.commit.op_class_0::SimdAddAcc            0      0.00%     56.14% # Class of committed instruction
2104system.cpu3.commit.op_class_0::SimdAlu              0      0.00%     56.14% # Class of committed instruction
2105system.cpu3.commit.op_class_0::SimdCmp              0      0.00%     56.14% # Class of committed instruction
2106system.cpu3.commit.op_class_0::SimdCvt              0      0.00%     56.14% # Class of committed instruction
2107system.cpu3.commit.op_class_0::SimdMisc             0      0.00%     56.14% # Class of committed instruction
2108system.cpu3.commit.op_class_0::SimdMult             0      0.00%     56.14% # Class of committed instruction
2109system.cpu3.commit.op_class_0::SimdMultAcc            0      0.00%     56.14% # Class of committed instruction
2110system.cpu3.commit.op_class_0::SimdShift            0      0.00%     56.14% # Class of committed instruction
2111system.cpu3.commit.op_class_0::SimdShiftAcc            0      0.00%     56.14% # Class of committed instruction
2112system.cpu3.commit.op_class_0::SimdSqrt             0      0.00%     56.14% # Class of committed instruction
2113system.cpu3.commit.op_class_0::SimdFloatAdd            0      0.00%     56.14% # Class of committed instruction
2114system.cpu3.commit.op_class_0::SimdFloatAlu            0      0.00%     56.14% # Class of committed instruction
2115system.cpu3.commit.op_class_0::SimdFloatCmp            0      0.00%     56.14% # Class of committed instruction
2116system.cpu3.commit.op_class_0::SimdFloatCvt            0      0.00%     56.14% # Class of committed instruction
2117system.cpu3.commit.op_class_0::SimdFloatDiv            0      0.00%     56.14% # Class of committed instruction
2118system.cpu3.commit.op_class_0::SimdFloatMisc            0      0.00%     56.14% # Class of committed instruction
2119system.cpu3.commit.op_class_0::SimdFloatMult            0      0.00%     56.14% # Class of committed instruction
2120system.cpu3.commit.op_class_0::SimdFloatMultAcc            0      0.00%     56.14% # Class of committed instruction
2121system.cpu3.commit.op_class_0::SimdFloatSqrt            0      0.00%     56.14% # Class of committed instruction
2122system.cpu3.commit.op_class_0::MemRead          73550     30.86%     86.99% # Class of committed instruction
2123system.cpu3.commit.op_class_0::MemWrite         30999     13.01%    100.00% # Class of committed instruction
2124system.cpu3.commit.op_class_0::IprAccess            0      0.00%    100.00% # Class of committed instruction
2125system.cpu3.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
2126system.cpu3.commit.op_class_0::total           238347                       # Class of committed instruction
2127system.cpu3.commit.bw_lim_events                 1300                       # number cycles where commit BW limit reached
2128system.cpu3.rob.rob_reads                      408052                       # The number of ROB reads
2129system.cpu3.rob.rob_writes                     507784                       # The number of ROB writes
2130system.cpu3.timesIdled                            206                       # Number of times that the entire CPU went into an idle state and unscheduled itself
2131system.cpu3.idleCycles                           1140                       # Total number of cycles that the CPU has spent unscheduled due to idling
2132system.cpu3.quiesceCycles                       47445                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
2133system.cpu3.committedInsts                     198529                       # Number of Instructions Simulated
2134system.cpu3.committedOps                       198529                       # Number of Ops (including micro ops) Simulated
2135system.cpu3.cpi                              0.811342                       # CPI: Cycles Per Instruction
2136system.cpu3.cpi_total                        0.811342                       # CPI: Total CPI of All Threads
2137system.cpu3.ipc                              1.232525                       # IPC: Instructions Per Cycle
2138system.cpu3.ipc_total                        1.232525                       # IPC: Total IPC of All Threads
2139system.cpu3.int_regfile_reads                  362535                       # number of integer regfile reads
2140system.cpu3.int_regfile_writes                 170128                       # number of integer regfile writes
2141system.cpu3.fp_regfile_writes                      64                       # number of floating regfile writes
2142system.cpu3.misc_regfile_reads                 102551                       # number of misc regfile reads
2143system.cpu3.misc_regfile_writes                   648                       # number of misc regfile writes
2144system.cpu3.dcache.tags.replacements                0                       # number of replacements
2145system.cpu3.dcache.tags.tagsinuse           23.026048                       # Cycle average of tags in use
2146system.cpu3.dcache.tags.total_refs              37058                       # Total number of references to valid blocks.
2147system.cpu3.dcache.tags.sampled_refs               28                       # Sample count of references to valid blocks.
2148system.cpu3.dcache.tags.avg_refs          1323.500000                       # Average number of references to valid blocks.
2149system.cpu3.dcache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
2150system.cpu3.dcache.tags.occ_blocks::cpu3.data    23.026048                       # Average occupied blocks per requestor
2151system.cpu3.dcache.tags.occ_percent::cpu3.data     0.044973                       # Average percentage of cache occupancy
2152system.cpu3.dcache.tags.occ_percent::total     0.044973                       # Average percentage of cache occupancy
2153system.cpu3.dcache.tags.occ_task_id_blocks::1024           28                       # Occupied blocks per task id
2154system.cpu3.dcache.tags.age_task_id_blocks_1024::1           28                       # Occupied blocks per task id
2155system.cpu3.dcache.tags.occ_task_id_percent::1024     0.054688                       # Percentage of cache occupancy per task id
2156system.cpu3.dcache.tags.tag_accesses           291822                       # Number of tag accesses
2157system.cpu3.dcache.tags.data_accesses          291822                       # Number of data accesses
2158system.cpu3.dcache.ReadReq_hits::cpu3.data        41456                       # number of ReadReq hits
2159system.cpu3.dcache.ReadReq_hits::total          41456                       # number of ReadReq hits
2160system.cpu3.dcache.WriteReq_hits::cpu3.data        30794                       # number of WriteReq hits
2161system.cpu3.dcache.WriteReq_hits::total         30794                       # number of WriteReq hits
2162system.cpu3.dcache.SwapReq_hits::cpu3.data           14                       # number of SwapReq hits
2163system.cpu3.dcache.SwapReq_hits::total             14                       # number of SwapReq hits
2164system.cpu3.dcache.demand_hits::cpu3.data        72250                       # number of demand (read+write) hits
2165system.cpu3.dcache.demand_hits::total           72250                       # number of demand (read+write) hits
2166system.cpu3.dcache.overall_hits::cpu3.data        72250                       # number of overall hits
2167system.cpu3.dcache.overall_hits::total          72250                       # number of overall hits
2168system.cpu3.dcache.ReadReq_misses::cpu3.data          440                       # number of ReadReq misses
2169system.cpu3.dcache.ReadReq_misses::total          440                       # number of ReadReq misses
2170system.cpu3.dcache.WriteReq_misses::cpu3.data          137                       # number of WriteReq misses
2171system.cpu3.dcache.WriteReq_misses::total          137                       # number of WriteReq misses
2172system.cpu3.dcache.SwapReq_misses::cpu3.data           54                       # number of SwapReq misses
2173system.cpu3.dcache.SwapReq_misses::total           54                       # number of SwapReq misses
2174system.cpu3.dcache.demand_misses::cpu3.data          577                       # number of demand (read+write) misses
2175system.cpu3.dcache.demand_misses::total           577                       # number of demand (read+write) misses
2176system.cpu3.dcache.overall_misses::cpu3.data          577                       # number of overall misses
2177system.cpu3.dcache.overall_misses::total          577                       # number of overall misses
2178system.cpu3.dcache.ReadReq_miss_latency::cpu3.data      7521134                       # number of ReadReq miss cycles
2179system.cpu3.dcache.ReadReq_miss_latency::total      7521134                       # number of ReadReq miss cycles
2180system.cpu3.dcache.WriteReq_miss_latency::cpu3.data      3020012                       # number of WriteReq miss cycles
2181system.cpu3.dcache.WriteReq_miss_latency::total      3020012                       # number of WriteReq miss cycles
2182system.cpu3.dcache.SwapReq_miss_latency::cpu3.data       589507                       # number of SwapReq miss cycles
2183system.cpu3.dcache.SwapReq_miss_latency::total       589507                       # number of SwapReq miss cycles
2184system.cpu3.dcache.demand_miss_latency::cpu3.data     10541146                       # number of demand (read+write) miss cycles
2185system.cpu3.dcache.demand_miss_latency::total     10541146                       # number of demand (read+write) miss cycles
2186system.cpu3.dcache.overall_miss_latency::cpu3.data     10541146                       # number of overall miss cycles
2187system.cpu3.dcache.overall_miss_latency::total     10541146                       # number of overall miss cycles
2188system.cpu3.dcache.ReadReq_accesses::cpu3.data        41896                       # number of ReadReq accesses(hits+misses)
2189system.cpu3.dcache.ReadReq_accesses::total        41896                       # number of ReadReq accesses(hits+misses)
2190system.cpu3.dcache.WriteReq_accesses::cpu3.data        30931                       # number of WriteReq accesses(hits+misses)
2191system.cpu3.dcache.WriteReq_accesses::total        30931                       # number of WriteReq accesses(hits+misses)
2192system.cpu3.dcache.SwapReq_accesses::cpu3.data           68                       # number of SwapReq accesses(hits+misses)
2193system.cpu3.dcache.SwapReq_accesses::total           68                       # number of SwapReq accesses(hits+misses)
2194system.cpu3.dcache.demand_accesses::cpu3.data        72827                       # number of demand (read+write) accesses
2195system.cpu3.dcache.demand_accesses::total        72827                       # number of demand (read+write) accesses
2196system.cpu3.dcache.overall_accesses::cpu3.data        72827                       # number of overall (read+write) accesses
2197system.cpu3.dcache.overall_accesses::total        72827                       # number of overall (read+write) accesses
2198system.cpu3.dcache.ReadReq_miss_rate::cpu3.data     0.010502                       # miss rate for ReadReq accesses
2199system.cpu3.dcache.ReadReq_miss_rate::total     0.010502                       # miss rate for ReadReq accesses
2200system.cpu3.dcache.WriteReq_miss_rate::cpu3.data     0.004429                       # miss rate for WriteReq accesses
2201system.cpu3.dcache.WriteReq_miss_rate::total     0.004429                       # miss rate for WriteReq accesses
2202system.cpu3.dcache.SwapReq_miss_rate::cpu3.data     0.794118                       # miss rate for SwapReq accesses
2203system.cpu3.dcache.SwapReq_miss_rate::total     0.794118                       # miss rate for SwapReq accesses
2204system.cpu3.dcache.demand_miss_rate::cpu3.data     0.007923                       # miss rate for demand accesses
2205system.cpu3.dcache.demand_miss_rate::total     0.007923                       # miss rate for demand accesses
2206system.cpu3.dcache.overall_miss_rate::cpu3.data     0.007923                       # miss rate for overall accesses
2207system.cpu3.dcache.overall_miss_rate::total     0.007923                       # miss rate for overall accesses
2208system.cpu3.dcache.ReadReq_avg_miss_latency::cpu3.data 17093.486364                       # average ReadReq miss latency
2209system.cpu3.dcache.ReadReq_avg_miss_latency::total 17093.486364                       # average ReadReq miss latency
2210system.cpu3.dcache.WriteReq_avg_miss_latency::cpu3.data 22043.883212                       # average WriteReq miss latency
2211system.cpu3.dcache.WriteReq_avg_miss_latency::total 22043.883212                       # average WriteReq miss latency
2212system.cpu3.dcache.SwapReq_avg_miss_latency::cpu3.data 10916.796296                       # average SwapReq miss latency
2213system.cpu3.dcache.SwapReq_avg_miss_latency::total 10916.796296                       # average SwapReq miss latency
2214system.cpu3.dcache.demand_avg_miss_latency::cpu3.data 18268.883882                       # average overall miss latency
2215system.cpu3.dcache.demand_avg_miss_latency::total 18268.883882                       # average overall miss latency
2216system.cpu3.dcache.overall_avg_miss_latency::cpu3.data 18268.883882                       # average overall miss latency
2217system.cpu3.dcache.overall_avg_miss_latency::total 18268.883882                       # average overall miss latency
2218system.cpu3.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
2219system.cpu3.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
2220system.cpu3.dcache.blocked::no_mshrs                0                       # number of cycles access was blocked
2221system.cpu3.dcache.blocked::no_targets              0                       # number of cycles access was blocked
2222system.cpu3.dcache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
2223system.cpu3.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
2224system.cpu3.dcache.fast_writes                      0                       # number of fast writes performed
2225system.cpu3.dcache.cache_copies                     0                       # number of cache copies performed
2226system.cpu3.dcache.ReadReq_mshr_hits::cpu3.data          288                       # number of ReadReq MSHR hits
2227system.cpu3.dcache.ReadReq_mshr_hits::total          288                       # number of ReadReq MSHR hits
2228system.cpu3.dcache.WriteReq_mshr_hits::cpu3.data           34                       # number of WriteReq MSHR hits
2229system.cpu3.dcache.WriteReq_mshr_hits::total           34                       # number of WriteReq MSHR hits
2230system.cpu3.dcache.demand_mshr_hits::cpu3.data          322                       # number of demand (read+write) MSHR hits
2231system.cpu3.dcache.demand_mshr_hits::total          322                       # number of demand (read+write) MSHR hits
2232system.cpu3.dcache.overall_mshr_hits::cpu3.data          322                       # number of overall MSHR hits
2233system.cpu3.dcache.overall_mshr_hits::total          322                       # number of overall MSHR hits
2234system.cpu3.dcache.ReadReq_mshr_misses::cpu3.data          152                       # number of ReadReq MSHR misses
2235system.cpu3.dcache.ReadReq_mshr_misses::total          152                       # number of ReadReq MSHR misses
2236system.cpu3.dcache.WriteReq_mshr_misses::cpu3.data          103                       # number of WriteReq MSHR misses
2237system.cpu3.dcache.WriteReq_mshr_misses::total          103                       # number of WriteReq MSHR misses
2238system.cpu3.dcache.SwapReq_mshr_misses::cpu3.data           54                       # number of SwapReq MSHR misses
2239system.cpu3.dcache.SwapReq_mshr_misses::total           54                       # number of SwapReq MSHR misses
2240system.cpu3.dcache.demand_mshr_misses::cpu3.data          255                       # number of demand (read+write) MSHR misses
2241system.cpu3.dcache.demand_mshr_misses::total          255                       # number of demand (read+write) MSHR misses
2242system.cpu3.dcache.overall_mshr_misses::cpu3.data          255                       # number of overall MSHR misses
2243system.cpu3.dcache.overall_mshr_misses::total          255                       # number of overall MSHR misses
2244system.cpu3.dcache.ReadReq_mshr_miss_latency::cpu3.data      1429011                       # number of ReadReq MSHR miss cycles
2245system.cpu3.dcache.ReadReq_mshr_miss_latency::total      1429011                       # number of ReadReq MSHR miss cycles
2246system.cpu3.dcache.WriteReq_mshr_miss_latency::cpu3.data      1527238                       # number of WriteReq MSHR miss cycles
2247system.cpu3.dcache.WriteReq_mshr_miss_latency::total      1527238                       # number of WriteReq MSHR miss cycles
2248system.cpu3.dcache.SwapReq_mshr_miss_latency::cpu3.data       508493                       # number of SwapReq MSHR miss cycles
2249system.cpu3.dcache.SwapReq_mshr_miss_latency::total       508493                       # number of SwapReq MSHR miss cycles
2250system.cpu3.dcache.demand_mshr_miss_latency::cpu3.data      2956249                       # number of demand (read+write) MSHR miss cycles
2251system.cpu3.dcache.demand_mshr_miss_latency::total      2956249                       # number of demand (read+write) MSHR miss cycles
2252system.cpu3.dcache.overall_mshr_miss_latency::cpu3.data      2956249                       # number of overall MSHR miss cycles
2253system.cpu3.dcache.overall_mshr_miss_latency::total      2956249                       # number of overall MSHR miss cycles
2254system.cpu3.dcache.ReadReq_mshr_miss_rate::cpu3.data     0.003628                       # mshr miss rate for ReadReq accesses
2255system.cpu3.dcache.ReadReq_mshr_miss_rate::total     0.003628                       # mshr miss rate for ReadReq accesses
2256system.cpu3.dcache.WriteReq_mshr_miss_rate::cpu3.data     0.003330                       # mshr miss rate for WriteReq accesses
2257system.cpu3.dcache.WriteReq_mshr_miss_rate::total     0.003330                       # mshr miss rate for WriteReq accesses
2258system.cpu3.dcache.SwapReq_mshr_miss_rate::cpu3.data     0.794118                       # mshr miss rate for SwapReq accesses
2259system.cpu3.dcache.SwapReq_mshr_miss_rate::total     0.794118                       # mshr miss rate for SwapReq accesses
2260system.cpu3.dcache.demand_mshr_miss_rate::cpu3.data     0.003501                       # mshr miss rate for demand accesses
2261system.cpu3.dcache.demand_mshr_miss_rate::total     0.003501                       # mshr miss rate for demand accesses
2262system.cpu3.dcache.overall_mshr_miss_rate::cpu3.data     0.003501                       # mshr miss rate for overall accesses
2263system.cpu3.dcache.overall_mshr_miss_rate::total     0.003501                       # mshr miss rate for overall accesses
2264system.cpu3.dcache.ReadReq_avg_mshr_miss_latency::cpu3.data  9401.388158                       # average ReadReq mshr miss latency
2265system.cpu3.dcache.ReadReq_avg_mshr_miss_latency::total  9401.388158                       # average ReadReq mshr miss latency
2266system.cpu3.dcache.WriteReq_avg_mshr_miss_latency::cpu3.data 14827.553398                       # average WriteReq mshr miss latency
2267system.cpu3.dcache.WriteReq_avg_mshr_miss_latency::total 14827.553398                       # average WriteReq mshr miss latency
2268system.cpu3.dcache.SwapReq_avg_mshr_miss_latency::cpu3.data  9416.537037                       # average SwapReq mshr miss latency
2269system.cpu3.dcache.SwapReq_avg_mshr_miss_latency::total  9416.537037                       # average SwapReq mshr miss latency
2270system.cpu3.dcache.demand_avg_mshr_miss_latency::cpu3.data 11593.133333                       # average overall mshr miss latency
2271system.cpu3.dcache.demand_avg_mshr_miss_latency::total 11593.133333                       # average overall mshr miss latency
2272system.cpu3.dcache.overall_avg_mshr_miss_latency::cpu3.data 11593.133333                       # average overall mshr miss latency
2273system.cpu3.dcache.overall_avg_mshr_miss_latency::total 11593.133333                       # average overall mshr miss latency
2274system.cpu3.dcache.no_allocate_misses               0                       # Number of misses that were no-allocate
2275system.cpu3.icache.tags.replacements              387                       # number of replacements
2276system.cpu3.icache.tags.tagsinuse           75.442206                       # Cycle average of tags in use
2277system.cpu3.icache.tags.total_refs              23109                       # Total number of references to valid blocks.
2278system.cpu3.icache.tags.sampled_refs              498                       # Sample count of references to valid blocks.
2279system.cpu3.icache.tags.avg_refs            46.403614                       # Average number of references to valid blocks.
2280system.cpu3.icache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
2281system.cpu3.icache.tags.occ_blocks::cpu3.inst    75.442206                       # Average occupied blocks per requestor
2282system.cpu3.icache.tags.occ_percent::cpu3.inst     0.147348                       # Average percentage of cache occupancy
2283system.cpu3.icache.tags.occ_percent::total     0.147348                       # Average percentage of cache occupancy
2284system.cpu3.icache.tags.occ_task_id_blocks::1024          111                       # Occupied blocks per task id
2285system.cpu3.icache.tags.age_task_id_blocks_1024::0           11                       # Occupied blocks per task id
2286system.cpu3.icache.tags.age_task_id_blocks_1024::1          100                       # Occupied blocks per task id
2287system.cpu3.icache.tags.occ_task_id_percent::1024     0.216797                       # Percentage of cache occupancy per task id
2288system.cpu3.icache.tags.tag_accesses            24167                       # Number of tag accesses
2289system.cpu3.icache.tags.data_accesses           24167                       # Number of data accesses
2290system.cpu3.icache.ReadReq_hits::cpu3.inst        23109                       # number of ReadReq hits
2291system.cpu3.icache.ReadReq_hits::total          23109                       # number of ReadReq hits
2292system.cpu3.icache.demand_hits::cpu3.inst        23109                       # number of demand (read+write) hits
2293system.cpu3.icache.demand_hits::total           23109                       # number of demand (read+write) hits
2294system.cpu3.icache.overall_hits::cpu3.inst        23109                       # number of overall hits
2295system.cpu3.icache.overall_hits::total          23109                       # number of overall hits
2296system.cpu3.icache.ReadReq_misses::cpu3.inst          560                       # number of ReadReq misses
2297system.cpu3.icache.ReadReq_misses::total          560                       # number of ReadReq misses
2298system.cpu3.icache.demand_misses::cpu3.inst          560                       # number of demand (read+write) misses
2299system.cpu3.icache.demand_misses::total           560                       # number of demand (read+write) misses
2300system.cpu3.icache.overall_misses::cpu3.inst          560                       # number of overall misses
2301system.cpu3.icache.overall_misses::total          560                       # number of overall misses
2302system.cpu3.icache.ReadReq_miss_latency::cpu3.inst      7349496                       # number of ReadReq miss cycles
2303system.cpu3.icache.ReadReq_miss_latency::total      7349496                       # number of ReadReq miss cycles
2304system.cpu3.icache.demand_miss_latency::cpu3.inst      7349496                       # number of demand (read+write) miss cycles
2305system.cpu3.icache.demand_miss_latency::total      7349496                       # number of demand (read+write) miss cycles
2306system.cpu3.icache.overall_miss_latency::cpu3.inst      7349496                       # number of overall miss cycles
2307system.cpu3.icache.overall_miss_latency::total      7349496                       # number of overall miss cycles
2308system.cpu3.icache.ReadReq_accesses::cpu3.inst        23669                       # number of ReadReq accesses(hits+misses)
2309system.cpu3.icache.ReadReq_accesses::total        23669                       # number of ReadReq accesses(hits+misses)
2310system.cpu3.icache.demand_accesses::cpu3.inst        23669                       # number of demand (read+write) accesses
2311system.cpu3.icache.demand_accesses::total        23669                       # number of demand (read+write) accesses
2312system.cpu3.icache.overall_accesses::cpu3.inst        23669                       # number of overall (read+write) accesses
2313system.cpu3.icache.overall_accesses::total        23669                       # number of overall (read+write) accesses
2314system.cpu3.icache.ReadReq_miss_rate::cpu3.inst     0.023660                       # miss rate for ReadReq accesses
2315system.cpu3.icache.ReadReq_miss_rate::total     0.023660                       # miss rate for ReadReq accesses
2316system.cpu3.icache.demand_miss_rate::cpu3.inst     0.023660                       # miss rate for demand accesses
2317system.cpu3.icache.demand_miss_rate::total     0.023660                       # miss rate for demand accesses
2318system.cpu3.icache.overall_miss_rate::cpu3.inst     0.023660                       # miss rate for overall accesses
2319system.cpu3.icache.overall_miss_rate::total     0.023660                       # miss rate for overall accesses
2320system.cpu3.icache.ReadReq_avg_miss_latency::cpu3.inst 13124.100000                       # average ReadReq miss latency
2321system.cpu3.icache.ReadReq_avg_miss_latency::total 13124.100000                       # average ReadReq miss latency
2322system.cpu3.icache.demand_avg_miss_latency::cpu3.inst 13124.100000                       # average overall miss latency
2323system.cpu3.icache.demand_avg_miss_latency::total 13124.100000                       # average overall miss latency
2324system.cpu3.icache.overall_avg_miss_latency::cpu3.inst 13124.100000                       # average overall miss latency
2325system.cpu3.icache.overall_avg_miss_latency::total 13124.100000                       # average overall miss latency
2326system.cpu3.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
2327system.cpu3.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
2328system.cpu3.icache.blocked::no_mshrs                0                       # number of cycles access was blocked
2329system.cpu3.icache.blocked::no_targets              0                       # number of cycles access was blocked
2330system.cpu3.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
2331system.cpu3.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
2332system.cpu3.icache.fast_writes                      0                       # number of fast writes performed
2333system.cpu3.icache.cache_copies                     0                       # number of cache copies performed
2334system.cpu3.icache.ReadReq_mshr_hits::cpu3.inst           62                       # number of ReadReq MSHR hits
2335system.cpu3.icache.ReadReq_mshr_hits::total           62                       # number of ReadReq MSHR hits
2336system.cpu3.icache.demand_mshr_hits::cpu3.inst           62                       # number of demand (read+write) MSHR hits
2337system.cpu3.icache.demand_mshr_hits::total           62                       # number of demand (read+write) MSHR hits
2338system.cpu3.icache.overall_mshr_hits::cpu3.inst           62                       # number of overall MSHR hits
2339system.cpu3.icache.overall_mshr_hits::total           62                       # number of overall MSHR hits
2340system.cpu3.icache.ReadReq_mshr_misses::cpu3.inst          498                       # number of ReadReq MSHR misses
2341system.cpu3.icache.ReadReq_mshr_misses::total          498                       # number of ReadReq MSHR misses
2342system.cpu3.icache.demand_mshr_misses::cpu3.inst          498                       # number of demand (read+write) MSHR misses
2343system.cpu3.icache.demand_mshr_misses::total          498                       # number of demand (read+write) MSHR misses
2344system.cpu3.icache.overall_mshr_misses::cpu3.inst          498                       # number of overall MSHR misses
2345system.cpu3.icache.overall_mshr_misses::total          498                       # number of overall MSHR misses
2346system.cpu3.icache.ReadReq_mshr_miss_latency::cpu3.inst      6152504                       # number of ReadReq MSHR miss cycles
2347system.cpu3.icache.ReadReq_mshr_miss_latency::total      6152504                       # number of ReadReq MSHR miss cycles
2348system.cpu3.icache.demand_mshr_miss_latency::cpu3.inst      6152504                       # number of demand (read+write) MSHR miss cycles
2349system.cpu3.icache.demand_mshr_miss_latency::total      6152504                       # number of demand (read+write) MSHR miss cycles
2350system.cpu3.icache.overall_mshr_miss_latency::cpu3.inst      6152504                       # number of overall MSHR miss cycles
2351system.cpu3.icache.overall_mshr_miss_latency::total      6152504                       # number of overall MSHR miss cycles
2352system.cpu3.icache.ReadReq_mshr_miss_rate::cpu3.inst     0.021040                       # mshr miss rate for ReadReq accesses
2353system.cpu3.icache.ReadReq_mshr_miss_rate::total     0.021040                       # mshr miss rate for ReadReq accesses
2354system.cpu3.icache.demand_mshr_miss_rate::cpu3.inst     0.021040                       # mshr miss rate for demand accesses
2355system.cpu3.icache.demand_mshr_miss_rate::total     0.021040                       # mshr miss rate for demand accesses
2356system.cpu3.icache.overall_mshr_miss_rate::cpu3.inst     0.021040                       # mshr miss rate for overall accesses
2357system.cpu3.icache.overall_mshr_miss_rate::total     0.021040                       # mshr miss rate for overall accesses
2358system.cpu3.icache.ReadReq_avg_mshr_miss_latency::cpu3.inst 12354.425703                       # average ReadReq mshr miss latency
2359system.cpu3.icache.ReadReq_avg_mshr_miss_latency::total 12354.425703                       # average ReadReq mshr miss latency
2360system.cpu3.icache.demand_avg_mshr_miss_latency::cpu3.inst 12354.425703                       # average overall mshr miss latency
2361system.cpu3.icache.demand_avg_mshr_miss_latency::total 12354.425703                       # average overall mshr miss latency
2362system.cpu3.icache.overall_avg_mshr_miss_latency::cpu3.inst 12354.425703                       # average overall mshr miss latency
2363system.cpu3.icache.overall_avg_mshr_miss_latency::total 12354.425703                       # average overall mshr miss latency
2364system.cpu3.icache.no_allocate_misses               0                       # Number of misses that were no-allocate
2365system.l2c.tags.replacements                        0                       # number of replacements
2366system.l2c.tags.tagsinuse                  421.791819                       # Cycle average of tags in use
2367system.l2c.tags.total_refs                       1669                       # Total number of references to valid blocks.
2368system.l2c.tags.sampled_refs                      536                       # Sample count of references to valid blocks.
2369system.l2c.tags.avg_refs                     3.113806                       # Average number of references to valid blocks.
2370system.l2c.tags.warmup_cycle                        0                       # Cycle when the warmup percentage was hit.
2371system.l2c.tags.occ_blocks::writebacks       0.783957                       # Average occupied blocks per requestor
2372system.l2c.tags.occ_blocks::cpu0.inst      289.037601                       # Average occupied blocks per requestor
2373system.l2c.tags.occ_blocks::cpu0.data       57.982294                       # Average occupied blocks per requestor
2374system.l2c.tags.occ_blocks::cpu1.inst       60.100309                       # Average occupied blocks per requestor
2375system.l2c.tags.occ_blocks::cpu1.data        5.287110                       # Average occupied blocks per requestor
2376system.l2c.tags.occ_blocks::cpu2.inst        5.207527                       # Average occupied blocks per requestor
2377system.l2c.tags.occ_blocks::cpu2.data        0.713016                       # Average occupied blocks per requestor
2378system.l2c.tags.occ_blocks::cpu3.inst        2.004391                       # Average occupied blocks per requestor
2379system.l2c.tags.occ_blocks::cpu3.data        0.675614                       # Average occupied blocks per requestor
2380system.l2c.tags.occ_percent::writebacks      0.000012                       # Average percentage of cache occupancy
2381system.l2c.tags.occ_percent::cpu0.inst       0.004410                       # Average percentage of cache occupancy
2382system.l2c.tags.occ_percent::cpu0.data       0.000885                       # Average percentage of cache occupancy
2383system.l2c.tags.occ_percent::cpu1.inst       0.000917                       # Average percentage of cache occupancy
2384system.l2c.tags.occ_percent::cpu1.data       0.000081                       # Average percentage of cache occupancy
2385system.l2c.tags.occ_percent::cpu2.inst       0.000079                       # Average percentage of cache occupancy
2386system.l2c.tags.occ_percent::cpu2.data       0.000011                       # Average percentage of cache occupancy
2387system.l2c.tags.occ_percent::cpu3.inst       0.000031                       # Average percentage of cache occupancy
2388system.l2c.tags.occ_percent::cpu3.data       0.000010                       # Average percentage of cache occupancy
2389system.l2c.tags.occ_percent::total           0.006436                       # Average percentage of cache occupancy
2390system.l2c.tags.occ_task_id_blocks::1024          536                       # Occupied blocks per task id
2391system.l2c.tags.age_task_id_blocks_1024::0           51                       # Occupied blocks per task id
2392system.l2c.tags.age_task_id_blocks_1024::1          348                       # Occupied blocks per task id
2393system.l2c.tags.age_task_id_blocks_1024::2          137                       # Occupied blocks per task id
2394system.l2c.tags.occ_task_id_percent::1024     0.008179                       # Percentage of cache occupancy per task id
2395system.l2c.tags.tag_accesses                    20118                       # Number of tag accesses
2396system.l2c.tags.data_accesses                   20118                       # Number of data accesses
2397system.l2c.ReadReq_hits::cpu0.inst                251                       # number of ReadReq hits
2398system.l2c.ReadReq_hits::cpu0.data                  5                       # number of ReadReq hits
2399system.l2c.ReadReq_hits::cpu1.inst                414                       # number of ReadReq hits
2400system.l2c.ReadReq_hits::cpu1.data                  5                       # number of ReadReq hits
2401system.l2c.ReadReq_hits::cpu2.inst                481                       # number of ReadReq hits
2402system.l2c.ReadReq_hits::cpu2.data                 11                       # number of ReadReq hits
2403system.l2c.ReadReq_hits::cpu3.inst                491                       # number of ReadReq hits
2404system.l2c.ReadReq_hits::cpu3.data                 11                       # number of ReadReq hits
2405system.l2c.ReadReq_hits::total                   1669                       # number of ReadReq hits
2406system.l2c.Writeback_hits::writebacks               1                       # number of Writeback hits
2407system.l2c.Writeback_hits::total                    1                       # number of Writeback hits
2408system.l2c.UpgradeReq_hits::cpu0.data               3                       # number of UpgradeReq hits
2409system.l2c.UpgradeReq_hits::total                   3                       # number of UpgradeReq hits
2410system.l2c.demand_hits::cpu0.inst                 251                       # number of demand (read+write) hits
2411system.l2c.demand_hits::cpu0.data                   5                       # number of demand (read+write) hits
2412system.l2c.demand_hits::cpu1.inst                 414                       # number of demand (read+write) hits
2413system.l2c.demand_hits::cpu1.data                   5                       # number of demand (read+write) hits
2414system.l2c.demand_hits::cpu2.inst                 481                       # number of demand (read+write) hits
2415system.l2c.demand_hits::cpu2.data                  11                       # number of demand (read+write) hits
2416system.l2c.demand_hits::cpu3.inst                 491                       # number of demand (read+write) hits
2417system.l2c.demand_hits::cpu3.data                  11                       # number of demand (read+write) hits
2418system.l2c.demand_hits::total                    1669                       # number of demand (read+write) hits
2419system.l2c.overall_hits::cpu0.inst                251                       # number of overall hits
2420system.l2c.overall_hits::cpu0.data                  5                       # number of overall hits
2421system.l2c.overall_hits::cpu1.inst                414                       # number of overall hits
2422system.l2c.overall_hits::cpu1.data                  5                       # number of overall hits
2423system.l2c.overall_hits::cpu2.inst                481                       # number of overall hits
2424system.l2c.overall_hits::cpu2.data                 11                       # number of overall hits
2425system.l2c.overall_hits::cpu3.inst                491                       # number of overall hits
2426system.l2c.overall_hits::cpu3.data                 11                       # number of overall hits
2427system.l2c.overall_hits::total                   1669                       # number of overall hits
2428system.l2c.ReadReq_misses::cpu0.inst              364                       # number of ReadReq misses
2429system.l2c.ReadReq_misses::cpu0.data               75                       # number of ReadReq misses
2430system.l2c.ReadReq_misses::cpu1.inst               83                       # number of ReadReq misses
2431system.l2c.ReadReq_misses::cpu1.data                7                       # number of ReadReq misses
2432system.l2c.ReadReq_misses::cpu2.inst               13                       # number of ReadReq misses
2433system.l2c.ReadReq_misses::cpu2.data                1                       # number of ReadReq misses
2434system.l2c.ReadReq_misses::cpu3.inst                7                       # number of ReadReq misses
2435system.l2c.ReadReq_misses::cpu3.data                1                       # number of ReadReq misses
2436system.l2c.ReadReq_misses::total                  551                       # number of ReadReq misses
2437system.l2c.UpgradeReq_misses::cpu0.data            22                       # number of UpgradeReq misses
2438system.l2c.UpgradeReq_misses::cpu1.data            18                       # number of UpgradeReq misses
2439system.l2c.UpgradeReq_misses::cpu2.data            17                       # number of UpgradeReq misses
2440system.l2c.UpgradeReq_misses::cpu3.data            19                       # number of UpgradeReq misses
2441system.l2c.UpgradeReq_misses::total                76                       # number of UpgradeReq misses
2442system.l2c.ReadExReq_misses::cpu0.data             94                       # number of ReadExReq misses
2443system.l2c.ReadExReq_misses::cpu1.data             13                       # number of ReadExReq misses
2444system.l2c.ReadExReq_misses::cpu2.data             12                       # number of ReadExReq misses
2445system.l2c.ReadExReq_misses::cpu3.data             12                       # number of ReadExReq misses
2446system.l2c.ReadExReq_misses::total                131                       # number of ReadExReq misses
2447system.l2c.demand_misses::cpu0.inst               364                       # number of demand (read+write) misses
2448system.l2c.demand_misses::cpu0.data               169                       # number of demand (read+write) misses
2449system.l2c.demand_misses::cpu1.inst                83                       # number of demand (read+write) misses
2450system.l2c.demand_misses::cpu1.data                20                       # number of demand (read+write) misses
2451system.l2c.demand_misses::cpu2.inst                13                       # number of demand (read+write) misses
2452system.l2c.demand_misses::cpu2.data                13                       # number of demand (read+write) misses
2453system.l2c.demand_misses::cpu3.inst                 7                       # number of demand (read+write) misses
2454system.l2c.demand_misses::cpu3.data                13                       # number of demand (read+write) misses
2455system.l2c.demand_misses::total                   682                       # number of demand (read+write) misses
2456system.l2c.overall_misses::cpu0.inst              364                       # number of overall misses
2457system.l2c.overall_misses::cpu0.data              169                       # number of overall misses
2458system.l2c.overall_misses::cpu1.inst               83                       # number of overall misses
2459system.l2c.overall_misses::cpu1.data               20                       # number of overall misses
2460system.l2c.overall_misses::cpu2.inst               13                       # number of overall misses
2461system.l2c.overall_misses::cpu2.data               13                       # number of overall misses
2462system.l2c.overall_misses::cpu3.inst                7                       # number of overall misses
2463system.l2c.overall_misses::cpu3.data               13                       # number of overall misses
2464system.l2c.overall_misses::total                  682                       # number of overall misses
2465system.l2c.ReadReq_miss_latency::cpu0.inst     27791500                       # number of ReadReq miss cycles
2466system.l2c.ReadReq_miss_latency::cpu0.data      6004250                       # number of ReadReq miss cycles
2467system.l2c.ReadReq_miss_latency::cpu1.inst      6396000                       # number of ReadReq miss cycles
2468system.l2c.ReadReq_miss_latency::cpu1.data       553250                       # number of ReadReq miss cycles
2469system.l2c.ReadReq_miss_latency::cpu2.inst      1121000                       # number of ReadReq miss cycles
2470system.l2c.ReadReq_miss_latency::cpu2.data        96750                       # number of ReadReq miss cycles
2471system.l2c.ReadReq_miss_latency::cpu3.inst       495500                       # number of ReadReq miss cycles
2472system.l2c.ReadReq_miss_latency::cpu3.data        82500                       # number of ReadReq miss cycles
2473system.l2c.ReadReq_miss_latency::total       42540750                       # number of ReadReq miss cycles
2474system.l2c.ReadExReq_miss_latency::cpu0.data      8131000                       # number of ReadExReq miss cycles
2475system.l2c.ReadExReq_miss_latency::cpu1.data      1125500                       # number of ReadExReq miss cycles
2476system.l2c.ReadExReq_miss_latency::cpu2.data       956000                       # number of ReadExReq miss cycles
2477system.l2c.ReadExReq_miss_latency::cpu3.data       926750                       # number of ReadExReq miss cycles
2478system.l2c.ReadExReq_miss_latency::total     11139250                       # number of ReadExReq miss cycles
2479system.l2c.demand_miss_latency::cpu0.inst     27791500                       # number of demand (read+write) miss cycles
2480system.l2c.demand_miss_latency::cpu0.data     14135250                       # number of demand (read+write) miss cycles
2481system.l2c.demand_miss_latency::cpu1.inst      6396000                       # number of demand (read+write) miss cycles
2482system.l2c.demand_miss_latency::cpu1.data      1678750                       # number of demand (read+write) miss cycles
2483system.l2c.demand_miss_latency::cpu2.inst      1121000                       # number of demand (read+write) miss cycles
2484system.l2c.demand_miss_latency::cpu2.data      1052750                       # number of demand (read+write) miss cycles
2485system.l2c.demand_miss_latency::cpu3.inst       495500                       # number of demand (read+write) miss cycles
2486system.l2c.demand_miss_latency::cpu3.data      1009250                       # number of demand (read+write) miss cycles
2487system.l2c.demand_miss_latency::total        53680000                       # number of demand (read+write) miss cycles
2488system.l2c.overall_miss_latency::cpu0.inst     27791500                       # number of overall miss cycles
2489system.l2c.overall_miss_latency::cpu0.data     14135250                       # number of overall miss cycles
2490system.l2c.overall_miss_latency::cpu1.inst      6396000                       # number of overall miss cycles
2491system.l2c.overall_miss_latency::cpu1.data      1678750                       # number of overall miss cycles
2492system.l2c.overall_miss_latency::cpu2.inst      1121000                       # number of overall miss cycles
2493system.l2c.overall_miss_latency::cpu2.data      1052750                       # number of overall miss cycles
2494system.l2c.overall_miss_latency::cpu3.inst       495500                       # number of overall miss cycles
2495system.l2c.overall_miss_latency::cpu3.data      1009250                       # number of overall miss cycles
2496system.l2c.overall_miss_latency::total       53680000                       # number of overall miss cycles
2497system.l2c.ReadReq_accesses::cpu0.inst            615                       # number of ReadReq accesses(hits+misses)
2498system.l2c.ReadReq_accesses::cpu0.data             80                       # number of ReadReq accesses(hits+misses)
2499system.l2c.ReadReq_accesses::cpu1.inst            497                       # number of ReadReq accesses(hits+misses)
2500system.l2c.ReadReq_accesses::cpu1.data             12                       # number of ReadReq accesses(hits+misses)
2501system.l2c.ReadReq_accesses::cpu2.inst            494                       # number of ReadReq accesses(hits+misses)
2502system.l2c.ReadReq_accesses::cpu2.data             12                       # number of ReadReq accesses(hits+misses)
2503system.l2c.ReadReq_accesses::cpu3.inst            498                       # number of ReadReq accesses(hits+misses)
2504system.l2c.ReadReq_accesses::cpu3.data             12                       # number of ReadReq accesses(hits+misses)
2505system.l2c.ReadReq_accesses::total               2220                       # number of ReadReq accesses(hits+misses)
2506system.l2c.Writeback_accesses::writebacks            1                       # number of Writeback accesses(hits+misses)
2507system.l2c.Writeback_accesses::total                1                       # number of Writeback accesses(hits+misses)
2508system.l2c.UpgradeReq_accesses::cpu0.data           25                       # number of UpgradeReq accesses(hits+misses)
2509system.l2c.UpgradeReq_accesses::cpu1.data           18                       # number of UpgradeReq accesses(hits+misses)
2510system.l2c.UpgradeReq_accesses::cpu2.data           17                       # number of UpgradeReq accesses(hits+misses)
2511system.l2c.UpgradeReq_accesses::cpu3.data           19                       # number of UpgradeReq accesses(hits+misses)
2512system.l2c.UpgradeReq_accesses::total              79                       # number of UpgradeReq accesses(hits+misses)
2513system.l2c.ReadExReq_accesses::cpu0.data           94                       # number of ReadExReq accesses(hits+misses)
2514system.l2c.ReadExReq_accesses::cpu1.data           13                       # number of ReadExReq accesses(hits+misses)
2515system.l2c.ReadExReq_accesses::cpu2.data           12                       # number of ReadExReq accesses(hits+misses)
2516system.l2c.ReadExReq_accesses::cpu3.data           12                       # number of ReadExReq accesses(hits+misses)
2517system.l2c.ReadExReq_accesses::total              131                       # number of ReadExReq accesses(hits+misses)
2518system.l2c.demand_accesses::cpu0.inst             615                       # number of demand (read+write) accesses
2519system.l2c.demand_accesses::cpu0.data             174                       # number of demand (read+write) accesses
2520system.l2c.demand_accesses::cpu1.inst             497                       # number of demand (read+write) accesses
2521system.l2c.demand_accesses::cpu1.data              25                       # number of demand (read+write) accesses
2522system.l2c.demand_accesses::cpu2.inst             494                       # number of demand (read+write) accesses
2523system.l2c.demand_accesses::cpu2.data              24                       # number of demand (read+write) accesses
2524system.l2c.demand_accesses::cpu3.inst             498                       # number of demand (read+write) accesses
2525system.l2c.demand_accesses::cpu3.data              24                       # number of demand (read+write) accesses
2526system.l2c.demand_accesses::total                2351                       # number of demand (read+write) accesses
2527system.l2c.overall_accesses::cpu0.inst            615                       # number of overall (read+write) accesses
2528system.l2c.overall_accesses::cpu0.data            174                       # number of overall (read+write) accesses
2529system.l2c.overall_accesses::cpu1.inst            497                       # number of overall (read+write) accesses
2530system.l2c.overall_accesses::cpu1.data             25                       # number of overall (read+write) accesses
2531system.l2c.overall_accesses::cpu2.inst            494                       # number of overall (read+write) accesses
2532system.l2c.overall_accesses::cpu2.data             24                       # number of overall (read+write) accesses
2533system.l2c.overall_accesses::cpu3.inst            498                       # number of overall (read+write) accesses
2534system.l2c.overall_accesses::cpu3.data             24                       # number of overall (read+write) accesses
2535system.l2c.overall_accesses::total               2351                       # number of overall (read+write) accesses
2536system.l2c.ReadReq_miss_rate::cpu0.inst      0.591870                       # miss rate for ReadReq accesses
2537system.l2c.ReadReq_miss_rate::cpu0.data      0.937500                       # miss rate for ReadReq accesses
2538system.l2c.ReadReq_miss_rate::cpu1.inst      0.167002                       # miss rate for ReadReq accesses
2539system.l2c.ReadReq_miss_rate::cpu1.data      0.583333                       # miss rate for ReadReq accesses
2540system.l2c.ReadReq_miss_rate::cpu2.inst      0.026316                       # miss rate for ReadReq accesses
2541system.l2c.ReadReq_miss_rate::cpu2.data      0.083333                       # miss rate for ReadReq accesses
2542system.l2c.ReadReq_miss_rate::cpu3.inst      0.014056                       # miss rate for ReadReq accesses
2543system.l2c.ReadReq_miss_rate::cpu3.data      0.083333                       # miss rate for ReadReq accesses
2544system.l2c.ReadReq_miss_rate::total          0.248198                       # miss rate for ReadReq accesses
2545system.l2c.UpgradeReq_miss_rate::cpu0.data     0.880000                       # miss rate for UpgradeReq accesses
2546system.l2c.UpgradeReq_miss_rate::cpu1.data            1                       # miss rate for UpgradeReq accesses
2547system.l2c.UpgradeReq_miss_rate::cpu2.data            1                       # miss rate for UpgradeReq accesses
2548system.l2c.UpgradeReq_miss_rate::cpu3.data            1                       # miss rate for UpgradeReq accesses
2549system.l2c.UpgradeReq_miss_rate::total       0.962025                       # miss rate for UpgradeReq accesses
2550system.l2c.ReadExReq_miss_rate::cpu0.data            1                       # miss rate for ReadExReq accesses
2551system.l2c.ReadExReq_miss_rate::cpu1.data            1                       # miss rate for ReadExReq accesses
2552system.l2c.ReadExReq_miss_rate::cpu2.data            1                       # miss rate for ReadExReq accesses
2553system.l2c.ReadExReq_miss_rate::cpu3.data            1                       # miss rate for ReadExReq accesses
2554system.l2c.ReadExReq_miss_rate::total               1                       # miss rate for ReadExReq accesses
2555system.l2c.demand_miss_rate::cpu0.inst       0.591870                       # miss rate for demand accesses
2556system.l2c.demand_miss_rate::cpu0.data       0.971264                       # miss rate for demand accesses
2557system.l2c.demand_miss_rate::cpu1.inst       0.167002                       # miss rate for demand accesses
2558system.l2c.demand_miss_rate::cpu1.data       0.800000                       # miss rate for demand accesses
2559system.l2c.demand_miss_rate::cpu2.inst       0.026316                       # miss rate for demand accesses
2560system.l2c.demand_miss_rate::cpu2.data       0.541667                       # miss rate for demand accesses
2561system.l2c.demand_miss_rate::cpu3.inst       0.014056                       # miss rate for demand accesses
2562system.l2c.demand_miss_rate::cpu3.data       0.541667                       # miss rate for demand accesses
2563system.l2c.demand_miss_rate::total           0.290089                       # miss rate for demand accesses
2564system.l2c.overall_miss_rate::cpu0.inst      0.591870                       # miss rate for overall accesses
2565system.l2c.overall_miss_rate::cpu0.data      0.971264                       # miss rate for overall accesses
2566system.l2c.overall_miss_rate::cpu1.inst      0.167002                       # miss rate for overall accesses
2567system.l2c.overall_miss_rate::cpu1.data      0.800000                       # miss rate for overall accesses
2568system.l2c.overall_miss_rate::cpu2.inst      0.026316                       # miss rate for overall accesses
2569system.l2c.overall_miss_rate::cpu2.data      0.541667                       # miss rate for overall accesses
2570system.l2c.overall_miss_rate::cpu3.inst      0.014056                       # miss rate for overall accesses
2571system.l2c.overall_miss_rate::cpu3.data      0.541667                       # miss rate for overall accesses
2572system.l2c.overall_miss_rate::total          0.290089                       # miss rate for overall accesses
2573system.l2c.ReadReq_avg_miss_latency::cpu0.inst 76350.274725                       # average ReadReq miss latency
2574system.l2c.ReadReq_avg_miss_latency::cpu0.data 80056.666667                       # average ReadReq miss latency
2575system.l2c.ReadReq_avg_miss_latency::cpu1.inst 77060.240964                       # average ReadReq miss latency
2576system.l2c.ReadReq_avg_miss_latency::cpu1.data 79035.714286                       # average ReadReq miss latency
2577system.l2c.ReadReq_avg_miss_latency::cpu2.inst 86230.769231                       # average ReadReq miss latency
2578system.l2c.ReadReq_avg_miss_latency::cpu2.data        96750                       # average ReadReq miss latency
2579system.l2c.ReadReq_avg_miss_latency::cpu3.inst 70785.714286                       # average ReadReq miss latency
2580system.l2c.ReadReq_avg_miss_latency::cpu3.data        82500                       # average ReadReq miss latency
2581system.l2c.ReadReq_avg_miss_latency::total 77206.442831                       # average ReadReq miss latency
2582system.l2c.ReadExReq_avg_miss_latency::cpu0.data        86500                       # average ReadExReq miss latency
2583system.l2c.ReadExReq_avg_miss_latency::cpu1.data 86576.923077                       # average ReadExReq miss latency
2584system.l2c.ReadExReq_avg_miss_latency::cpu2.data 79666.666667                       # average ReadExReq miss latency
2585system.l2c.ReadExReq_avg_miss_latency::cpu3.data 77229.166667                       # average ReadExReq miss latency
2586system.l2c.ReadExReq_avg_miss_latency::total 85032.442748                       # average ReadExReq miss latency
2587system.l2c.demand_avg_miss_latency::cpu0.inst 76350.274725                       # average overall miss latency
2588system.l2c.demand_avg_miss_latency::cpu0.data 83640.532544                       # average overall miss latency
2589system.l2c.demand_avg_miss_latency::cpu1.inst 77060.240964                       # average overall miss latency
2590system.l2c.demand_avg_miss_latency::cpu1.data 83937.500000                       # average overall miss latency
2591system.l2c.demand_avg_miss_latency::cpu2.inst 86230.769231                       # average overall miss latency
2592system.l2c.demand_avg_miss_latency::cpu2.data 80980.769231                       # average overall miss latency
2593system.l2c.demand_avg_miss_latency::cpu3.inst 70785.714286                       # average overall miss latency
2594system.l2c.demand_avg_miss_latency::cpu3.data 77634.615385                       # average overall miss latency
2595system.l2c.demand_avg_miss_latency::total 78709.677419                       # average overall miss latency
2596system.l2c.overall_avg_miss_latency::cpu0.inst 76350.274725                       # average overall miss latency
2597system.l2c.overall_avg_miss_latency::cpu0.data 83640.532544                       # average overall miss latency
2598system.l2c.overall_avg_miss_latency::cpu1.inst 77060.240964                       # average overall miss latency
2599system.l2c.overall_avg_miss_latency::cpu1.data 83937.500000                       # average overall miss latency
2600system.l2c.overall_avg_miss_latency::cpu2.inst 86230.769231                       # average overall miss latency
2601system.l2c.overall_avg_miss_latency::cpu2.data 80980.769231                       # average overall miss latency
2602system.l2c.overall_avg_miss_latency::cpu3.inst 70785.714286                       # average overall miss latency
2603system.l2c.overall_avg_miss_latency::cpu3.data 77634.615385                       # average overall miss latency
2604system.l2c.overall_avg_miss_latency::total 78709.677419                       # average overall miss latency
2605system.l2c.blocked_cycles::no_mshrs                 0                       # number of cycles access was blocked
2606system.l2c.blocked_cycles::no_targets               0                       # number of cycles access was blocked
2607system.l2c.blocked::no_mshrs                        0                       # number of cycles access was blocked
2608system.l2c.blocked::no_targets                      0                       # number of cycles access was blocked
2609system.l2c.avg_blocked_cycles::no_mshrs           nan                       # average number of cycles each access was blocked
2610system.l2c.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
2611system.l2c.fast_writes                              0                       # number of fast writes performed
2612system.l2c.cache_copies                             0                       # number of cache copies performed
2613system.l2c.ReadReq_mshr_hits::cpu0.inst             1                       # number of ReadReq MSHR hits
2614system.l2c.ReadReq_mshr_hits::cpu1.inst             3                       # number of ReadReq MSHR hits
2615system.l2c.ReadReq_mshr_hits::cpu2.inst             6                       # number of ReadReq MSHR hits
2616system.l2c.ReadReq_mshr_hits::cpu3.inst             2                       # number of ReadReq MSHR hits
2617system.l2c.ReadReq_mshr_hits::total                12                       # number of ReadReq MSHR hits
2618system.l2c.demand_mshr_hits::cpu0.inst              1                       # number of demand (read+write) MSHR hits
2619system.l2c.demand_mshr_hits::cpu1.inst              3                       # number of demand (read+write) MSHR hits
2620system.l2c.demand_mshr_hits::cpu2.inst              6                       # number of demand (read+write) MSHR hits
2621system.l2c.demand_mshr_hits::cpu3.inst              2                       # number of demand (read+write) MSHR hits
2622system.l2c.demand_mshr_hits::total                 12                       # number of demand (read+write) MSHR hits
2623system.l2c.overall_mshr_hits::cpu0.inst             1                       # number of overall MSHR hits
2624system.l2c.overall_mshr_hits::cpu1.inst             3                       # number of overall MSHR hits
2625system.l2c.overall_mshr_hits::cpu2.inst             6                       # number of overall MSHR hits
2626system.l2c.overall_mshr_hits::cpu3.inst             2                       # number of overall MSHR hits
2627system.l2c.overall_mshr_hits::total                12                       # number of overall MSHR hits
2628system.l2c.ReadReq_mshr_misses::cpu0.inst          363                       # number of ReadReq MSHR misses
2629system.l2c.ReadReq_mshr_misses::cpu0.data           75                       # number of ReadReq MSHR misses
2630system.l2c.ReadReq_mshr_misses::cpu1.inst           80                       # number of ReadReq MSHR misses
2631system.l2c.ReadReq_mshr_misses::cpu1.data            7                       # number of ReadReq MSHR misses
2632system.l2c.ReadReq_mshr_misses::cpu2.inst            7                       # number of ReadReq MSHR misses
2633system.l2c.ReadReq_mshr_misses::cpu2.data            1                       # number of ReadReq MSHR misses
2634system.l2c.ReadReq_mshr_misses::cpu3.inst            5                       # number of ReadReq MSHR misses
2635system.l2c.ReadReq_mshr_misses::cpu3.data            1                       # number of ReadReq MSHR misses
2636system.l2c.ReadReq_mshr_misses::total             539                       # number of ReadReq MSHR misses
2637system.l2c.UpgradeReq_mshr_misses::cpu0.data           22                       # number of UpgradeReq MSHR misses
2638system.l2c.UpgradeReq_mshr_misses::cpu1.data           18                       # number of UpgradeReq MSHR misses
2639system.l2c.UpgradeReq_mshr_misses::cpu2.data           17                       # number of UpgradeReq MSHR misses
2640system.l2c.UpgradeReq_mshr_misses::cpu3.data           19                       # number of UpgradeReq MSHR misses
2641system.l2c.UpgradeReq_mshr_misses::total           76                       # number of UpgradeReq MSHR misses
2642system.l2c.ReadExReq_mshr_misses::cpu0.data           94                       # number of ReadExReq MSHR misses
2643system.l2c.ReadExReq_mshr_misses::cpu1.data           13                       # number of ReadExReq MSHR misses
2644system.l2c.ReadExReq_mshr_misses::cpu2.data           12                       # number of ReadExReq MSHR misses
2645system.l2c.ReadExReq_mshr_misses::cpu3.data           12                       # number of ReadExReq MSHR misses
2646system.l2c.ReadExReq_mshr_misses::total           131                       # number of ReadExReq MSHR misses
2647system.l2c.demand_mshr_misses::cpu0.inst          363                       # number of demand (read+write) MSHR misses
2648system.l2c.demand_mshr_misses::cpu0.data          169                       # number of demand (read+write) MSHR misses
2649system.l2c.demand_mshr_misses::cpu1.inst           80                       # number of demand (read+write) MSHR misses
2650system.l2c.demand_mshr_misses::cpu1.data           20                       # number of demand (read+write) MSHR misses
2651system.l2c.demand_mshr_misses::cpu2.inst            7                       # number of demand (read+write) MSHR misses
2652system.l2c.demand_mshr_misses::cpu2.data           13                       # number of demand (read+write) MSHR misses
2653system.l2c.demand_mshr_misses::cpu3.inst            5                       # number of demand (read+write) MSHR misses
2654system.l2c.demand_mshr_misses::cpu3.data           13                       # number of demand (read+write) MSHR misses
2655system.l2c.demand_mshr_misses::total              670                       # number of demand (read+write) MSHR misses
2656system.l2c.overall_mshr_misses::cpu0.inst          363                       # number of overall MSHR misses
2657system.l2c.overall_mshr_misses::cpu0.data          169                       # number of overall MSHR misses
2658system.l2c.overall_mshr_misses::cpu1.inst           80                       # number of overall MSHR misses
2659system.l2c.overall_mshr_misses::cpu1.data           20                       # number of overall MSHR misses
2660system.l2c.overall_mshr_misses::cpu2.inst            7                       # number of overall MSHR misses
2661system.l2c.overall_mshr_misses::cpu2.data           13                       # number of overall MSHR misses
2662system.l2c.overall_mshr_misses::cpu3.inst            5                       # number of overall MSHR misses
2663system.l2c.overall_mshr_misses::cpu3.data           13                       # number of overall MSHR misses
2664system.l2c.overall_mshr_misses::total             670                       # number of overall MSHR misses
2665system.l2c.ReadReq_mshr_miss_latency::cpu0.inst     23217750                       # number of ReadReq MSHR miss cycles
2666system.l2c.ReadReq_mshr_miss_latency::cpu0.data      5067250                       # number of ReadReq MSHR miss cycles
2667system.l2c.ReadReq_mshr_miss_latency::cpu1.inst      5227250                       # number of ReadReq MSHR miss cycles
2668system.l2c.ReadReq_mshr_miss_latency::cpu1.data       465250                       # number of ReadReq MSHR miss cycles
2669system.l2c.ReadReq_mshr_miss_latency::cpu2.inst       423750                       # number of ReadReq MSHR miss cycles
2670system.l2c.ReadReq_mshr_miss_latency::cpu2.data        83750                       # number of ReadReq MSHR miss cycles
2671system.l2c.ReadReq_mshr_miss_latency::cpu3.inst       339500                       # number of ReadReq MSHR miss cycles
2672system.l2c.ReadReq_mshr_miss_latency::cpu3.data        70000                       # number of ReadReq MSHR miss cycles
2673system.l2c.ReadReq_mshr_miss_latency::total     34894500                       # number of ReadReq MSHR miss cycles
2674system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data       391522                       # number of UpgradeReq MSHR miss cycles
2675system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data       320018                       # number of UpgradeReq MSHR miss cycles
2676system.l2c.UpgradeReq_mshr_miss_latency::cpu2.data       303517                       # number of UpgradeReq MSHR miss cycles
2677system.l2c.UpgradeReq_mshr_miss_latency::cpu3.data       337019                       # number of UpgradeReq MSHR miss cycles
2678system.l2c.UpgradeReq_mshr_miss_latency::total      1352076                       # number of UpgradeReq MSHR miss cycles
2679system.l2c.ReadExReq_mshr_miss_latency::cpu0.data      6964500                       # number of ReadExReq MSHR miss cycles
2680system.l2c.ReadExReq_mshr_miss_latency::cpu1.data       963500                       # number of ReadExReq MSHR miss cycles
2681system.l2c.ReadExReq_mshr_miss_latency::cpu2.data       806000                       # number of ReadExReq MSHR miss cycles
2682system.l2c.ReadExReq_mshr_miss_latency::cpu3.data       776750                       # number of ReadExReq MSHR miss cycles
2683system.l2c.ReadExReq_mshr_miss_latency::total      9510750                       # number of ReadExReq MSHR miss cycles
2684system.l2c.demand_mshr_miss_latency::cpu0.inst     23217750                       # number of demand (read+write) MSHR miss cycles
2685system.l2c.demand_mshr_miss_latency::cpu0.data     12031750                       # number of demand (read+write) MSHR miss cycles
2686system.l2c.demand_mshr_miss_latency::cpu1.inst      5227250                       # number of demand (read+write) MSHR miss cycles
2687system.l2c.demand_mshr_miss_latency::cpu1.data      1428750                       # number of demand (read+write) MSHR miss cycles
2688system.l2c.demand_mshr_miss_latency::cpu2.inst       423750                       # number of demand (read+write) MSHR miss cycles
2689system.l2c.demand_mshr_miss_latency::cpu2.data       889750                       # number of demand (read+write) MSHR miss cycles
2690system.l2c.demand_mshr_miss_latency::cpu3.inst       339500                       # number of demand (read+write) MSHR miss cycles
2691system.l2c.demand_mshr_miss_latency::cpu3.data       846750                       # number of demand (read+write) MSHR miss cycles
2692system.l2c.demand_mshr_miss_latency::total     44405250                       # number of demand (read+write) MSHR miss cycles
2693system.l2c.overall_mshr_miss_latency::cpu0.inst     23217750                       # number of overall MSHR miss cycles
2694system.l2c.overall_mshr_miss_latency::cpu0.data     12031750                       # number of overall MSHR miss cycles
2695system.l2c.overall_mshr_miss_latency::cpu1.inst      5227250                       # number of overall MSHR miss cycles
2696system.l2c.overall_mshr_miss_latency::cpu1.data      1428750                       # number of overall MSHR miss cycles
2697system.l2c.overall_mshr_miss_latency::cpu2.inst       423750                       # number of overall MSHR miss cycles
2698system.l2c.overall_mshr_miss_latency::cpu2.data       889750                       # number of overall MSHR miss cycles
2699system.l2c.overall_mshr_miss_latency::cpu3.inst       339500                       # number of overall MSHR miss cycles
2700system.l2c.overall_mshr_miss_latency::cpu3.data       846750                       # number of overall MSHR miss cycles
2701system.l2c.overall_mshr_miss_latency::total     44405250                       # number of overall MSHR miss cycles
2702system.l2c.ReadReq_mshr_miss_rate::cpu0.inst     0.590244                       # mshr miss rate for ReadReq accesses
2703system.l2c.ReadReq_mshr_miss_rate::cpu0.data     0.937500                       # mshr miss rate for ReadReq accesses
2704system.l2c.ReadReq_mshr_miss_rate::cpu1.inst     0.160966                       # mshr miss rate for ReadReq accesses
2705system.l2c.ReadReq_mshr_miss_rate::cpu1.data     0.583333                       # mshr miss rate for ReadReq accesses
2706system.l2c.ReadReq_mshr_miss_rate::cpu2.inst     0.014170                       # mshr miss rate for ReadReq accesses
2707system.l2c.ReadReq_mshr_miss_rate::cpu2.data     0.083333                       # mshr miss rate for ReadReq accesses
2708system.l2c.ReadReq_mshr_miss_rate::cpu3.inst     0.010040                       # mshr miss rate for ReadReq accesses
2709system.l2c.ReadReq_mshr_miss_rate::cpu3.data     0.083333                       # mshr miss rate for ReadReq accesses
2710system.l2c.ReadReq_mshr_miss_rate::total     0.242793                       # mshr miss rate for ReadReq accesses
2711system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data     0.880000                       # mshr miss rate for UpgradeReq accesses
2712system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data            1                       # mshr miss rate for UpgradeReq accesses
2713system.l2c.UpgradeReq_mshr_miss_rate::cpu2.data            1                       # mshr miss rate for UpgradeReq accesses
2714system.l2c.UpgradeReq_mshr_miss_rate::cpu3.data            1                       # mshr miss rate for UpgradeReq accesses
2715system.l2c.UpgradeReq_mshr_miss_rate::total     0.962025                       # mshr miss rate for UpgradeReq accesses
2716system.l2c.ReadExReq_mshr_miss_rate::cpu0.data            1                       # mshr miss rate for ReadExReq accesses
2717system.l2c.ReadExReq_mshr_miss_rate::cpu1.data            1                       # mshr miss rate for ReadExReq accesses
2718system.l2c.ReadExReq_mshr_miss_rate::cpu2.data            1                       # mshr miss rate for ReadExReq accesses
2719system.l2c.ReadExReq_mshr_miss_rate::cpu3.data            1                       # mshr miss rate for ReadExReq accesses
2720system.l2c.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
2721system.l2c.demand_mshr_miss_rate::cpu0.inst     0.590244                       # mshr miss rate for demand accesses
2722system.l2c.demand_mshr_miss_rate::cpu0.data     0.971264                       # mshr miss rate for demand accesses
2723system.l2c.demand_mshr_miss_rate::cpu1.inst     0.160966                       # mshr miss rate for demand accesses
2724system.l2c.demand_mshr_miss_rate::cpu1.data     0.800000                       # mshr miss rate for demand accesses
2725system.l2c.demand_mshr_miss_rate::cpu2.inst     0.014170                       # mshr miss rate for demand accesses
2726system.l2c.demand_mshr_miss_rate::cpu2.data     0.541667                       # mshr miss rate for demand accesses
2727system.l2c.demand_mshr_miss_rate::cpu3.inst     0.010040                       # mshr miss rate for demand accesses
2728system.l2c.demand_mshr_miss_rate::cpu3.data     0.541667                       # mshr miss rate for demand accesses
2729system.l2c.demand_mshr_miss_rate::total      0.284985                       # mshr miss rate for demand accesses
2730system.l2c.overall_mshr_miss_rate::cpu0.inst     0.590244                       # mshr miss rate for overall accesses
2731system.l2c.overall_mshr_miss_rate::cpu0.data     0.971264                       # mshr miss rate for overall accesses
2732system.l2c.overall_mshr_miss_rate::cpu1.inst     0.160966                       # mshr miss rate for overall accesses
2733system.l2c.overall_mshr_miss_rate::cpu1.data     0.800000                       # mshr miss rate for overall accesses
2734system.l2c.overall_mshr_miss_rate::cpu2.inst     0.014170                       # mshr miss rate for overall accesses
2735system.l2c.overall_mshr_miss_rate::cpu2.data     0.541667                       # mshr miss rate for overall accesses
2736system.l2c.overall_mshr_miss_rate::cpu3.inst     0.010040                       # mshr miss rate for overall accesses
2737system.l2c.overall_mshr_miss_rate::cpu3.data     0.541667                       # mshr miss rate for overall accesses
2738system.l2c.overall_mshr_miss_rate::total     0.284985                       # mshr miss rate for overall accesses
2739system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 63960.743802                       # average ReadReq mshr miss latency
2740system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 67563.333333                       # average ReadReq mshr miss latency
2741system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 65340.625000                       # average ReadReq mshr miss latency
2742system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 66464.285714                       # average ReadReq mshr miss latency
2743system.l2c.ReadReq_avg_mshr_miss_latency::cpu2.inst 60535.714286                       # average ReadReq mshr miss latency
2744system.l2c.ReadReq_avg_mshr_miss_latency::cpu2.data        83750                       # average ReadReq mshr miss latency
2745system.l2c.ReadReq_avg_mshr_miss_latency::cpu3.inst        67900                       # average ReadReq mshr miss latency
2746system.l2c.ReadReq_avg_mshr_miss_latency::cpu3.data        70000                       # average ReadReq mshr miss latency
2747system.l2c.ReadReq_avg_mshr_miss_latency::total 64739.332096                       # average ReadReq mshr miss latency
2748system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 17796.454545                       # average UpgradeReq mshr miss latency
2749system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 17778.777778                       # average UpgradeReq mshr miss latency
2750system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu2.data 17853.941176                       # average UpgradeReq mshr miss latency
2751system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu3.data 17737.842105                       # average UpgradeReq mshr miss latency
2752system.l2c.UpgradeReq_avg_mshr_miss_latency::total 17790.473684                       # average UpgradeReq mshr miss latency
2753system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 74090.425532                       # average ReadExReq mshr miss latency
2754system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 74115.384615                       # average ReadExReq mshr miss latency
2755system.l2c.ReadExReq_avg_mshr_miss_latency::cpu2.data 67166.666667                       # average ReadExReq mshr miss latency
2756system.l2c.ReadExReq_avg_mshr_miss_latency::cpu3.data 64729.166667                       # average ReadExReq mshr miss latency
2757system.l2c.ReadExReq_avg_mshr_miss_latency::total 72601.145038                       # average ReadExReq mshr miss latency
2758system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 63960.743802                       # average overall mshr miss latency
2759system.l2c.demand_avg_mshr_miss_latency::cpu0.data 71193.786982                       # average overall mshr miss latency
2760system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 65340.625000                       # average overall mshr miss latency
2761system.l2c.demand_avg_mshr_miss_latency::cpu1.data 71437.500000                       # average overall mshr miss latency
2762system.l2c.demand_avg_mshr_miss_latency::cpu2.inst 60535.714286                       # average overall mshr miss latency
2763system.l2c.demand_avg_mshr_miss_latency::cpu2.data 68442.307692                       # average overall mshr miss latency
2764system.l2c.demand_avg_mshr_miss_latency::cpu3.inst        67900                       # average overall mshr miss latency
2765system.l2c.demand_avg_mshr_miss_latency::cpu3.data 65134.615385                       # average overall mshr miss latency
2766system.l2c.demand_avg_mshr_miss_latency::total 66276.492537                       # average overall mshr miss latency
2767system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 63960.743802                       # average overall mshr miss latency
2768system.l2c.overall_avg_mshr_miss_latency::cpu0.data 71193.786982                       # average overall mshr miss latency
2769system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 65340.625000                       # average overall mshr miss latency
2770system.l2c.overall_avg_mshr_miss_latency::cpu1.data 71437.500000                       # average overall mshr miss latency
2771system.l2c.overall_avg_mshr_miss_latency::cpu2.inst 60535.714286                       # average overall mshr miss latency
2772system.l2c.overall_avg_mshr_miss_latency::cpu2.data 68442.307692                       # average overall mshr miss latency
2773system.l2c.overall_avg_mshr_miss_latency::cpu3.inst        67900                       # average overall mshr miss latency
2774system.l2c.overall_avg_mshr_miss_latency::cpu3.data 65134.615385                       # average overall mshr miss latency
2775system.l2c.overall_avg_mshr_miss_latency::total 66276.492537                       # average overall mshr miss latency
2776system.l2c.no_allocate_misses                       0                       # Number of misses that were no-allocate
2777system.membus.trans_dist::ReadReq                 539                       # Transaction distribution
2778system.membus.trans_dist::ReadResp                538                       # Transaction distribution
2779system.membus.trans_dist::UpgradeReq              276                       # Transaction distribution
2780system.membus.trans_dist::UpgradeResp              76                       # Transaction distribution
2781system.membus.trans_dist::ReadExReq               171                       # Transaction distribution
2782system.membus.trans_dist::ReadExResp              131                       # Transaction distribution
2783system.membus.pkt_count_system.l2c.mem_side::system.physmem.port         1731                       # Packet count per connected master and slave (bytes)
2784system.membus.pkt_count::total                   1731                       # Packet count per connected master and slave (bytes)
2785system.membus.pkt_size_system.l2c.mem_side::system.physmem.port        42816                       # Cumulative packet size per connected master and slave (bytes)
2786system.membus.pkt_size::total                   42816                       # Cumulative packet size per connected master and slave (bytes)
2787system.membus.snoops                              240                       # Total snoops (count)
2788system.membus.snoop_fanout::samples               986                       # Request fanout histogram
2789system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
2790system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
2791system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
2792system.membus.snoop_fanout::0                     986    100.00%    100.00% # Request fanout histogram
2793system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
2794system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
2795system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
2796system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
2797system.membus.snoop_fanout::total                 986                       # Request fanout histogram
2798system.membus.reqLayer0.occupancy              941000                       # Layer occupancy (ticks)
2799system.membus.reqLayer0.utilization               0.9                       # Layer utilization (%)
2800system.membus.respLayer1.occupancy            3702674                       # Layer occupancy (ticks)
2801system.membus.respLayer1.utilization              3.4                       # Layer utilization (%)
2802system.toL2Bus.trans_dist::ReadReq               2762                       # Transaction distribution
2803system.toL2Bus.trans_dist::ReadResp              2761                       # Transaction distribution
2804system.toL2Bus.trans_dist::Writeback                1                       # Transaction distribution
2805system.toL2Bus.trans_dist::UpgradeReq             279                       # Transaction distribution
2806system.toL2Bus.trans_dist::UpgradeResp            279                       # Transaction distribution
2807system.toL2Bus.trans_dist::ReadExReq              401                       # Transaction distribution
2808system.toL2Bus.trans_dist::ReadExResp             401                       # Transaction distribution
2809system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side         1229                       # Packet count per connected master and slave (bytes)
2810system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side          583                       # Packet count per connected master and slave (bytes)
2811system.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.l2c.cpu_side          994                       # Packet count per connected master and slave (bytes)
2812system.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.l2c.cpu_side          375                       # Packet count per connected master and slave (bytes)
2813system.toL2Bus.pkt_count_system.cpu2.icache.mem_side::system.l2c.cpu_side          988                       # Packet count per connected master and slave (bytes)
2814system.toL2Bus.pkt_count_system.cpu2.dcache.mem_side::system.l2c.cpu_side          355                       # Packet count per connected master and slave (bytes)
2815system.toL2Bus.pkt_count_system.cpu3.icache.mem_side::system.l2c.cpu_side          996                       # Packet count per connected master and slave (bytes)
2816system.toL2Bus.pkt_count_system.cpu3.dcache.mem_side::system.l2c.cpu_side          352                       # Packet count per connected master and slave (bytes)
2817system.toL2Bus.pkt_count::total                  5872                       # Packet count per connected master and slave (bytes)
2818system.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side        39296                       # Cumulative packet size per connected master and slave (bytes)
2819system.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side        11200                       # Cumulative packet size per connected master and slave (bytes)
2820system.toL2Bus.pkt_size_system.cpu1.icache.mem_side::system.l2c.cpu_side        31808                       # Cumulative packet size per connected master and slave (bytes)
2821system.toL2Bus.pkt_size_system.cpu1.dcache.mem_side::system.l2c.cpu_side         1600                       # Cumulative packet size per connected master and slave (bytes)
2822system.toL2Bus.pkt_size_system.cpu2.icache.mem_side::system.l2c.cpu_side        31616                       # Cumulative packet size per connected master and slave (bytes)
2823system.toL2Bus.pkt_size_system.cpu2.dcache.mem_side::system.l2c.cpu_side         1536                       # Cumulative packet size per connected master and slave (bytes)
2824system.toL2Bus.pkt_size_system.cpu3.icache.mem_side::system.l2c.cpu_side        31872                       # Cumulative packet size per connected master and slave (bytes)
2825system.toL2Bus.pkt_size_system.cpu3.dcache.mem_side::system.l2c.cpu_side         1536                       # Cumulative packet size per connected master and slave (bytes)
2826system.toL2Bus.pkt_size::total                 150464                       # Cumulative packet size per connected master and slave (bytes)
2827system.toL2Bus.snoops                            1012                       # Total snoops (count)
2828system.toL2Bus.snoop_fanout::samples             3443                       # Request fanout histogram
2829system.toL2Bus.snoop_fanout::mean                   7                       # Request fanout histogram
2830system.toL2Bus.snoop_fanout::stdev                  0                       # Request fanout histogram
2831system.toL2Bus.snoop_fanout::underflows             0      0.00%      0.00% # Request fanout histogram
2832system.toL2Bus.snoop_fanout::0                      0      0.00%      0.00% # Request fanout histogram
2833system.toL2Bus.snoop_fanout::1                      0      0.00%      0.00% # Request fanout histogram
2834system.toL2Bus.snoop_fanout::2                      0      0.00%      0.00% # Request fanout histogram
2835system.toL2Bus.snoop_fanout::3                      0      0.00%      0.00% # Request fanout histogram
2836system.toL2Bus.snoop_fanout::4                      0      0.00%      0.00% # Request fanout histogram
2837system.toL2Bus.snoop_fanout::5                      0      0.00%      0.00% # Request fanout histogram
2838system.toL2Bus.snoop_fanout::6                      0      0.00%      0.00% # Request fanout histogram
2839system.toL2Bus.snoop_fanout::7                   3443    100.00%    100.00% # Request fanout histogram
2840system.toL2Bus.snoop_fanout::8                      0      0.00%    100.00% # Request fanout histogram
2841system.toL2Bus.snoop_fanout::overflows              0      0.00%    100.00% # Request fanout histogram
2842system.toL2Bus.snoop_fanout::min_value              7                       # Request fanout histogram
2843system.toL2Bus.snoop_fanout::max_value              7                       # Request fanout histogram
2844system.toL2Bus.snoop_fanout::total               3443                       # Request fanout histogram
2845system.toL2Bus.reqLayer0.occupancy            1736971                       # Layer occupancy (ticks)
2846system.toL2Bus.reqLayer0.utilization              1.6                       # Layer utilization (%)
2847system.toL2Bus.respLayer0.occupancy            994999                       # Layer occupancy (ticks)
2848system.toL2Bus.respLayer0.utilization             0.9                       # Layer utilization (%)
2849system.toL2Bus.respLayer1.occupancy            532769                       # Layer occupancy (ticks)
2850system.toL2Bus.respLayer1.utilization             0.5                       # Layer utilization (%)
2851system.toL2Bus.respLayer2.occupancy            762997                       # Layer occupancy (ticks)
2852system.toL2Bus.respLayer2.utilization             0.7                       # Layer utilization (%)
2853system.toL2Bus.respLayer3.occupancy            438748                       # Layer occupancy (ticks)
2854system.toL2Bus.respLayer3.utilization             0.4                       # Layer utilization (%)
2855system.toL2Bus.respLayer4.occupancy            744992                       # Layer occupancy (ticks)
2856system.toL2Bus.respLayer4.utilization             0.7                       # Layer utilization (%)
2857system.toL2Bus.respLayer5.occupancy            415244                       # Layer occupancy (ticks)
2858system.toL2Bus.respLayer5.utilization             0.4                       # Layer utilization (%)
2859system.toL2Bus.respLayer6.occupancy            747996                       # Layer occupancy (ticks)
2860system.toL2Bus.respLayer6.utilization             0.7                       # Layer utilization (%)
2861system.toL2Bus.respLayer7.occupancy            406758                       # Layer occupancy (ticks)
2862system.toL2Bus.respLayer7.utilization             0.4                       # Layer utilization (%)
2863
2864---------- End Simulation Statistics   ----------
2865