stats.txt revision 10036:80e84beef3bb
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000027 # Number of seconds simulated 4sim_ticks 26616500 # Number of ticks simulated 5final_tick 26616500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 19079 # Simulator instruction rate (inst/s) 8host_op_rate 19079 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 35176168 # Simulator tick rate (ticks/s) 10host_mem_usage 237844 # Number of bytes of host memory used 11host_seconds 0.76 # Real time elapsed on the host 12sim_insts 14436 # Number of instructions simulated 13sim_ops 14436 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.bytes_read::cpu.inst 21440 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu.data 9408 # Number of bytes read from this memory 18system.physmem.bytes_read::total 30848 # Number of bytes read from this memory 19system.physmem.bytes_inst_read::cpu.inst 21440 # Number of instructions bytes read from this memory 20system.physmem.bytes_inst_read::total 21440 # Number of instructions bytes read from this memory 21system.physmem.num_reads::cpu.inst 335 # Number of read requests responded to by this memory 22system.physmem.num_reads::cpu.data 147 # Number of read requests responded to by this memory 23system.physmem.num_reads::total 482 # Number of read requests responded to by this memory 24system.physmem.bw_read::cpu.inst 805515376 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_read::cpu.data 353464956 # Total read bandwidth from this memory (bytes/s) 26system.physmem.bw_read::total 1158980332 # Total read bandwidth from this memory (bytes/s) 27system.physmem.bw_inst_read::cpu.inst 805515376 # Instruction read bandwidth from this memory (bytes/s) 28system.physmem.bw_inst_read::total 805515376 # Instruction read bandwidth from this memory (bytes/s) 29system.physmem.bw_total::cpu.inst 805515376 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.bw_total::cpu.data 353464956 # Total bandwidth to/from this memory (bytes/s) 31system.physmem.bw_total::total 1158980332 # Total bandwidth to/from this memory (bytes/s) 32system.physmem.readReqs 482 # Number of read requests accepted 33system.physmem.writeReqs 0 # Number of write requests accepted 34system.physmem.readBursts 482 # Number of DRAM read bursts, including those serviced by the write queue 35system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue 36system.physmem.bytesReadDRAM 30848 # Total number of bytes read from DRAM 37system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 38system.physmem.bytesWritten 0 # Total number of bytes written to DRAM 39system.physmem.bytesReadSys 30848 # Total read bytes from the system interface side 40system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 41system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 42system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 43system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write 44system.physmem.perBankRdBursts::0 102 # Per bank write bursts 45system.physmem.perBankRdBursts::1 29 # Per bank write bursts 46system.physmem.perBankRdBursts::2 50 # Per bank write bursts 47system.physmem.perBankRdBursts::3 24 # Per bank write bursts 48system.physmem.perBankRdBursts::4 19 # Per bank write bursts 49system.physmem.perBankRdBursts::5 0 # Per bank write bursts 50system.physmem.perBankRdBursts::6 32 # Per bank write bursts 51system.physmem.perBankRdBursts::7 35 # Per bank write bursts 52system.physmem.perBankRdBursts::8 4 # Per bank write bursts 53system.physmem.perBankRdBursts::9 1 # Per bank write bursts 54system.physmem.perBankRdBursts::10 1 # Per bank write bursts 55system.physmem.perBankRdBursts::11 0 # Per bank write bursts 56system.physmem.perBankRdBursts::12 57 # Per bank write bursts 57system.physmem.perBankRdBursts::13 31 # Per bank write bursts 58system.physmem.perBankRdBursts::14 61 # Per bank write bursts 59system.physmem.perBankRdBursts::15 36 # Per bank write bursts 60system.physmem.perBankWrBursts::0 0 # Per bank write bursts 61system.physmem.perBankWrBursts::1 0 # Per bank write bursts 62system.physmem.perBankWrBursts::2 0 # Per bank write bursts 63system.physmem.perBankWrBursts::3 0 # Per bank write bursts 64system.physmem.perBankWrBursts::4 0 # Per bank write bursts 65system.physmem.perBankWrBursts::5 0 # Per bank write bursts 66system.physmem.perBankWrBursts::6 0 # Per bank write bursts 67system.physmem.perBankWrBursts::7 0 # Per bank write bursts 68system.physmem.perBankWrBursts::8 0 # Per bank write bursts 69system.physmem.perBankWrBursts::9 0 # Per bank write bursts 70system.physmem.perBankWrBursts::10 0 # Per bank write bursts 71system.physmem.perBankWrBursts::11 0 # Per bank write bursts 72system.physmem.perBankWrBursts::12 0 # Per bank write bursts 73system.physmem.perBankWrBursts::13 0 # Per bank write bursts 74system.physmem.perBankWrBursts::14 0 # Per bank write bursts 75system.physmem.perBankWrBursts::15 0 # Per bank write bursts 76system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 77system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 78system.physmem.totGap 26455500 # Total gap between requests 79system.physmem.readPktSize::0 0 # Read request sizes (log2) 80system.physmem.readPktSize::1 0 # Read request sizes (log2) 81system.physmem.readPktSize::2 0 # Read request sizes (log2) 82system.physmem.readPktSize::3 0 # Read request sizes (log2) 83system.physmem.readPktSize::4 0 # Read request sizes (log2) 84system.physmem.readPktSize::5 0 # Read request sizes (log2) 85system.physmem.readPktSize::6 482 # Read request sizes (log2) 86system.physmem.writePktSize::0 0 # Write request sizes (log2) 87system.physmem.writePktSize::1 0 # Write request sizes (log2) 88system.physmem.writePktSize::2 0 # Write request sizes (log2) 89system.physmem.writePktSize::3 0 # Write request sizes (log2) 90system.physmem.writePktSize::4 0 # Write request sizes (log2) 91system.physmem.writePktSize::5 0 # Write request sizes (log2) 92system.physmem.writePktSize::6 0 # Write request sizes (log2) 93system.physmem.rdQLenPdf::0 287 # What read queue length does an incoming req see 94system.physmem.rdQLenPdf::1 133 # What read queue length does an incoming req see 95system.physmem.rdQLenPdf::2 51 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::3 7 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see 98system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 125system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 126system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 127system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 128system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 129system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 130system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 131system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 132system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 157system.physmem.bytesPerActivate::samples 69 # Bytes accessed per row activation 158system.physmem.bytesPerActivate::mean 386.782609 # Bytes accessed per row activation 159system.physmem.bytesPerActivate::gmean 201.135099 # Bytes accessed per row activation 160system.physmem.bytesPerActivate::stdev 508.628284 # Bytes accessed per row activation 161system.physmem.bytesPerActivate::64 23 33.33% 33.33% # Bytes accessed per row activation 162system.physmem.bytesPerActivate::128 10 14.49% 47.83% # Bytes accessed per row activation 163system.physmem.bytesPerActivate::192 9 13.04% 60.87% # Bytes accessed per row activation 164system.physmem.bytesPerActivate::256 6 8.70% 69.57% # Bytes accessed per row activation 165system.physmem.bytesPerActivate::320 2 2.90% 72.46% # Bytes accessed per row activation 166system.physmem.bytesPerActivate::384 2 2.90% 75.36% # Bytes accessed per row activation 167system.physmem.bytesPerActivate::512 2 2.90% 78.26% # Bytes accessed per row activation 168system.physmem.bytesPerActivate::640 2 2.90% 81.16% # Bytes accessed per row activation 169system.physmem.bytesPerActivate::704 1 1.45% 82.61% # Bytes accessed per row activation 170system.physmem.bytesPerActivate::768 1 1.45% 84.06% # Bytes accessed per row activation 171system.physmem.bytesPerActivate::832 2 2.90% 86.96% # Bytes accessed per row activation 172system.physmem.bytesPerActivate::1024 1 1.45% 88.41% # Bytes accessed per row activation 173system.physmem.bytesPerActivate::1088 2 2.90% 91.30% # Bytes accessed per row activation 174system.physmem.bytesPerActivate::1344 1 1.45% 92.75% # Bytes accessed per row activation 175system.physmem.bytesPerActivate::1600 1 1.45% 94.20% # Bytes accessed per row activation 176system.physmem.bytesPerActivate::1792 1 1.45% 95.65% # Bytes accessed per row activation 177system.physmem.bytesPerActivate::1856 2 2.90% 98.55% # Bytes accessed per row activation 178system.physmem.bytesPerActivate::2176 1 1.45% 100.00% # Bytes accessed per row activation 179system.physmem.bytesPerActivate::total 69 # Bytes accessed per row activation 180system.physmem.totQLat 2423000 # Total ticks spent queuing 181system.physmem.totMemAccLat 11611750 # Total ticks spent from burst creation until serviced by the DRAM 182system.physmem.totBusLat 2410000 # Total ticks spent in databus transfers 183system.physmem.totBankLat 6778750 # Total ticks spent accessing banks 184system.physmem.avgQLat 5026.97 # Average queueing delay per DRAM burst 185system.physmem.avgBankLat 14063.80 # Average bank access latency per DRAM burst 186system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 187system.physmem.avgMemAccLat 24090.77 # Average memory access latency per DRAM burst 188system.physmem.avgRdBW 1158.98 # Average DRAM read bandwidth in MiByte/s 189system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s 190system.physmem.avgRdBWSys 1158.98 # Average system read bandwidth in MiByte/s 191system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 192system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 193system.physmem.busUtil 9.05 # Data bus utilization in percentage 194system.physmem.busUtilRead 9.05 # Data bus utilization in percentage for reads 195system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes 196system.physmem.avgRdQLen 0.44 # Average read queue length when enqueuing 197system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing 198system.physmem.readRowHits 413 # Number of row buffer hits during reads 199system.physmem.writeRowHits 0 # Number of row buffer hits during writes 200system.physmem.readRowHitRate 85.68 # Row buffer hit rate for reads 201system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 202system.physmem.avgGap 54886.93 # Average gap between requests 203system.physmem.pageHitRate 85.68 # Row buffer hit rate, read and write combined 204system.physmem.prechargeAllPercent 5.39 # Percentage of time for which DRAM has all the banks in precharge state 205system.membus.throughput 1158980332 # Throughput (bytes/s) 206system.membus.trans_dist::ReadReq 399 # Transaction distribution 207system.membus.trans_dist::ReadResp 399 # Transaction distribution 208system.membus.trans_dist::ReadExReq 83 # Transaction distribution 209system.membus.trans_dist::ReadExResp 83 # Transaction distribution 210system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 964 # Packet count per connected master and slave (bytes) 211system.membus.pkt_count::total 964 # Packet count per connected master and slave (bytes) 212system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30848 # Cumulative packet size per connected master and slave (bytes) 213system.membus.tot_pkt_size::total 30848 # Cumulative packet size per connected master and slave (bytes) 214system.membus.data_through_bus 30848 # Total data (bytes) 215system.membus.snoop_data_through_bus 0 # Total snoop data (bytes) 216system.membus.reqLayer0.occupancy 610000 # Layer occupancy (ticks) 217system.membus.reqLayer0.utilization 2.3 # Layer utilization (%) 218system.membus.respLayer1.occupancy 4495750 # Layer occupancy (ticks) 219system.membus.respLayer1.utilization 16.9 # Layer utilization (%) 220system.cpu_clk_domain.clock 500 # Clock period in ticks 221system.cpu.branchPred.lookups 6713 # Number of BP lookups 222system.cpu.branchPred.condPredicted 4454 # Number of conditional branches predicted 223system.cpu.branchPred.condIncorrect 1076 # Number of conditional branches incorrect 224system.cpu.branchPred.BTBLookups 5019 # Number of BTB lookups 225system.cpu.branchPred.BTBHits 2432 # Number of BTB hits 226system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 227system.cpu.branchPred.BTBHitPct 48.455868 # BTB Hit Percentage 228system.cpu.branchPred.usedRAS 444 # Number of times the RAS was used to get a target. 229system.cpu.branchPred.RASInCorrect 168 # Number of incorrect RAS predictions. 230system.cpu.workload.num_syscalls 18 # Number of system calls 231system.cpu.numCycles 53234 # number of cpu cycles simulated 232system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 233system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 234system.cpu.fetch.icacheStallCycles 12410 # Number of cycles fetch is stalled on an Icache miss 235system.cpu.fetch.Insts 31113 # Number of instructions fetch has processed 236system.cpu.fetch.Branches 6713 # Number of branches that fetch encountered 237system.cpu.fetch.predictedBranches 2876 # Number of branches that fetch has predicted taken 238system.cpu.fetch.Cycles 9131 # Number of cycles fetch has run and was not squashing or blocked 239system.cpu.fetch.SquashCycles 3044 # Number of cycles fetch has spent squashing 240system.cpu.fetch.BlockedCycles 8795 # Number of cycles fetch has spent blocked 241system.cpu.fetch.MiscStallCycles 4 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 242system.cpu.fetch.PendingTrapStallCycles 921 # Number of stall cycles due to pending traps 243system.cpu.fetch.CacheLines 5379 # Number of cache lines fetched 244system.cpu.fetch.IcacheSquashes 469 # Number of outstanding Icache misses that were squashed 245system.cpu.fetch.rateDist::samples 33133 # Number of instructions fetched each cycle (Total) 246system.cpu.fetch.rateDist::mean 0.939034 # Number of instructions fetched each cycle (Total) 247system.cpu.fetch.rateDist::stdev 2.131220 # Number of instructions fetched each cycle (Total) 248system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 249system.cpu.fetch.rateDist::0 24002 72.44% 72.44% # Number of instructions fetched each cycle (Total) 250system.cpu.fetch.rateDist::1 4510 13.61% 86.05% # Number of instructions fetched each cycle (Total) 251system.cpu.fetch.rateDist::2 474 1.43% 87.48% # Number of instructions fetched each cycle (Total) 252system.cpu.fetch.rateDist::3 392 1.18% 88.67% # Number of instructions fetched each cycle (Total) 253system.cpu.fetch.rateDist::4 680 2.05% 90.72% # Number of instructions fetched each cycle (Total) 254system.cpu.fetch.rateDist::5 706 2.13% 92.85% # Number of instructions fetched each cycle (Total) 255system.cpu.fetch.rateDist::6 235 0.71% 93.56% # Number of instructions fetched each cycle (Total) 256system.cpu.fetch.rateDist::7 253 0.76% 94.32% # Number of instructions fetched each cycle (Total) 257system.cpu.fetch.rateDist::8 1881 5.68% 100.00% # Number of instructions fetched each cycle (Total) 258system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 259system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 260system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 261system.cpu.fetch.rateDist::total 33133 # Number of instructions fetched each cycle (Total) 262system.cpu.fetch.branchRate 0.126104 # Number of branch fetches per cycle 263system.cpu.fetch.rate 0.584457 # Number of inst fetches per cycle 264system.cpu.decode.IdleCycles 12933 # Number of cycles decode is idle 265system.cpu.decode.BlockedCycles 9787 # Number of cycles decode is blocked 266system.cpu.decode.RunCycles 8343 # Number of cycles decode is running 267system.cpu.decode.UnblockCycles 198 # Number of cycles decode is unblocking 268system.cpu.decode.SquashCycles 1872 # Number of cycles decode is squashing 269system.cpu.decode.DecodedInsts 29008 # Number of instructions handled by decode 270system.cpu.rename.SquashCycles 1872 # Number of cycles rename is squashing 271system.cpu.rename.IdleCycles 13575 # Number of cycles rename is idle 272system.cpu.rename.BlockCycles 503 # Number of cycles rename is blocking 273system.cpu.rename.serializeStallCycles 8758 # count of cycles rename stalled for serializing inst 274system.cpu.rename.RunCycles 7952 # Number of cycles rename is running 275system.cpu.rename.UnblockCycles 473 # Number of cycles rename is unblocking 276system.cpu.rename.RenamedInsts 26657 # Number of instructions processed by rename 277system.cpu.rename.IQFullEvents 2 # Number of times rename has blocked due to IQ full 278system.cpu.rename.LSQFullEvents 147 # Number of times rename has blocked due to LSQ full 279system.cpu.rename.RenamedOperands 23951 # Number of destination operands rename has renamed 280system.cpu.rename.RenameLookups 49456 # Number of register rename lookups that rename has made 281system.cpu.rename.int_rename_lookups 40918 # Number of integer rename lookups 282system.cpu.rename.CommittedMaps 13819 # Number of HB maps that are committed 283system.cpu.rename.UndoneMaps 10132 # Number of HB maps that are undone due to squashing 284system.cpu.rename.serializingInsts 691 # count of serializing insts renamed 285system.cpu.rename.tempSerializingInsts 694 # count of temporary serializing insts renamed 286system.cpu.rename.skidInsts 2734 # count of insts added to the skid buffer 287system.cpu.memDep0.insertedLoads 3529 # Number of loads inserted to the mem dependence unit. 288system.cpu.memDep0.insertedStores 2285 # Number of stores inserted to the mem dependence unit. 289system.cpu.memDep0.conflictingLoads 4 # Number of conflicting loads. 290system.cpu.memDep0.conflictingStores 0 # Number of conflicting stores. 291system.cpu.iq.iqInstsAdded 22518 # Number of instructions added to the IQ (excludes non-spec) 292system.cpu.iq.iqNonSpecInstsAdded 655 # Number of non-speculative instructions added to the IQ 293system.cpu.iq.iqInstsIssued 21122 # Number of instructions issued 294system.cpu.iq.iqSquashedInstsIssued 97 # Number of squashed instructions issued 295system.cpu.iq.iqSquashedInstsExamined 7904 # Number of squashed instructions iterated over during squash; mainly for profiling 296system.cpu.iq.iqSquashedOperandsExamined 5498 # Number of squashed operands that are examined and possibly removed from graph 297system.cpu.iq.iqSquashedNonSpecRemoved 180 # Number of squashed non-spec instructions that were removed 298system.cpu.iq.issued_per_cycle::samples 33133 # Number of insts issued each cycle 299system.cpu.iq.issued_per_cycle::mean 0.637491 # Number of insts issued each cycle 300system.cpu.iq.issued_per_cycle::stdev 1.262113 # Number of insts issued each cycle 301system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 302system.cpu.iq.issued_per_cycle::0 23891 72.11% 72.11% # Number of insts issued each cycle 303system.cpu.iq.issued_per_cycle::1 3555 10.73% 82.84% # Number of insts issued each cycle 304system.cpu.iq.issued_per_cycle::2 2321 7.01% 89.84% # Number of insts issued each cycle 305system.cpu.iq.issued_per_cycle::3 1704 5.14% 94.98% # Number of insts issued each cycle 306system.cpu.iq.issued_per_cycle::4 887 2.68% 97.66% # Number of insts issued each cycle 307system.cpu.iq.issued_per_cycle::5 470 1.42% 99.08% # Number of insts issued each cycle 308system.cpu.iq.issued_per_cycle::6 240 0.72% 99.80% # Number of insts issued each cycle 309system.cpu.iq.issued_per_cycle::7 45 0.14% 99.94% # Number of insts issued each cycle 310system.cpu.iq.issued_per_cycle::8 20 0.06% 100.00% # Number of insts issued each cycle 311system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 312system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 313system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 314system.cpu.iq.issued_per_cycle::total 33133 # Number of insts issued each cycle 315system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 316system.cpu.iq.fu_full::IntAlu 46 31.29% 31.29% # attempts to use FU when none available 317system.cpu.iq.fu_full::IntMult 0 0.00% 31.29% # attempts to use FU when none available 318system.cpu.iq.fu_full::IntDiv 0 0.00% 31.29% # attempts to use FU when none available 319system.cpu.iq.fu_full::FloatAdd 0 0.00% 31.29% # attempts to use FU when none available 320system.cpu.iq.fu_full::FloatCmp 0 0.00% 31.29% # attempts to use FU when none available 321system.cpu.iq.fu_full::FloatCvt 0 0.00% 31.29% # attempts to use FU when none available 322system.cpu.iq.fu_full::FloatMult 0 0.00% 31.29% # attempts to use FU when none available 323system.cpu.iq.fu_full::FloatDiv 0 0.00% 31.29% # attempts to use FU when none available 324system.cpu.iq.fu_full::FloatSqrt 0 0.00% 31.29% # attempts to use FU when none available 325system.cpu.iq.fu_full::SimdAdd 0 0.00% 31.29% # attempts to use FU when none available 326system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 31.29% # attempts to use FU when none available 327system.cpu.iq.fu_full::SimdAlu 0 0.00% 31.29% # attempts to use FU when none available 328system.cpu.iq.fu_full::SimdCmp 0 0.00% 31.29% # attempts to use FU when none available 329system.cpu.iq.fu_full::SimdCvt 0 0.00% 31.29% # attempts to use FU when none available 330system.cpu.iq.fu_full::SimdMisc 0 0.00% 31.29% # attempts to use FU when none available 331system.cpu.iq.fu_full::SimdMult 0 0.00% 31.29% # attempts to use FU when none available 332system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 31.29% # attempts to use FU when none available 333system.cpu.iq.fu_full::SimdShift 0 0.00% 31.29% # attempts to use FU when none available 334system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 31.29% # attempts to use FU when none available 335system.cpu.iq.fu_full::SimdSqrt 0 0.00% 31.29% # attempts to use FU when none available 336system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 31.29% # attempts to use FU when none available 337system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 31.29% # attempts to use FU when none available 338system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 31.29% # attempts to use FU when none available 339system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 31.29% # attempts to use FU when none available 340system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 31.29% # attempts to use FU when none available 341system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 31.29% # attempts to use FU when none available 342system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 31.29% # attempts to use FU when none available 343system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 31.29% # attempts to use FU when none available 344system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 31.29% # attempts to use FU when none available 345system.cpu.iq.fu_full::MemRead 26 17.69% 48.98% # attempts to use FU when none available 346system.cpu.iq.fu_full::MemWrite 75 51.02% 100.00% # attempts to use FU when none available 347system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 348system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 349system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 350system.cpu.iq.FU_type_0::IntAlu 15651 74.10% 74.10% # Type of FU issued 351system.cpu.iq.FU_type_0::IntMult 0 0.00% 74.10% # Type of FU issued 352system.cpu.iq.FU_type_0::IntDiv 0 0.00% 74.10% # Type of FU issued 353system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 74.10% # Type of FU issued 354system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 74.10% # Type of FU issued 355system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 74.10% # Type of FU issued 356system.cpu.iq.FU_type_0::FloatMult 0 0.00% 74.10% # Type of FU issued 357system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 74.10% # Type of FU issued 358system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 74.10% # Type of FU issued 359system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 74.10% # Type of FU issued 360system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 74.10% # Type of FU issued 361system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 74.10% # Type of FU issued 362system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 74.10% # Type of FU issued 363system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 74.10% # Type of FU issued 364system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 74.10% # Type of FU issued 365system.cpu.iq.FU_type_0::SimdMult 0 0.00% 74.10% # Type of FU issued 366system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 74.10% # Type of FU issued 367system.cpu.iq.FU_type_0::SimdShift 0 0.00% 74.10% # Type of FU issued 368system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 74.10% # Type of FU issued 369system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 74.10% # Type of FU issued 370system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 74.10% # Type of FU issued 371system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 74.10% # Type of FU issued 372system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 74.10% # Type of FU issued 373system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 74.10% # Type of FU issued 374system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 74.10% # Type of FU issued 375system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 74.10% # Type of FU issued 376system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 74.10% # Type of FU issued 377system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 74.10% # Type of FU issued 378system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 74.10% # Type of FU issued 379system.cpu.iq.FU_type_0::MemRead 3362 15.92% 90.02% # Type of FU issued 380system.cpu.iq.FU_type_0::MemWrite 2109 9.98% 100.00% # Type of FU issued 381system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 382system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 383system.cpu.iq.FU_type_0::total 21122 # Type of FU issued 384system.cpu.iq.rate 0.396776 # Inst issue rate 385system.cpu.iq.fu_busy_cnt 147 # FU busy when requested 386system.cpu.iq.fu_busy_rate 0.006960 # FU busy rate (busy events/executed inst) 387system.cpu.iq.int_inst_queue_reads 75621 # Number of integer instruction queue reads 388system.cpu.iq.int_inst_queue_writes 31103 # Number of integer instruction queue writes 389system.cpu.iq.int_inst_queue_wakeup_accesses 19522 # Number of integer instruction queue wakeup accesses 390system.cpu.iq.fp_inst_queue_reads 0 # Number of floating instruction queue reads 391system.cpu.iq.fp_inst_queue_writes 0 # Number of floating instruction queue writes 392system.cpu.iq.fp_inst_queue_wakeup_accesses 0 # Number of floating instruction queue wakeup accesses 393system.cpu.iq.int_alu_accesses 21269 # Number of integer alu accesses 394system.cpu.iq.fp_alu_accesses 0 # Number of floating point alu accesses 395system.cpu.iew.lsq.thread0.forwLoads 29 # Number of loads that had data forwarded from stores 396system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 397system.cpu.iew.lsq.thread0.squashedLoads 1304 # Number of loads squashed 398system.cpu.iew.lsq.thread0.ignoredResponses 3 # Number of memory responses ignored because the instruction is squashed 399system.cpu.iew.lsq.thread0.memOrderViolation 26 # Number of memory ordering violations 400system.cpu.iew.lsq.thread0.squashedStores 837 # Number of stores squashed 401system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 402system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 403system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled 404system.cpu.iew.lsq.thread0.cacheBlocked 28 # Number of times an access to memory failed due to the cache being blocked 405system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 406system.cpu.iew.iewSquashCycles 1872 # Number of cycles IEW is squashing 407system.cpu.iew.iewBlockCycles 359 # Number of cycles IEW is blocking 408system.cpu.iew.iewUnblockCycles 19 # Number of cycles IEW is unblocking 409system.cpu.iew.iewDispatchedInsts 24307 # Number of instructions dispatched to IQ 410system.cpu.iew.iewDispSquashedInsts 399 # Number of squashed instructions skipped by dispatch 411system.cpu.iew.iewDispLoadInsts 3529 # Number of dispatched load instructions 412system.cpu.iew.iewDispStoreInsts 2285 # Number of dispatched store instructions 413system.cpu.iew.iewDispNonSpecInsts 655 # Number of dispatched non-speculative instructions 414system.cpu.iew.iewIQFullEvents 3 # Number of times the IQ has become full, causing a stall 415system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall 416system.cpu.iew.memOrderViolationEvents 26 # Number of memory order violations 417system.cpu.iew.predictedTakenIncorrect 264 # Number of branches that were predicted taken incorrectly 418system.cpu.iew.predictedNotTakenIncorrect 946 # Number of branches that were predicted not taken incorrectly 419system.cpu.iew.branchMispredicts 1210 # Number of branch mispredicts detected at execute 420system.cpu.iew.iewExecutedInsts 20074 # Number of executed instructions 421system.cpu.iew.iewExecLoadInsts 3202 # Number of load instructions executed 422system.cpu.iew.iewExecSquashedInsts 1048 # Number of squashed instructions skipped in execute 423system.cpu.iew.exec_swp 0 # number of swp insts executed 424system.cpu.iew.exec_nop 1134 # number of nop insts executed 425system.cpu.iew.exec_refs 5224 # number of memory reference insts executed 426system.cpu.iew.exec_branches 4239 # Number of branches executed 427system.cpu.iew.exec_stores 2022 # Number of stores executed 428system.cpu.iew.exec_rate 0.377090 # Inst execution rate 429system.cpu.iew.wb_sent 19749 # cumulative count of insts sent to commit 430system.cpu.iew.wb_count 19522 # cumulative count of insts written-back 431system.cpu.iew.wb_producers 9120 # num instructions producing a value 432system.cpu.iew.wb_consumers 11235 # num instructions consuming a value 433system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 434system.cpu.iew.wb_rate 0.366721 # insts written-back per cycle 435system.cpu.iew.wb_fanout 0.811749 # average fanout of values written-back 436system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 437system.cpu.commit.commitSquashedInsts 9047 # The number of squashed insts skipped by commit 438system.cpu.commit.commitNonSpecStalls 475 # The number of times commit has been forced to stall to communicate backwards 439system.cpu.commit.branchMispredicts 1076 # The number of times a branch was mispredicted 440system.cpu.commit.committed_per_cycle::samples 31261 # Number of insts commited each cycle 441system.cpu.commit.committed_per_cycle::mean 0.485013 # Number of insts commited each cycle 442system.cpu.commit.committed_per_cycle::stdev 1.183057 # Number of insts commited each cycle 443system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 444system.cpu.commit.committed_per_cycle::0 23946 76.60% 76.60% # Number of insts commited each cycle 445system.cpu.commit.committed_per_cycle::1 4068 13.01% 89.61% # Number of insts commited each cycle 446system.cpu.commit.committed_per_cycle::2 1358 4.34% 93.96% # Number of insts commited each cycle 447system.cpu.commit.committed_per_cycle::3 764 2.44% 96.40% # Number of insts commited each cycle 448system.cpu.commit.committed_per_cycle::4 348 1.11% 97.51% # Number of insts commited each cycle 449system.cpu.commit.committed_per_cycle::5 270 0.86% 98.38% # Number of insts commited each cycle 450system.cpu.commit.committed_per_cycle::6 322 1.03% 99.41% # Number of insts commited each cycle 451system.cpu.commit.committed_per_cycle::7 68 0.22% 99.63% # Number of insts commited each cycle 452system.cpu.commit.committed_per_cycle::8 117 0.37% 100.00% # Number of insts commited each cycle 453system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 454system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 455system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 456system.cpu.commit.committed_per_cycle::total 31261 # Number of insts commited each cycle 457system.cpu.commit.committedInsts 15162 # Number of instructions committed 458system.cpu.commit.committedOps 15162 # Number of ops (including micro ops) committed 459system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 460system.cpu.commit.refs 3673 # Number of memory references committed 461system.cpu.commit.loads 2225 # Number of loads committed 462system.cpu.commit.membars 0 # Number of memory barriers committed 463system.cpu.commit.branches 3358 # Number of branches committed 464system.cpu.commit.fp_insts 0 # Number of committed floating point instructions. 465system.cpu.commit.int_insts 12174 # Number of committed integer instructions. 466system.cpu.commit.function_calls 187 # Number of function calls committed. 467system.cpu.commit.bw_lim_events 117 # number cycles where commit BW limit reached 468system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 469system.cpu.rob.rob_reads 54530 # The number of ROB reads 470system.cpu.rob.rob_writes 50298 # The number of ROB writes 471system.cpu.timesIdled 216 # Number of times that the entire CPU went into an idle state and unscheduled itself 472system.cpu.idleCycles 20101 # Total number of cycles that the CPU has spent unscheduled due to idling 473system.cpu.committedInsts 14436 # Number of Instructions Simulated 474system.cpu.committedOps 14436 # Number of Ops (including micro ops) Simulated 475system.cpu.committedInsts_total 14436 # Number of Instructions Simulated 476system.cpu.cpi 3.687587 # CPI: Cycles Per Instruction 477system.cpu.cpi_total 3.687587 # CPI: Total CPI of All Threads 478system.cpu.ipc 0.271180 # IPC: Instructions Per Cycle 479system.cpu.ipc_total 0.271180 # IPC: Total IPC of All Threads 480system.cpu.int_regfile_reads 32043 # number of integer regfile reads 481system.cpu.int_regfile_writes 17841 # number of integer regfile writes 482system.cpu.misc_regfile_reads 6919 # number of misc regfile reads 483system.cpu.misc_regfile_writes 569 # number of misc regfile writes 484system.cpu.toL2Bus.throughput 1163789379 # Throughput (bytes/s) 485system.cpu.toL2Bus.trans_dist::ReadReq 401 # Transaction distribution 486system.cpu.toL2Bus.trans_dist::ReadResp 401 # Transaction distribution 487system.cpu.toL2Bus.trans_dist::ReadExReq 83 # Transaction distribution 488system.cpu.toL2Bus.trans_dist::ReadExResp 83 # Transaction distribution 489system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 674 # Packet count per connected master and slave (bytes) 490system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 294 # Packet count per connected master and slave (bytes) 491system.cpu.toL2Bus.pkt_count::total 968 # Packet count per connected master and slave (bytes) 492system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 21568 # Cumulative packet size per connected master and slave (bytes) 493system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9408 # Cumulative packet size per connected master and slave (bytes) 494system.cpu.toL2Bus.tot_pkt_size::total 30976 # Cumulative packet size per connected master and slave (bytes) 495system.cpu.toL2Bus.data_through_bus 30976 # Total data (bytes) 496system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes) 497system.cpu.toL2Bus.reqLayer0.occupancy 242000 # Layer occupancy (ticks) 498system.cpu.toL2Bus.reqLayer0.utilization 0.9 # Layer utilization (%) 499system.cpu.toL2Bus.respLayer0.occupancy 564500 # Layer occupancy (ticks) 500system.cpu.toL2Bus.respLayer0.utilization 2.1 # Layer utilization (%) 501system.cpu.toL2Bus.respLayer1.occupancy 234250 # Layer occupancy (ticks) 502system.cpu.toL2Bus.respLayer1.utilization 0.9 # Layer utilization (%) 503system.cpu.icache.tags.replacements 0 # number of replacements 504system.cpu.icache.tags.tagsinuse 187.514405 # Cycle average of tags in use 505system.cpu.icache.tags.total_refs 4872 # Total number of references to valid blocks. 506system.cpu.icache.tags.sampled_refs 337 # Sample count of references to valid blocks. 507system.cpu.icache.tags.avg_refs 14.456973 # Average number of references to valid blocks. 508system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 509system.cpu.icache.tags.occ_blocks::cpu.inst 187.514405 # Average occupied blocks per requestor 510system.cpu.icache.tags.occ_percent::cpu.inst 0.091560 # Average percentage of cache occupancy 511system.cpu.icache.tags.occ_percent::total 0.091560 # Average percentage of cache occupancy 512system.cpu.icache.tags.occ_task_id_blocks::1024 337 # Occupied blocks per task id 513system.cpu.icache.tags.age_task_id_blocks_1024::0 92 # Occupied blocks per task id 514system.cpu.icache.tags.age_task_id_blocks_1024::1 245 # Occupied blocks per task id 515system.cpu.icache.tags.occ_task_id_percent::1024 0.164551 # Percentage of cache occupancy per task id 516system.cpu.icache.tags.tag_accesses 11095 # Number of tag accesses 517system.cpu.icache.tags.data_accesses 11095 # Number of data accesses 518system.cpu.icache.ReadReq_hits::cpu.inst 4872 # number of ReadReq hits 519system.cpu.icache.ReadReq_hits::total 4872 # number of ReadReq hits 520system.cpu.icache.demand_hits::cpu.inst 4872 # number of demand (read+write) hits 521system.cpu.icache.demand_hits::total 4872 # number of demand (read+write) hits 522system.cpu.icache.overall_hits::cpu.inst 4872 # number of overall hits 523system.cpu.icache.overall_hits::total 4872 # number of overall hits 524system.cpu.icache.ReadReq_misses::cpu.inst 507 # number of ReadReq misses 525system.cpu.icache.ReadReq_misses::total 507 # number of ReadReq misses 526system.cpu.icache.demand_misses::cpu.inst 507 # number of demand (read+write) misses 527system.cpu.icache.demand_misses::total 507 # number of demand (read+write) misses 528system.cpu.icache.overall_misses::cpu.inst 507 # number of overall misses 529system.cpu.icache.overall_misses::total 507 # number of overall misses 530system.cpu.icache.ReadReq_miss_latency::cpu.inst 31694500 # number of ReadReq miss cycles 531system.cpu.icache.ReadReq_miss_latency::total 31694500 # number of ReadReq miss cycles 532system.cpu.icache.demand_miss_latency::cpu.inst 31694500 # number of demand (read+write) miss cycles 533system.cpu.icache.demand_miss_latency::total 31694500 # number of demand (read+write) miss cycles 534system.cpu.icache.overall_miss_latency::cpu.inst 31694500 # number of overall miss cycles 535system.cpu.icache.overall_miss_latency::total 31694500 # number of overall miss cycles 536system.cpu.icache.ReadReq_accesses::cpu.inst 5379 # number of ReadReq accesses(hits+misses) 537system.cpu.icache.ReadReq_accesses::total 5379 # number of ReadReq accesses(hits+misses) 538system.cpu.icache.demand_accesses::cpu.inst 5379 # number of demand (read+write) accesses 539system.cpu.icache.demand_accesses::total 5379 # number of demand (read+write) accesses 540system.cpu.icache.overall_accesses::cpu.inst 5379 # number of overall (read+write) accesses 541system.cpu.icache.overall_accesses::total 5379 # number of overall (read+write) accesses 542system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.094255 # miss rate for ReadReq accesses 543system.cpu.icache.ReadReq_miss_rate::total 0.094255 # miss rate for ReadReq accesses 544system.cpu.icache.demand_miss_rate::cpu.inst 0.094255 # miss rate for demand accesses 545system.cpu.icache.demand_miss_rate::total 0.094255 # miss rate for demand accesses 546system.cpu.icache.overall_miss_rate::cpu.inst 0.094255 # miss rate for overall accesses 547system.cpu.icache.overall_miss_rate::total 0.094255 # miss rate for overall accesses 548system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 62513.806706 # average ReadReq miss latency 549system.cpu.icache.ReadReq_avg_miss_latency::total 62513.806706 # average ReadReq miss latency 550system.cpu.icache.demand_avg_miss_latency::cpu.inst 62513.806706 # average overall miss latency 551system.cpu.icache.demand_avg_miss_latency::total 62513.806706 # average overall miss latency 552system.cpu.icache.overall_avg_miss_latency::cpu.inst 62513.806706 # average overall miss latency 553system.cpu.icache.overall_avg_miss_latency::total 62513.806706 # average overall miss latency 554system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 555system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 556system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked 557system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 558system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 559system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 560system.cpu.icache.fast_writes 0 # number of fast writes performed 561system.cpu.icache.cache_copies 0 # number of cache copies performed 562system.cpu.icache.ReadReq_mshr_hits::cpu.inst 170 # number of ReadReq MSHR hits 563system.cpu.icache.ReadReq_mshr_hits::total 170 # number of ReadReq MSHR hits 564system.cpu.icache.demand_mshr_hits::cpu.inst 170 # number of demand (read+write) MSHR hits 565system.cpu.icache.demand_mshr_hits::total 170 # number of demand (read+write) MSHR hits 566system.cpu.icache.overall_mshr_hits::cpu.inst 170 # number of overall MSHR hits 567system.cpu.icache.overall_mshr_hits::total 170 # number of overall MSHR hits 568system.cpu.icache.ReadReq_mshr_misses::cpu.inst 337 # number of ReadReq MSHR misses 569system.cpu.icache.ReadReq_mshr_misses::total 337 # number of ReadReq MSHR misses 570system.cpu.icache.demand_mshr_misses::cpu.inst 337 # number of demand (read+write) MSHR misses 571system.cpu.icache.demand_mshr_misses::total 337 # number of demand (read+write) MSHR misses 572system.cpu.icache.overall_mshr_misses::cpu.inst 337 # number of overall MSHR misses 573system.cpu.icache.overall_mshr_misses::total 337 # number of overall MSHR misses 574system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 22488500 # number of ReadReq MSHR miss cycles 575system.cpu.icache.ReadReq_mshr_miss_latency::total 22488500 # number of ReadReq MSHR miss cycles 576system.cpu.icache.demand_mshr_miss_latency::cpu.inst 22488500 # number of demand (read+write) MSHR miss cycles 577system.cpu.icache.demand_mshr_miss_latency::total 22488500 # number of demand (read+write) MSHR miss cycles 578system.cpu.icache.overall_mshr_miss_latency::cpu.inst 22488500 # number of overall MSHR miss cycles 579system.cpu.icache.overall_mshr_miss_latency::total 22488500 # number of overall MSHR miss cycles 580system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.062651 # mshr miss rate for ReadReq accesses 581system.cpu.icache.ReadReq_mshr_miss_rate::total 0.062651 # mshr miss rate for ReadReq accesses 582system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.062651 # mshr miss rate for demand accesses 583system.cpu.icache.demand_mshr_miss_rate::total 0.062651 # mshr miss rate for demand accesses 584system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.062651 # mshr miss rate for overall accesses 585system.cpu.icache.overall_mshr_miss_rate::total 0.062651 # mshr miss rate for overall accesses 586system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 66731.454006 # average ReadReq mshr miss latency 587system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 66731.454006 # average ReadReq mshr miss latency 588system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 66731.454006 # average overall mshr miss latency 589system.cpu.icache.demand_avg_mshr_miss_latency::total 66731.454006 # average overall mshr miss latency 590system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 66731.454006 # average overall mshr miss latency 591system.cpu.icache.overall_avg_mshr_miss_latency::total 66731.454006 # average overall mshr miss latency 592system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 593system.cpu.l2cache.tags.replacements 0 # number of replacements 594system.cpu.l2cache.tags.tagsinuse 221.363231 # Cycle average of tags in use 595system.cpu.l2cache.tags.total_refs 2 # Total number of references to valid blocks. 596system.cpu.l2cache.tags.sampled_refs 399 # Sample count of references to valid blocks. 597system.cpu.l2cache.tags.avg_refs 0.005013 # Average number of references to valid blocks. 598system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 599system.cpu.l2cache.tags.occ_blocks::cpu.inst 186.907225 # Average occupied blocks per requestor 600system.cpu.l2cache.tags.occ_blocks::cpu.data 34.456006 # Average occupied blocks per requestor 601system.cpu.l2cache.tags.occ_percent::cpu.inst 0.005704 # Average percentage of cache occupancy 602system.cpu.l2cache.tags.occ_percent::cpu.data 0.001052 # Average percentage of cache occupancy 603system.cpu.l2cache.tags.occ_percent::total 0.006755 # Average percentage of cache occupancy 604system.cpu.l2cache.tags.occ_task_id_blocks::1024 399 # Occupied blocks per task id 605system.cpu.l2cache.tags.age_task_id_blocks_1024::0 111 # Occupied blocks per task id 606system.cpu.l2cache.tags.age_task_id_blocks_1024::1 288 # Occupied blocks per task id 607system.cpu.l2cache.tags.occ_task_id_percent::1024 0.012177 # Percentage of cache occupancy per task id 608system.cpu.l2cache.tags.tag_accesses 4354 # Number of tag accesses 609system.cpu.l2cache.tags.data_accesses 4354 # Number of data accesses 610system.cpu.l2cache.ReadReq_hits::cpu.inst 2 # number of ReadReq hits 611system.cpu.l2cache.ReadReq_hits::total 2 # number of ReadReq hits 612system.cpu.l2cache.demand_hits::cpu.inst 2 # number of demand (read+write) hits 613system.cpu.l2cache.demand_hits::total 2 # number of demand (read+write) hits 614system.cpu.l2cache.overall_hits::cpu.inst 2 # number of overall hits 615system.cpu.l2cache.overall_hits::total 2 # number of overall hits 616system.cpu.l2cache.ReadReq_misses::cpu.inst 335 # number of ReadReq misses 617system.cpu.l2cache.ReadReq_misses::cpu.data 64 # number of ReadReq misses 618system.cpu.l2cache.ReadReq_misses::total 399 # number of ReadReq misses 619system.cpu.l2cache.ReadExReq_misses::cpu.data 83 # number of ReadExReq misses 620system.cpu.l2cache.ReadExReq_misses::total 83 # number of ReadExReq misses 621system.cpu.l2cache.demand_misses::cpu.inst 335 # number of demand (read+write) misses 622system.cpu.l2cache.demand_misses::cpu.data 147 # number of demand (read+write) misses 623system.cpu.l2cache.demand_misses::total 482 # number of demand (read+write) misses 624system.cpu.l2cache.overall_misses::cpu.inst 335 # number of overall misses 625system.cpu.l2cache.overall_misses::cpu.data 147 # number of overall misses 626system.cpu.l2cache.overall_misses::total 482 # number of overall misses 627system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 22131500 # number of ReadReq miss cycles 628system.cpu.l2cache.ReadReq_miss_latency::cpu.data 5102250 # number of ReadReq miss cycles 629system.cpu.l2cache.ReadReq_miss_latency::total 27233750 # number of ReadReq miss cycles 630system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5727000 # number of ReadExReq miss cycles 631system.cpu.l2cache.ReadExReq_miss_latency::total 5727000 # number of ReadExReq miss cycles 632system.cpu.l2cache.demand_miss_latency::cpu.inst 22131500 # number of demand (read+write) miss cycles 633system.cpu.l2cache.demand_miss_latency::cpu.data 10829250 # number of demand (read+write) miss cycles 634system.cpu.l2cache.demand_miss_latency::total 32960750 # number of demand (read+write) miss cycles 635system.cpu.l2cache.overall_miss_latency::cpu.inst 22131500 # number of overall miss cycles 636system.cpu.l2cache.overall_miss_latency::cpu.data 10829250 # number of overall miss cycles 637system.cpu.l2cache.overall_miss_latency::total 32960750 # number of overall miss cycles 638system.cpu.l2cache.ReadReq_accesses::cpu.inst 337 # number of ReadReq accesses(hits+misses) 639system.cpu.l2cache.ReadReq_accesses::cpu.data 64 # number of ReadReq accesses(hits+misses) 640system.cpu.l2cache.ReadReq_accesses::total 401 # number of ReadReq accesses(hits+misses) 641system.cpu.l2cache.ReadExReq_accesses::cpu.data 83 # number of ReadExReq accesses(hits+misses) 642system.cpu.l2cache.ReadExReq_accesses::total 83 # number of ReadExReq accesses(hits+misses) 643system.cpu.l2cache.demand_accesses::cpu.inst 337 # number of demand (read+write) accesses 644system.cpu.l2cache.demand_accesses::cpu.data 147 # number of demand (read+write) accesses 645system.cpu.l2cache.demand_accesses::total 484 # number of demand (read+write) accesses 646system.cpu.l2cache.overall_accesses::cpu.inst 337 # number of overall (read+write) accesses 647system.cpu.l2cache.overall_accesses::cpu.data 147 # number of overall (read+write) accesses 648system.cpu.l2cache.overall_accesses::total 484 # number of overall (read+write) accesses 649system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.994065 # miss rate for ReadReq accesses 650system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses 651system.cpu.l2cache.ReadReq_miss_rate::total 0.995012 # miss rate for ReadReq accesses 652system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 653system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 654system.cpu.l2cache.demand_miss_rate::cpu.inst 0.994065 # miss rate for demand accesses 655system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses 656system.cpu.l2cache.demand_miss_rate::total 0.995868 # miss rate for demand accesses 657system.cpu.l2cache.overall_miss_rate::cpu.inst 0.994065 # miss rate for overall accesses 658system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses 659system.cpu.l2cache.overall_miss_rate::total 0.995868 # miss rate for overall accesses 660system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 66064.179104 # average ReadReq miss latency 661system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 79722.656250 # average ReadReq miss latency 662system.cpu.l2cache.ReadReq_avg_miss_latency::total 68255.012531 # average ReadReq miss latency 663system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 69000 # average ReadExReq miss latency 664system.cpu.l2cache.ReadExReq_avg_miss_latency::total 69000 # average ReadExReq miss latency 665system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 66064.179104 # average overall miss latency 666system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73668.367347 # average overall miss latency 667system.cpu.l2cache.demand_avg_miss_latency::total 68383.298755 # average overall miss latency 668system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 66064.179104 # average overall miss latency 669system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73668.367347 # average overall miss latency 670system.cpu.l2cache.overall_avg_miss_latency::total 68383.298755 # average overall miss latency 671system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 672system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 673system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 674system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 675system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 676system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 677system.cpu.l2cache.fast_writes 0 # number of fast writes performed 678system.cpu.l2cache.cache_copies 0 # number of cache copies performed 679system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 335 # number of ReadReq MSHR misses 680system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 64 # number of ReadReq MSHR misses 681system.cpu.l2cache.ReadReq_mshr_misses::total 399 # number of ReadReq MSHR misses 682system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 83 # number of ReadExReq MSHR misses 683system.cpu.l2cache.ReadExReq_mshr_misses::total 83 # number of ReadExReq MSHR misses 684system.cpu.l2cache.demand_mshr_misses::cpu.inst 335 # number of demand (read+write) MSHR misses 685system.cpu.l2cache.demand_mshr_misses::cpu.data 147 # number of demand (read+write) MSHR misses 686system.cpu.l2cache.demand_mshr_misses::total 482 # number of demand (read+write) MSHR misses 687system.cpu.l2cache.overall_mshr_misses::cpu.inst 335 # number of overall MSHR misses 688system.cpu.l2cache.overall_mshr_misses::cpu.data 147 # number of overall MSHR misses 689system.cpu.l2cache.overall_mshr_misses::total 482 # number of overall MSHR misses 690system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 17918000 # number of ReadReq MSHR miss cycles 691system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 4316250 # number of ReadReq MSHR miss cycles 692system.cpu.l2cache.ReadReq_mshr_miss_latency::total 22234250 # number of ReadReq MSHR miss cycles 693system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4712000 # number of ReadExReq MSHR miss cycles 694system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4712000 # number of ReadExReq MSHR miss cycles 695system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 17918000 # number of demand (read+write) MSHR miss cycles 696system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 9028250 # number of demand (read+write) MSHR miss cycles 697system.cpu.l2cache.demand_mshr_miss_latency::total 26946250 # number of demand (read+write) MSHR miss cycles 698system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 17918000 # number of overall MSHR miss cycles 699system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 9028250 # number of overall MSHR miss cycles 700system.cpu.l2cache.overall_mshr_miss_latency::total 26946250 # number of overall MSHR miss cycles 701system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.994065 # mshr miss rate for ReadReq accesses 702system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses 703system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.995012 # mshr miss rate for ReadReq accesses 704system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 705system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 706system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.994065 # mshr miss rate for demand accesses 707system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses 708system.cpu.l2cache.demand_mshr_miss_rate::total 0.995868 # mshr miss rate for demand accesses 709system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.994065 # mshr miss rate for overall accesses 710system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses 711system.cpu.l2cache.overall_mshr_miss_rate::total 0.995868 # mshr miss rate for overall accesses 712system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 53486.567164 # average ReadReq mshr miss latency 713system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 67441.406250 # average ReadReq mshr miss latency 714system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 55724.937343 # average ReadReq mshr miss latency 715system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 56771.084337 # average ReadExReq mshr miss latency 716system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 56771.084337 # average ReadExReq mshr miss latency 717system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 53486.567164 # average overall mshr miss latency 718system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61416.666667 # average overall mshr miss latency 719system.cpu.l2cache.demand_avg_mshr_miss_latency::total 55905.082988 # average overall mshr miss latency 720system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 53486.567164 # average overall mshr miss latency 721system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61416.666667 # average overall mshr miss latency 722system.cpu.l2cache.overall_avg_mshr_miss_latency::total 55905.082988 # average overall mshr miss latency 723system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 724system.cpu.dcache.tags.replacements 0 # number of replacements 725system.cpu.dcache.tags.tagsinuse 99.106073 # Cycle average of tags in use 726system.cpu.dcache.tags.total_refs 4001 # Total number of references to valid blocks. 727system.cpu.dcache.tags.sampled_refs 147 # Sample count of references to valid blocks. 728system.cpu.dcache.tags.avg_refs 27.217687 # Average number of references to valid blocks. 729system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 730system.cpu.dcache.tags.occ_blocks::cpu.data 99.106073 # Average occupied blocks per requestor 731system.cpu.dcache.tags.occ_percent::cpu.data 0.024196 # Average percentage of cache occupancy 732system.cpu.dcache.tags.occ_percent::total 0.024196 # Average percentage of cache occupancy 733system.cpu.dcache.tags.occ_task_id_blocks::1024 147 # Occupied blocks per task id 734system.cpu.dcache.tags.age_task_id_blocks_1024::0 23 # Occupied blocks per task id 735system.cpu.dcache.tags.age_task_id_blocks_1024::1 124 # Occupied blocks per task id 736system.cpu.dcache.tags.occ_task_id_percent::1024 0.035889 # Percentage of cache occupancy per task id 737system.cpu.dcache.tags.tag_accesses 9219 # Number of tag accesses 738system.cpu.dcache.tags.data_accesses 9219 # Number of data accesses 739system.cpu.dcache.ReadReq_hits::cpu.data 2962 # number of ReadReq hits 740system.cpu.dcache.ReadReq_hits::total 2962 # number of ReadReq hits 741system.cpu.dcache.WriteReq_hits::cpu.data 1033 # number of WriteReq hits 742system.cpu.dcache.WriteReq_hits::total 1033 # number of WriteReq hits 743system.cpu.dcache.SwapReq_hits::cpu.data 6 # number of SwapReq hits 744system.cpu.dcache.SwapReq_hits::total 6 # number of SwapReq hits 745system.cpu.dcache.demand_hits::cpu.data 3995 # number of demand (read+write) hits 746system.cpu.dcache.demand_hits::total 3995 # number of demand (read+write) hits 747system.cpu.dcache.overall_hits::cpu.data 3995 # number of overall hits 748system.cpu.dcache.overall_hits::total 3995 # number of overall hits 749system.cpu.dcache.ReadReq_misses::cpu.data 126 # number of ReadReq misses 750system.cpu.dcache.ReadReq_misses::total 126 # number of ReadReq misses 751system.cpu.dcache.WriteReq_misses::cpu.data 409 # number of WriteReq misses 752system.cpu.dcache.WriteReq_misses::total 409 # number of WriteReq misses 753system.cpu.dcache.demand_misses::cpu.data 535 # number of demand (read+write) misses 754system.cpu.dcache.demand_misses::total 535 # number of demand (read+write) misses 755system.cpu.dcache.overall_misses::cpu.data 535 # number of overall misses 756system.cpu.dcache.overall_misses::total 535 # number of overall misses 757system.cpu.dcache.ReadReq_miss_latency::cpu.data 8431750 # number of ReadReq miss cycles 758system.cpu.dcache.ReadReq_miss_latency::total 8431750 # number of ReadReq miss cycles 759system.cpu.dcache.WriteReq_miss_latency::cpu.data 24708724 # number of WriteReq miss cycles 760system.cpu.dcache.WriteReq_miss_latency::total 24708724 # number of WriteReq miss cycles 761system.cpu.dcache.demand_miss_latency::cpu.data 33140474 # number of demand (read+write) miss cycles 762system.cpu.dcache.demand_miss_latency::total 33140474 # number of demand (read+write) miss cycles 763system.cpu.dcache.overall_miss_latency::cpu.data 33140474 # number of overall miss cycles 764system.cpu.dcache.overall_miss_latency::total 33140474 # number of overall miss cycles 765system.cpu.dcache.ReadReq_accesses::cpu.data 3088 # number of ReadReq accesses(hits+misses) 766system.cpu.dcache.ReadReq_accesses::total 3088 # number of ReadReq accesses(hits+misses) 767system.cpu.dcache.WriteReq_accesses::cpu.data 1442 # number of WriteReq accesses(hits+misses) 768system.cpu.dcache.WriteReq_accesses::total 1442 # number of WriteReq accesses(hits+misses) 769system.cpu.dcache.SwapReq_accesses::cpu.data 6 # number of SwapReq accesses(hits+misses) 770system.cpu.dcache.SwapReq_accesses::total 6 # number of SwapReq accesses(hits+misses) 771system.cpu.dcache.demand_accesses::cpu.data 4530 # number of demand (read+write) accesses 772system.cpu.dcache.demand_accesses::total 4530 # number of demand (read+write) accesses 773system.cpu.dcache.overall_accesses::cpu.data 4530 # number of overall (read+write) accesses 774system.cpu.dcache.overall_accesses::total 4530 # number of overall (read+write) accesses 775system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.040803 # miss rate for ReadReq accesses 776system.cpu.dcache.ReadReq_miss_rate::total 0.040803 # miss rate for ReadReq accesses 777system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.283634 # miss rate for WriteReq accesses 778system.cpu.dcache.WriteReq_miss_rate::total 0.283634 # miss rate for WriteReq accesses 779system.cpu.dcache.demand_miss_rate::cpu.data 0.118102 # miss rate for demand accesses 780system.cpu.dcache.demand_miss_rate::total 0.118102 # miss rate for demand accesses 781system.cpu.dcache.overall_miss_rate::cpu.data 0.118102 # miss rate for overall accesses 782system.cpu.dcache.overall_miss_rate::total 0.118102 # miss rate for overall accesses 783system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 66918.650794 # average ReadReq miss latency 784system.cpu.dcache.ReadReq_avg_miss_latency::total 66918.650794 # average ReadReq miss latency 785system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 60412.528117 # average WriteReq miss latency 786system.cpu.dcache.WriteReq_avg_miss_latency::total 60412.528117 # average WriteReq miss latency 787system.cpu.dcache.demand_avg_miss_latency::cpu.data 61944.811215 # average overall miss latency 788system.cpu.dcache.demand_avg_miss_latency::total 61944.811215 # average overall miss latency 789system.cpu.dcache.overall_avg_miss_latency::cpu.data 61944.811215 # average overall miss latency 790system.cpu.dcache.overall_avg_miss_latency::total 61944.811215 # average overall miss latency 791system.cpu.dcache.blocked_cycles::no_mshrs 729 # number of cycles access was blocked 792system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 793system.cpu.dcache.blocked::no_mshrs 28 # number of cycles access was blocked 794system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 795system.cpu.dcache.avg_blocked_cycles::no_mshrs 26.035714 # average number of cycles each access was blocked 796system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 797system.cpu.dcache.fast_writes 0 # number of fast writes performed 798system.cpu.dcache.cache_copies 0 # number of cache copies performed 799system.cpu.dcache.ReadReq_mshr_hits::cpu.data 62 # number of ReadReq MSHR hits 800system.cpu.dcache.ReadReq_mshr_hits::total 62 # number of ReadReq MSHR hits 801system.cpu.dcache.WriteReq_mshr_hits::cpu.data 326 # number of WriteReq MSHR hits 802system.cpu.dcache.WriteReq_mshr_hits::total 326 # number of WriteReq MSHR hits 803system.cpu.dcache.demand_mshr_hits::cpu.data 388 # number of demand (read+write) MSHR hits 804system.cpu.dcache.demand_mshr_hits::total 388 # number of demand (read+write) MSHR hits 805system.cpu.dcache.overall_mshr_hits::cpu.data 388 # number of overall MSHR hits 806system.cpu.dcache.overall_mshr_hits::total 388 # number of overall MSHR hits 807system.cpu.dcache.ReadReq_mshr_misses::cpu.data 64 # number of ReadReq MSHR misses 808system.cpu.dcache.ReadReq_mshr_misses::total 64 # number of ReadReq MSHR misses 809system.cpu.dcache.WriteReq_mshr_misses::cpu.data 83 # number of WriteReq MSHR misses 810system.cpu.dcache.WriteReq_mshr_misses::total 83 # number of WriteReq MSHR misses 811system.cpu.dcache.demand_mshr_misses::cpu.data 147 # number of demand (read+write) MSHR misses 812system.cpu.dcache.demand_mshr_misses::total 147 # number of demand (read+write) MSHR misses 813system.cpu.dcache.overall_mshr_misses::cpu.data 147 # number of overall MSHR misses 814system.cpu.dcache.overall_mshr_misses::total 147 # number of overall MSHR misses 815system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5166750 # number of ReadReq MSHR miss cycles 816system.cpu.dcache.ReadReq_mshr_miss_latency::total 5166750 # number of ReadReq MSHR miss cycles 817system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5811000 # number of WriteReq MSHR miss cycles 818system.cpu.dcache.WriteReq_mshr_miss_latency::total 5811000 # number of WriteReq MSHR miss cycles 819system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10977750 # number of demand (read+write) MSHR miss cycles 820system.cpu.dcache.demand_mshr_miss_latency::total 10977750 # number of demand (read+write) MSHR miss cycles 821system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10977750 # number of overall MSHR miss cycles 822system.cpu.dcache.overall_mshr_miss_latency::total 10977750 # number of overall MSHR miss cycles 823system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.020725 # mshr miss rate for ReadReq accesses 824system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.020725 # mshr miss rate for ReadReq accesses 825system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.057559 # mshr miss rate for WriteReq accesses 826system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.057559 # mshr miss rate for WriteReq accesses 827system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.032450 # mshr miss rate for demand accesses 828system.cpu.dcache.demand_mshr_miss_rate::total 0.032450 # mshr miss rate for demand accesses 829system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.032450 # mshr miss rate for overall accesses 830system.cpu.dcache.overall_mshr_miss_rate::total 0.032450 # mshr miss rate for overall accesses 831system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 80730.468750 # average ReadReq mshr miss latency 832system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 80730.468750 # average ReadReq mshr miss latency 833system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 70012.048193 # average WriteReq mshr miss latency 834system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 70012.048193 # average WriteReq mshr miss latency 835system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 74678.571429 # average overall mshr miss latency 836system.cpu.dcache.demand_avg_mshr_miss_latency::total 74678.571429 # average overall mshr miss latency 837system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 74678.571429 # average overall mshr miss latency 838system.cpu.dcache.overall_avg_mshr_miss_latency::total 74678.571429 # average overall mshr miss latency 839system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 840 841---------- End Simulation Statistics ---------- 842