stats.txt revision 11731:c473ca7cc650
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.000113                       # Number of seconds simulated
4sim_ticks                                   113397000                       # Number of ticks simulated
5final_tick                                  113397000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                  22733                       # Simulator instruction rate (inst/s)
8host_op_rate                                    22733                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                               11398414                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 246096                       # Number of bytes of host memory used
11host_seconds                                     9.95                       # Real time elapsed on the host
12sim_insts                                      226159                       # Number of instructions simulated
13sim_ops                                        226159                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.pwrStateResidencyTicks::UNDEFINED    113397000                       # Cumulative time (in ticks) in various power states
17system.physmem.bytes_read::cpu.inst             65856                       # Number of bytes read from this memory
18system.physmem.bytes_read::cpu.data             19264                       # Number of bytes read from this memory
19system.physmem.bytes_read::total                85120                       # Number of bytes read from this memory
20system.physmem.bytes_inst_read::cpu.inst        65856                       # Number of instructions bytes read from this memory
21system.physmem.bytes_inst_read::total           65856                       # Number of instructions bytes read from this memory
22system.physmem.num_reads::cpu.inst               1029                       # Number of read requests responded to by this memory
23system.physmem.num_reads::cpu.data                301                       # Number of read requests responded to by this memory
24system.physmem.num_reads::total                  1330                       # Number of read requests responded to by this memory
25system.physmem.bw_read::cpu.inst            580756105                       # Total read bandwidth from this memory (bytes/s)
26system.physmem.bw_read::cpu.data            169881037                       # Total read bandwidth from this memory (bytes/s)
27system.physmem.bw_read::total               750637142                       # Total read bandwidth from this memory (bytes/s)
28system.physmem.bw_inst_read::cpu.inst       580756105                       # Instruction read bandwidth from this memory (bytes/s)
29system.physmem.bw_inst_read::total          580756105                       # Instruction read bandwidth from this memory (bytes/s)
30system.physmem.bw_total::cpu.inst           580756105                       # Total bandwidth to/from this memory (bytes/s)
31system.physmem.bw_total::cpu.data           169881037                       # Total bandwidth to/from this memory (bytes/s)
32system.physmem.bw_total::total              750637142                       # Total bandwidth to/from this memory (bytes/s)
33system.physmem.readReqs                          1330                       # Number of read requests accepted
34system.physmem.writeReqs                            0                       # Number of write requests accepted
35system.physmem.readBursts                        1330                       # Number of DRAM read bursts, including those serviced by the write queue
36system.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
37system.physmem.bytesReadDRAM                    85120                       # Total number of bytes read from DRAM
38system.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
39system.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
40system.physmem.bytesReadSys                     85120                       # Total read bytes from the system interface side
41system.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
42system.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
43system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
44system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
45system.physmem.perBankRdBursts::0                 174                       # Per bank write bursts
46system.physmem.perBankRdBursts::1                  18                       # Per bank write bursts
47system.physmem.perBankRdBursts::2                  15                       # Per bank write bursts
48system.physmem.perBankRdBursts::3                  82                       # Per bank write bursts
49system.physmem.perBankRdBursts::4                 195                       # Per bank write bursts
50system.physmem.perBankRdBursts::5                 254                       # Per bank write bursts
51system.physmem.perBankRdBursts::6                  22                       # Per bank write bursts
52system.physmem.perBankRdBursts::7                   4                       # Per bank write bursts
53system.physmem.perBankRdBursts::8                  25                       # Per bank write bursts
54system.physmem.perBankRdBursts::9                 103                       # Per bank write bursts
55system.physmem.perBankRdBursts::10                149                       # Per bank write bursts
56system.physmem.perBankRdBursts::11                145                       # Per bank write bursts
57system.physmem.perBankRdBursts::12                 50                       # Per bank write bursts
58system.physmem.perBankRdBursts::13                 51                       # Per bank write bursts
59system.physmem.perBankRdBursts::14                 14                       # Per bank write bursts
60system.physmem.perBankRdBursts::15                 29                       # Per bank write bursts
61system.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
62system.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
63system.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
64system.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
65system.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
66system.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
67system.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
68system.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
69system.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
70system.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
71system.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
72system.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
73system.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
74system.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
75system.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
76system.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
77system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
78system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
79system.physmem.totGap                       113291000                       # Total gap between requests
80system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
81system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
82system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
83system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
84system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
85system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
86system.physmem.readPktSize::6                    1330                       # Read request sizes (log2)
87system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
88system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
89system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
90system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
91system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
92system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
93system.physmem.writePktSize::6                      0                       # Write request sizes (log2)
94system.physmem.rdQLenPdf::0                       807                       # What read queue length does an incoming req see
95system.physmem.rdQLenPdf::1                       369                       # What read queue length does an incoming req see
96system.physmem.rdQLenPdf::2                       107                       # What read queue length does an incoming req see
97system.physmem.rdQLenPdf::3                        43                       # What read queue length does an incoming req see
98system.physmem.rdQLenPdf::4                         4                       # What read queue length does an incoming req see
99system.physmem.rdQLenPdf::5                         0                       # What read queue length does an incoming req see
100system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
126system.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
127system.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
128system.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
129system.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
130system.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
131system.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
132system.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
133system.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
134system.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
190system.physmem.bytesPerActivate::samples          210                       # Bytes accessed per row activation
191system.physmem.bytesPerActivate::mean      393.752381                       # Bytes accessed per row activation
192system.physmem.bytesPerActivate::gmean     254.589157                       # Bytes accessed per row activation
193system.physmem.bytesPerActivate::stdev     342.600882                       # Bytes accessed per row activation
194system.physmem.bytesPerActivate::0-127             48     22.86%     22.86% # Bytes accessed per row activation
195system.physmem.bytesPerActivate::128-255           44     20.95%     43.81% # Bytes accessed per row activation
196system.physmem.bytesPerActivate::256-383           35     16.67%     60.48% # Bytes accessed per row activation
197system.physmem.bytesPerActivate::384-511           18      8.57%     69.05% # Bytes accessed per row activation
198system.physmem.bytesPerActivate::512-639           13      6.19%     75.24% # Bytes accessed per row activation
199system.physmem.bytesPerActivate::640-767           10      4.76%     80.00% # Bytes accessed per row activation
200system.physmem.bytesPerActivate::768-895            5      2.38%     82.38% # Bytes accessed per row activation
201system.physmem.bytesPerActivate::896-1023            5      2.38%     84.76% # Bytes accessed per row activation
202system.physmem.bytesPerActivate::1024-1151           32     15.24%    100.00% # Bytes accessed per row activation
203system.physmem.bytesPerActivate::total            210                       # Bytes accessed per row activation
204system.physmem.totQLat                       16749000                       # Total ticks spent queuing
205system.physmem.totMemAccLat                  41686500                       # Total ticks spent from burst creation until serviced by the DRAM
206system.physmem.totBusLat                      6650000                       # Total ticks spent in databus transfers
207system.physmem.avgQLat                       12593.23                       # Average queueing delay per DRAM burst
208system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
209system.physmem.avgMemAccLat                  31343.23                       # Average memory access latency per DRAM burst
210system.physmem.avgRdBW                         750.64                       # Average DRAM read bandwidth in MiByte/s
211system.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
212system.physmem.avgRdBWSys                      750.64                       # Average system read bandwidth in MiByte/s
213system.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
214system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
215system.physmem.busUtil                           5.86                       # Data bus utilization in percentage
216system.physmem.busUtilRead                       5.86                       # Data bus utilization in percentage for reads
217system.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
218system.physmem.avgRdQLen                         1.57                       # Average read queue length when enqueuing
219system.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
220system.physmem.readRowHits                       1108                       # Number of row buffer hits during reads
221system.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
222system.physmem.readRowHitRate                   83.31                       # Row buffer hit rate for reads
223system.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
224system.physmem.avgGap                        85181.20                       # Average gap between requests
225system.physmem.pageHitRate                      83.31                       # Row buffer hit rate, read and write combined
226system.physmem_0.actEnergy                     763980                       # Energy for activate commands per rank (pJ)
227system.physmem_0.preEnergy                     387090                       # Energy for precharge commands per rank (pJ)
228system.physmem_0.readEnergy                   5454960                       # Energy for read commands per rank (pJ)
229system.physmem_0.writeEnergy                        0                       # Energy for write commands per rank (pJ)
230system.physmem_0.refreshEnergy           8604960.000000                       # Energy for refresh commands per rank (pJ)
231system.physmem_0.actBackEnergy                9828510                       # Energy for active background per rank (pJ)
232system.physmem_0.preBackEnergy                 194400                       # Energy for precharge background per rank (pJ)
233system.physmem_0.actPowerDownEnergy          40216350                       # Energy for active power-down per rank (pJ)
234system.physmem_0.prePowerDownEnergy           1207200                       # Energy for precharge power-down per rank (pJ)
235system.physmem_0.selfRefreshEnergy                  0                       # Energy for self refresh per rank (pJ)
236system.physmem_0.totalEnergy                 66657450                       # Total energy per rank (pJ)
237system.physmem_0.averagePower              587.821160                       # Core power per rank (mW)
238system.physmem_0.totalIdleTime               91041000                       # Total Idle time Per DRAM Rank
239system.physmem_0.memoryStateTime::IDLE          89500                       # Time in different power states
240system.physmem_0.memoryStateTime::REF         3640000                       # Time in different power states
241system.physmem_0.memoryStateTime::SREF              0                       # Time in different power states
242system.physmem_0.memoryStateTime::PRE_PDN      3144500                       # Time in different power states
243system.physmem_0.memoryStateTime::ACT        18326750                       # Time in different power states
244system.physmem_0.memoryStateTime::ACT_PDN     88196250                       # Time in different power states
245system.physmem_1.actEnergy                     821100                       # Energy for activate commands per rank (pJ)
246system.physmem_1.preEnergy                     409860                       # Energy for precharge commands per rank (pJ)
247system.physmem_1.readEnergy                   4041240                       # Energy for read commands per rank (pJ)
248system.physmem_1.writeEnergy                        0                       # Energy for write commands per rank (pJ)
249system.physmem_1.refreshEnergy           8604960.000000                       # Energy for refresh commands per rank (pJ)
250system.physmem_1.actBackEnergy                7868280                       # Energy for active background per rank (pJ)
251system.physmem_1.preBackEnergy                 220800                       # Energy for precharge background per rank (pJ)
252system.physmem_1.actPowerDownEnergy          41251470                       # Energy for active power-down per rank (pJ)
253system.physmem_1.prePowerDownEnergy           1959840                       # Energy for precharge power-down per rank (pJ)
254system.physmem_1.selfRefreshEnergy                  0                       # Energy for self refresh per rank (pJ)
255system.physmem_1.totalEnergy                 65177550                       # Total energy per rank (pJ)
256system.physmem_1.averagePower              574.770608                       # Core power per rank (mW)
257system.physmem_1.totalIdleTime               95505000                       # Total Idle time Per DRAM Rank
258system.physmem_1.memoryStateTime::IDLE         174500                       # Time in different power states
259system.physmem_1.memoryStateTime::REF         3640000                       # Time in different power states
260system.physmem_1.memoryStateTime::SREF              0                       # Time in different power states
261system.physmem_1.memoryStateTime::PRE_PDN      5102500                       # Time in different power states
262system.physmem_1.memoryStateTime::ACT        14007750                       # Time in different power states
263system.physmem_1.memoryStateTime::ACT_PDN     90472250                       # Time in different power states
264system.pwrStateResidencyTicks::UNDEFINED    113397000                       # Cumulative time (in ticks) in various power states
265system.cpu.branchPred.lookups                   78040                       # Number of BP lookups
266system.cpu.branchPred.condPredicted             47825                       # Number of conditional branches predicted
267system.cpu.branchPred.condIncorrect              4968                       # Number of conditional branches incorrect
268system.cpu.branchPred.BTBLookups                59525                       # Number of BTB lookups
269system.cpu.branchPred.BTBHits                   36023                       # Number of BTB hits
270system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
271system.cpu.branchPred.BTBHitPct             60.517430                       # BTB Hit Percentage
272system.cpu.branchPred.usedRAS                       0                       # Number of times the RAS was used to get a target.
273system.cpu.branchPred.RASInCorrect                  0                       # Number of incorrect RAS predictions.
274system.cpu.branchPred.indirectLookups           14832                       # Number of indirect predictor lookups.
275system.cpu.branchPred.indirectHits               6672                       # Number of indirect target hits.
276system.cpu.branchPred.indirectMisses             8160                       # Number of indirect misses.
277system.cpu.branchPredindirectMispredicted         2577                       # Number of mispredicted indirect branches.
278system.cpu_clk_domain.clock                       500                       # Clock period in ticks
279system.cpu.dtb.read_hits                            0                       # DTB read hits
280system.cpu.dtb.read_misses                          0                       # DTB read misses
281system.cpu.dtb.read_accesses                        0                       # DTB read accesses
282system.cpu.dtb.write_hits                           0                       # DTB write hits
283system.cpu.dtb.write_misses                         0                       # DTB write misses
284system.cpu.dtb.write_accesses                       0                       # DTB write accesses
285system.cpu.dtb.hits                                 0                       # DTB hits
286system.cpu.dtb.misses                               0                       # DTB misses
287system.cpu.dtb.accesses                             0                       # DTB accesses
288system.cpu.itb.read_hits                            0                       # DTB read hits
289system.cpu.itb.read_misses                          0                       # DTB read misses
290system.cpu.itb.read_accesses                        0                       # DTB read accesses
291system.cpu.itb.write_hits                           0                       # DTB write hits
292system.cpu.itb.write_misses                         0                       # DTB write misses
293system.cpu.itb.write_accesses                       0                       # DTB write accesses
294system.cpu.itb.hits                                 0                       # DTB hits
295system.cpu.itb.misses                               0                       # DTB misses
296system.cpu.itb.accesses                             0                       # DTB accesses
297system.cpu.workload.num_syscalls                  115                       # Number of system calls
298system.cpu.pwrStateResidencyTicks::ON       113397000                       # Cumulative time (in ticks) in various power states
299system.cpu.numCycles                           226795                       # number of cpu cycles simulated
300system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
301system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
302system.cpu.fetch.icacheStallCycles              73757                       # Number of cycles fetch is stalled on an Icache miss
303system.cpu.fetch.Insts                         336548                       # Number of instructions fetch has processed
304system.cpu.fetch.Branches                       78040                       # Number of branches that fetch encountered
305system.cpu.fetch.predictedBranches              42695                       # Number of branches that fetch has predicted taken
306system.cpu.fetch.Cycles                         87262                       # Number of cycles fetch has run and was not squashing or blocked
307system.cpu.fetch.SquashCycles                   10228                       # Number of cycles fetch has spent squashing
308system.cpu.fetch.MiscStallCycles                  401                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
309system.cpu.fetch.IcacheWaitRetryStallCycles          192                       # Number of stall cycles due to full MSHR
310system.cpu.fetch.CacheLines                     60631                       # Number of cache lines fetched
311system.cpu.fetch.IcacheSquashes                  2398                       # Number of outstanding Icache misses that were squashed
312system.cpu.fetch.rateDist::samples             166726                       # Number of instructions fetched each cycle (Total)
313system.cpu.fetch.rateDist::mean              2.018569                       # Number of instructions fetched each cycle (Total)
314system.cpu.fetch.rateDist::stdev             2.822541                       # Number of instructions fetched each cycle (Total)
315system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
316system.cpu.fetch.rateDist::0                    89937     53.94%     53.94% # Number of instructions fetched each cycle (Total)
317system.cpu.fetch.rateDist::1                    11784      7.07%     61.01% # Number of instructions fetched each cycle (Total)
318system.cpu.fetch.rateDist::2                    13843      8.30%     69.31% # Number of instructions fetched each cycle (Total)
319system.cpu.fetch.rateDist::3                    11668      7.00%     76.31% # Number of instructions fetched each cycle (Total)
320system.cpu.fetch.rateDist::4                     5791      3.47%     79.79% # Number of instructions fetched each cycle (Total)
321system.cpu.fetch.rateDist::5                     6797      4.08%     83.86% # Number of instructions fetched each cycle (Total)
322system.cpu.fetch.rateDist::6                     2856      1.71%     85.58% # Number of instructions fetched each cycle (Total)
323system.cpu.fetch.rateDist::7                     4611      2.77%     88.34% # Number of instructions fetched each cycle (Total)
324system.cpu.fetch.rateDist::8                    19439     11.66%    100.00% # Number of instructions fetched each cycle (Total)
325system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
326system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
327system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
328system.cpu.fetch.rateDist::total               166726                       # Number of instructions fetched each cycle (Total)
329system.cpu.fetch.branchRate                  0.344099                       # Number of branch fetches per cycle
330system.cpu.fetch.rate                        1.483930                       # Number of inst fetches per cycle
331system.cpu.decode.IdleCycles                    72653                       # Number of cycles decode is idle
332system.cpu.decode.BlockedCycles                 18351                       # Number of cycles decode is blocked
333system.cpu.decode.RunCycles                     70165                       # Number of cycles decode is running
334system.cpu.decode.UnblockCycles                  1269                       # Number of cycles decode is unblocking
335system.cpu.decode.SquashCycles                   4288                       # Number of cycles decode is squashing
336system.cpu.decode.BranchResolved                13538                       # Number of times decode resolved a branch
337system.cpu.decode.BranchMispred                   899                       # Number of times decode detected a branch misprediction
338system.cpu.decode.DecodedInsts                 310274                       # Number of instructions handled by decode
339system.cpu.decode.SquashedInsts                  2536                       # Number of squashed instructions handled by decode
340system.cpu.rename.SquashCycles                   4288                       # Number of cycles rename is squashing
341system.cpu.rename.IdleCycles                    75144                       # Number of cycles rename is idle
342system.cpu.rename.BlockCycles                    7711                       # Number of cycles rename is blocking
343system.cpu.rename.serializeStallCycles           3158                       # count of cycles rename stalled for serializing inst
344system.cpu.rename.RunCycles                     68795                       # Number of cycles rename is running
345system.cpu.rename.UnblockCycles                  7630                       # Number of cycles rename is unblocking
346system.cpu.rename.RenamedInsts                 298982                       # Number of instructions processed by rename
347system.cpu.rename.ROBFullEvents                   168                       # Number of times rename has blocked due to ROB full
348system.cpu.rename.IQFullEvents                     64                       # Number of times rename has blocked due to IQ full
349system.cpu.rename.LQFullEvents                    782                       # Number of times rename has blocked due to LQ full
350system.cpu.rename.SQFullEvents                   6500                       # Number of times rename has blocked due to SQ full
351system.cpu.rename.RenamedOperands              208109                       # Number of destination operands rename has renamed
352system.cpu.rename.RenameLookups                389749                       # Number of register rename lookups that rename has made
353system.cpu.rename.int_rename_lookups           387389                       # Number of integer rename lookups
354system.cpu.rename.fp_rename_lookups              2360                       # Number of floating rename lookups
355system.cpu.rename.CommittedMaps                155141                       # Number of HB maps that are committed
356system.cpu.rename.UndoneMaps                    52968                       # Number of HB maps that are undone due to squashing
357system.cpu.rename.serializingInsts                133                       # count of serializing insts renamed
358system.cpu.rename.tempSerializingInsts            133                       # count of temporary serializing insts renamed
359system.cpu.rename.skidInsts                      3030                       # count of insts added to the skid buffer
360system.cpu.memDep0.insertedLoads                62164                       # Number of loads inserted to the mem dependence unit.
361system.cpu.memDep0.insertedStores               43440                       # Number of stores inserted to the mem dependence unit.
362system.cpu.memDep0.conflictingLoads              1172                       # Number of conflicting loads.
363system.cpu.memDep0.conflictingStores              335                       # Number of conflicting stores.
364system.cpu.iq.iqInstsAdded                     273555                       # Number of instructions added to the IQ (excludes non-spec)
365system.cpu.iq.iqNonSpecInstsAdded                 154                       # Number of non-speculative instructions added to the IQ
366system.cpu.iq.iqInstsIssued                    261697                       # Number of instructions issued
367system.cpu.iq.iqSquashedInstsIssued               610                       # Number of squashed instructions issued
368system.cpu.iq.iqSquashedInstsExamined           47545                       # Number of squashed instructions iterated over during squash; mainly for profiling
369system.cpu.iq.iqSquashedOperandsExamined        26182                       # Number of squashed operands that are examined and possibly removed from graph
370system.cpu.iq.iqSquashedNonSpecRemoved             33                       # Number of squashed non-spec instructions that were removed
371system.cpu.iq.issued_per_cycle::samples        166726                       # Number of insts issued each cycle
372system.cpu.iq.issued_per_cycle::mean         1.569623                       # Number of insts issued each cycle
373system.cpu.iq.issued_per_cycle::stdev        1.886679                       # Number of insts issued each cycle
374system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
375system.cpu.iq.issued_per_cycle::0               67362     40.40%     40.40% # Number of insts issued each cycle
376system.cpu.iq.issued_per_cycle::1               36208     21.72%     62.12% # Number of insts issued each cycle
377system.cpu.iq.issued_per_cycle::2               23951     14.37%     76.49% # Number of insts issued each cycle
378system.cpu.iq.issued_per_cycle::3               10817      6.49%     82.97% # Number of insts issued each cycle
379system.cpu.iq.issued_per_cycle::4               10352      6.21%     89.18% # Number of insts issued each cycle
380system.cpu.iq.issued_per_cycle::5                8029      4.82%     94.00% # Number of insts issued each cycle
381system.cpu.iq.issued_per_cycle::6                7579      4.55%     98.54% # Number of insts issued each cycle
382system.cpu.iq.issued_per_cycle::7                1315      0.79%     99.33% # Number of insts issued each cycle
383system.cpu.iq.issued_per_cycle::8                1113      0.67%    100.00% # Number of insts issued each cycle
384system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
385system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
386system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
387system.cpu.iq.issued_per_cycle::total          166726                       # Number of insts issued each cycle
388system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
389system.cpu.iq.fu_full::IntAlu                     704     10.43%     10.43% # attempts to use FU when none available
390system.cpu.iq.fu_full::IntMult                      0      0.00%     10.43% # attempts to use FU when none available
391system.cpu.iq.fu_full::IntDiv                       0      0.00%     10.43% # attempts to use FU when none available
392system.cpu.iq.fu_full::FloatAdd                     0      0.00%     10.43% # attempts to use FU when none available
393system.cpu.iq.fu_full::FloatCmp                     0      0.00%     10.43% # attempts to use FU when none available
394system.cpu.iq.fu_full::FloatCvt                     0      0.00%     10.43% # attempts to use FU when none available
395system.cpu.iq.fu_full::FloatMult                    0      0.00%     10.43% # attempts to use FU when none available
396system.cpu.iq.fu_full::FloatMultAcc                 0      0.00%     10.43% # attempts to use FU when none available
397system.cpu.iq.fu_full::FloatDiv                     0      0.00%     10.43% # attempts to use FU when none available
398system.cpu.iq.fu_full::FloatMisc                    0      0.00%     10.43% # attempts to use FU when none available
399system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     10.43% # attempts to use FU when none available
400system.cpu.iq.fu_full::SimdAdd                      0      0.00%     10.43% # attempts to use FU when none available
401system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     10.43% # attempts to use FU when none available
402system.cpu.iq.fu_full::SimdAlu                      0      0.00%     10.43% # attempts to use FU when none available
403system.cpu.iq.fu_full::SimdCmp                      0      0.00%     10.43% # attempts to use FU when none available
404system.cpu.iq.fu_full::SimdCvt                      0      0.00%     10.43% # attempts to use FU when none available
405system.cpu.iq.fu_full::SimdMisc                     0      0.00%     10.43% # attempts to use FU when none available
406system.cpu.iq.fu_full::SimdMult                     0      0.00%     10.43% # attempts to use FU when none available
407system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     10.43% # attempts to use FU when none available
408system.cpu.iq.fu_full::SimdShift                    0      0.00%     10.43% # attempts to use FU when none available
409system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     10.43% # attempts to use FU when none available
410system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     10.43% # attempts to use FU when none available
411system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     10.43% # attempts to use FU when none available
412system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     10.43% # attempts to use FU when none available
413system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     10.43% # attempts to use FU when none available
414system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     10.43% # attempts to use FU when none available
415system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     10.43% # attempts to use FU when none available
416system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     10.43% # attempts to use FU when none available
417system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     10.43% # attempts to use FU when none available
418system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     10.43% # attempts to use FU when none available
419system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     10.43% # attempts to use FU when none available
420system.cpu.iq.fu_full::MemRead                   2989     44.27%     54.69% # attempts to use FU when none available
421system.cpu.iq.fu_full::MemWrite                  2970     43.99%     98.68% # attempts to use FU when none available
422system.cpu.iq.fu_full::FloatMemRead                88      1.30%     99.99% # attempts to use FU when none available
423system.cpu.iq.fu_full::FloatMemWrite                1      0.01%    100.00% # attempts to use FU when none available
424system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
425system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
426system.cpu.iq.FU_type_0::No_OpClass               117      0.04%      0.04% # Type of FU issued
427system.cpu.iq.FU_type_0::IntAlu                159679     61.02%     61.06% # Type of FU issued
428system.cpu.iq.FU_type_0::IntMult                  326      0.12%     61.19% # Type of FU issued
429system.cpu.iq.FU_type_0::IntDiv                    44      0.02%     61.20% # Type of FU issued
430system.cpu.iq.FU_type_0::FloatAdd                 172      0.07%     61.27% # Type of FU issued
431system.cpu.iq.FU_type_0::FloatCmp                 120      0.05%     61.31% # Type of FU issued
432system.cpu.iq.FU_type_0::FloatCvt                  58      0.02%     61.34% # Type of FU issued
433system.cpu.iq.FU_type_0::FloatMult                 30      0.01%     61.35% # Type of FU issued
434system.cpu.iq.FU_type_0::FloatMultAcc               0      0.00%     61.35% # Type of FU issued
435system.cpu.iq.FU_type_0::FloatDiv                  12      0.00%     61.35% # Type of FU issued
436system.cpu.iq.FU_type_0::FloatMisc                  0      0.00%     61.35% # Type of FU issued
437system.cpu.iq.FU_type_0::FloatSqrt                  5      0.00%     61.35% # Type of FU issued
438system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     61.35% # Type of FU issued
439system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     61.35% # Type of FU issued
440system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     61.35% # Type of FU issued
441system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     61.35% # Type of FU issued
442system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     61.35% # Type of FU issued
443system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     61.35% # Type of FU issued
444system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     61.35% # Type of FU issued
445system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     61.35% # Type of FU issued
446system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     61.35% # Type of FU issued
447system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     61.35% # Type of FU issued
448system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     61.35% # Type of FU issued
449system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     61.35% # Type of FU issued
450system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     61.35% # Type of FU issued
451system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     61.35% # Type of FU issued
452system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     61.35% # Type of FU issued
453system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     61.35% # Type of FU issued
454system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     61.35% # Type of FU issued
455system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     61.35% # Type of FU issued
456system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     61.35% # Type of FU issued
457system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     61.35% # Type of FU issued
458system.cpu.iq.FU_type_0::MemRead                59286     22.65%     84.01% # Type of FU issued
459system.cpu.iq.FU_type_0::MemWrite               40948     15.65%     99.66% # Type of FU issued
460system.cpu.iq.FU_type_0::FloatMemRead             721      0.28%     99.93% # Type of FU issued
461system.cpu.iq.FU_type_0::FloatMemWrite            179      0.07%    100.00% # Type of FU issued
462system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
463system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
464system.cpu.iq.FU_type_0::total                 261697                       # Type of FU issued
465system.cpu.iq.rate                           1.153892                       # Inst issue rate
466system.cpu.iq.fu_busy_cnt                        6752                       # FU busy when requested
467system.cpu.iq.fu_busy_rate                   0.025801                       # FU busy rate (busy events/executed inst)
468system.cpu.iq.int_inst_queue_reads             694798                       # Number of integer instruction queue reads
469system.cpu.iq.int_inst_queue_writes            318360                       # Number of integer instruction queue writes
470system.cpu.iq.int_inst_queue_wakeup_accesses       249994                       # Number of integer instruction queue wakeup accesses
471system.cpu.iq.fp_inst_queue_reads                2684                       # Number of floating instruction queue reads
472system.cpu.iq.fp_inst_queue_writes               2938                       # Number of floating instruction queue writes
473system.cpu.iq.fp_inst_queue_wakeup_accesses         1006                       # Number of floating instruction queue wakeup accesses
474system.cpu.iq.int_alu_accesses                 266946                       # Number of integer alu accesses
475system.cpu.iq.fp_alu_accesses                    1386                       # Number of floating point alu accesses
476system.cpu.iew.lsq.thread0.forwLoads             5628                       # Number of loads that had data forwarded from stores
477system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
478system.cpu.iew.lsq.thread0.squashedLoads        10453                       # Number of loads squashed
479system.cpu.iew.lsq.thread0.ignoredResponses           28                       # Number of memory responses ignored because the instruction is squashed
480system.cpu.iew.lsq.thread0.memOrderViolation           40                       # Number of memory ordering violations
481system.cpu.iew.lsq.thread0.squashedStores         6211                       # Number of stores squashed
482system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
483system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
484system.cpu.iew.lsq.thread0.rescheduledLoads           10                       # Number of loads that were rescheduled
485system.cpu.iew.lsq.thread0.cacheBlocked           117                       # Number of times an access to memory failed due to the cache being blocked
486system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
487system.cpu.iew.iewSquashCycles                   4288                       # Number of cycles IEW is squashing
488system.cpu.iew.iewBlockCycles                    4913                       # Number of cycles IEW is blocking
489system.cpu.iew.iewUnblockCycles                   272                       # Number of cycles IEW is unblocking
490system.cpu.iew.iewDispatchedInsts              273705                       # Number of instructions dispatched to IQ
491system.cpu.iew.iewDispSquashedInsts              3278                       # Number of squashed instructions skipped by dispatch
492system.cpu.iew.iewDispLoadInsts                 62164                       # Number of dispatched load instructions
493system.cpu.iew.iewDispStoreInsts                43440                       # Number of dispatched store instructions
494system.cpu.iew.iewDispNonSpecInsts                150                       # Number of dispatched non-speculative instructions
495system.cpu.iew.iewIQFullEvents                      1                       # Number of times the IQ has become full, causing a stall
496system.cpu.iew.iewLSQFullEvents                   265                       # Number of times the LSQ has become full, causing a stall
497system.cpu.iew.memOrderViolationEvents             40                       # Number of memory order violations
498system.cpu.iew.predictedTakenIncorrect           1281                       # Number of branches that were predicted taken incorrectly
499system.cpu.iew.predictedNotTakenIncorrect         3469                       # Number of branches that were predicted not taken incorrectly
500system.cpu.iew.branchMispredicts                 4750                       # Number of branch mispredicts detected at execute
501system.cpu.iew.iewExecutedInsts                254156                       # Number of executed instructions
502system.cpu.iew.iewExecLoadInsts                 58399                       # Number of load instructions executed
503system.cpu.iew.iewExecSquashedInsts              7541                       # Number of squashed instructions skipped in execute
504system.cpu.iew.exec_swp                             0                       # number of swp insts executed
505system.cpu.iew.exec_nop                             0                       # number of nop insts executed
506system.cpu.iew.exec_refs                        98174                       # number of memory reference insts executed
507system.cpu.iew.exec_branches                    57098                       # Number of branches executed
508system.cpu.iew.exec_stores                      39775                       # Number of stores executed
509system.cpu.iew.exec_rate                     1.120642                       # Inst execution rate
510system.cpu.iew.wb_sent                         252228                       # cumulative count of insts sent to commit
511system.cpu.iew.wb_count                        251000                       # cumulative count of insts written-back
512system.cpu.iew.wb_producers                     95690                       # num instructions producing a value
513system.cpu.iew.wb_consumers                    132115                       # num instructions consuming a value
514system.cpu.iew.wb_rate                       1.106726                       # insts written-back per cycle
515system.cpu.iew.wb_fanout                     0.724293                       # average fanout of values written-back
516system.cpu.commit.commitSquashedInsts           47577                       # The number of squashed insts skipped by commit
517system.cpu.commit.commitNonSpecStalls             117                       # The number of times commit has been forced to stall to communicate backwards
518system.cpu.commit.branchMispredicts              4142                       # The number of times a branch was mispredicted
519system.cpu.commit.committed_per_cycle::samples       157673                       # Number of insts commited each cycle
520system.cpu.commit.committed_per_cycle::mean     1.434355                       # Number of insts commited each cycle
521system.cpu.commit.committed_per_cycle::stdev     2.158076                       # Number of insts commited each cycle
522system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
523system.cpu.commit.committed_per_cycle::0        82961     52.62%     52.62% # Number of insts commited each cycle
524system.cpu.commit.committed_per_cycle::1        25849     16.39%     69.01% # Number of insts commited each cycle
525system.cpu.commit.committed_per_cycle::2        14396      9.13%     78.14% # Number of insts commited each cycle
526system.cpu.commit.committed_per_cycle::3        11000      6.98%     85.12% # Number of insts commited each cycle
527system.cpu.commit.committed_per_cycle::4         5848      3.71%     88.83% # Number of insts commited each cycle
528system.cpu.commit.committed_per_cycle::5         5974      3.79%     92.61% # Number of insts commited each cycle
529system.cpu.commit.committed_per_cycle::6         3323      2.11%     94.72% # Number of insts commited each cycle
530system.cpu.commit.committed_per_cycle::7         1258      0.80%     95.52% # Number of insts commited each cycle
531system.cpu.commit.committed_per_cycle::8         7064      4.48%    100.00% # Number of insts commited each cycle
532system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
533system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
534system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
535system.cpu.commit.committed_per_cycle::total       157673                       # Number of insts commited each cycle
536system.cpu.commit.committedInsts               226159                       # Number of instructions committed
537system.cpu.commit.committedOps                 226159                       # Number of ops (including micro ops) committed
538system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
539system.cpu.commit.refs                          88940                       # Number of memory references committed
540system.cpu.commit.loads                         51711                       # Number of loads committed
541system.cpu.commit.membars                           0                       # Number of memory barriers committed
542system.cpu.commit.branches                      50405                       # Number of branches committed
543system.cpu.commit.fp_insts                        862                       # Number of committed floating point instructions.
544system.cpu.commit.int_insts                    225991                       # Number of committed integer instructions.
545system.cpu.commit.function_calls                16616                       # Number of function calls committed.
546system.cpu.commit.op_class_0::No_OpClass            2      0.00%      0.00% # Class of committed instruction
547system.cpu.commit.op_class_0::IntAlu           136540     60.37%     60.37% # Class of committed instruction
548system.cpu.commit.op_class_0::IntMult             325      0.14%     60.52% # Class of committed instruction
549system.cpu.commit.op_class_0::IntDiv               40      0.02%     60.54% # Class of committed instruction
550system.cpu.commit.op_class_0::FloatAdd            104      0.05%     60.58% # Class of committed instruction
551system.cpu.commit.op_class_0::FloatCmp            119      0.05%     60.63% # Class of committed instruction
552system.cpu.commit.op_class_0::FloatCvt             43      0.02%     60.65% # Class of committed instruction
553system.cpu.commit.op_class_0::FloatMult            30      0.01%     60.67% # Class of committed instruction
554system.cpu.commit.op_class_0::FloatMultAcc            0      0.00%     60.67% # Class of committed instruction
555system.cpu.commit.op_class_0::FloatDiv             11      0.00%     60.67% # Class of committed instruction
556system.cpu.commit.op_class_0::FloatMisc             0      0.00%     60.67% # Class of committed instruction
557system.cpu.commit.op_class_0::FloatSqrt             5      0.00%     60.67% # Class of committed instruction
558system.cpu.commit.op_class_0::SimdAdd               0      0.00%     60.67% # Class of committed instruction
559system.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     60.67% # Class of committed instruction
560system.cpu.commit.op_class_0::SimdAlu               0      0.00%     60.67% # Class of committed instruction
561system.cpu.commit.op_class_0::SimdCmp               0      0.00%     60.67% # Class of committed instruction
562system.cpu.commit.op_class_0::SimdCvt               0      0.00%     60.67% # Class of committed instruction
563system.cpu.commit.op_class_0::SimdMisc              0      0.00%     60.67% # Class of committed instruction
564system.cpu.commit.op_class_0::SimdMult              0      0.00%     60.67% # Class of committed instruction
565system.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     60.67% # Class of committed instruction
566system.cpu.commit.op_class_0::SimdShift             0      0.00%     60.67% # Class of committed instruction
567system.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     60.67% # Class of committed instruction
568system.cpu.commit.op_class_0::SimdSqrt              0      0.00%     60.67% # Class of committed instruction
569system.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     60.67% # Class of committed instruction
570system.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     60.67% # Class of committed instruction
571system.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     60.67% # Class of committed instruction
572system.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     60.67% # Class of committed instruction
573system.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     60.67% # Class of committed instruction
574system.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     60.67% # Class of committed instruction
575system.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     60.67% # Class of committed instruction
576system.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     60.67% # Class of committed instruction
577system.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     60.67% # Class of committed instruction
578system.cpu.commit.op_class_0::MemRead           51297     22.68%     83.36% # Class of committed instruction
579system.cpu.commit.op_class_0::MemWrite          37093     16.40%     99.76% # Class of committed instruction
580system.cpu.commit.op_class_0::FloatMemRead          414      0.18%     99.94% # Class of committed instruction
581system.cpu.commit.op_class_0::FloatMemWrite          136      0.06%    100.00% # Class of committed instruction
582system.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
583system.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
584system.cpu.commit.op_class_0::total            226159                       # Class of committed instruction
585system.cpu.commit.bw_lim_events                  7064                       # number cycles where commit BW limit reached
586system.cpu.rob.rob_reads                       422850                       # The number of ROB reads
587system.cpu.rob.rob_writes                      556608                       # The number of ROB writes
588system.cpu.timesIdled                             458                       # Number of times that the entire CPU went into an idle state and unscheduled itself
589system.cpu.idleCycles                           60069                       # Total number of cycles that the CPU has spent unscheduled due to idling
590system.cpu.committedInsts                      226159                       # Number of Instructions Simulated
591system.cpu.committedOps                        226159                       # Number of Ops (including micro ops) Simulated
592system.cpu.cpi                               1.002812                       # CPI: Cycles Per Instruction
593system.cpu.cpi_total                         1.002812                       # CPI: Total CPI of All Threads
594system.cpu.ipc                               0.997196                       # IPC: Instructions Per Cycle
595system.cpu.ipc_total                         0.997196                       # IPC: Total IPC of All Threads
596system.cpu.int_regfile_reads                   329004                       # number of integer regfile reads
597system.cpu.int_regfile_writes                  174767                       # number of integer regfile writes
598system.cpu.fp_regfile_reads                       880                       # number of floating regfile reads
599system.cpu.fp_regfile_writes                      753                       # number of floating regfile writes
600system.cpu.misc_regfile_reads                     448                       # number of misc regfile reads
601system.cpu.misc_regfile_writes                    313                       # number of misc regfile writes
602system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED    113397000                       # Cumulative time (in ticks) in various power states
603system.cpu.dcache.tags.replacements                 0                       # number of replacements
604system.cpu.dcache.tags.tagsinuse           244.736374                       # Cycle average of tags in use
605system.cpu.dcache.tags.total_refs               87597                       # Total number of references to valid blocks.
606system.cpu.dcache.tags.sampled_refs               301                       # Sample count of references to valid blocks.
607system.cpu.dcache.tags.avg_refs            291.019934                       # Average number of references to valid blocks.
608system.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
609system.cpu.dcache.tags.occ_blocks::cpu.data   244.736374                       # Average occupied blocks per requestor
610system.cpu.dcache.tags.occ_percent::cpu.data     0.059750                       # Average percentage of cache occupancy
611system.cpu.dcache.tags.occ_percent::total     0.059750                       # Average percentage of cache occupancy
612system.cpu.dcache.tags.occ_task_id_blocks::1024          301                       # Occupied blocks per task id
613system.cpu.dcache.tags.age_task_id_blocks_1024::0            7                       # Occupied blocks per task id
614system.cpu.dcache.tags.age_task_id_blocks_1024::1          100                       # Occupied blocks per task id
615system.cpu.dcache.tags.age_task_id_blocks_1024::2          194                       # Occupied blocks per task id
616system.cpu.dcache.tags.occ_task_id_percent::1024     0.073486                       # Percentage of cache occupancy per task id
617system.cpu.dcache.tags.tag_accesses            179361                       # Number of tag accesses
618system.cpu.dcache.tags.data_accesses           179361                       # Number of data accesses
619system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED    113397000                       # Cumulative time (in ticks) in various power states
620system.cpu.dcache.ReadReq_hits::cpu.data        51858                       # number of ReadReq hits
621system.cpu.dcache.ReadReq_hits::total           51858                       # number of ReadReq hits
622system.cpu.dcache.WriteReq_hits::cpu.data        35739                       # number of WriteReq hits
623system.cpu.dcache.WriteReq_hits::total          35739                       # number of WriteReq hits
624system.cpu.dcache.demand_hits::cpu.data         87597                       # number of demand (read+write) hits
625system.cpu.dcache.demand_hits::total            87597                       # number of demand (read+write) hits
626system.cpu.dcache.overall_hits::cpu.data        87597                       # number of overall hits
627system.cpu.dcache.overall_hits::total           87597                       # number of overall hits
628system.cpu.dcache.ReadReq_misses::cpu.data          443                       # number of ReadReq misses
629system.cpu.dcache.ReadReq_misses::total           443                       # number of ReadReq misses
630system.cpu.dcache.WriteReq_misses::cpu.data         1490                       # number of WriteReq misses
631system.cpu.dcache.WriteReq_misses::total         1490                       # number of WriteReq misses
632system.cpu.dcache.demand_misses::cpu.data         1933                       # number of demand (read+write) misses
633system.cpu.dcache.demand_misses::total           1933                       # number of demand (read+write) misses
634system.cpu.dcache.overall_misses::cpu.data         1933                       # number of overall misses
635system.cpu.dcache.overall_misses::total          1933                       # number of overall misses
636system.cpu.dcache.ReadReq_miss_latency::cpu.data     36817500                       # number of ReadReq miss cycles
637system.cpu.dcache.ReadReq_miss_latency::total     36817500                       # number of ReadReq miss cycles
638system.cpu.dcache.WriteReq_miss_latency::cpu.data     96718425                       # number of WriteReq miss cycles
639system.cpu.dcache.WriteReq_miss_latency::total     96718425                       # number of WriteReq miss cycles
640system.cpu.dcache.demand_miss_latency::cpu.data    133535925                       # number of demand (read+write) miss cycles
641system.cpu.dcache.demand_miss_latency::total    133535925                       # number of demand (read+write) miss cycles
642system.cpu.dcache.overall_miss_latency::cpu.data    133535925                       # number of overall miss cycles
643system.cpu.dcache.overall_miss_latency::total    133535925                       # number of overall miss cycles
644system.cpu.dcache.ReadReq_accesses::cpu.data        52301                       # number of ReadReq accesses(hits+misses)
645system.cpu.dcache.ReadReq_accesses::total        52301                       # number of ReadReq accesses(hits+misses)
646system.cpu.dcache.WriteReq_accesses::cpu.data        37229                       # number of WriteReq accesses(hits+misses)
647system.cpu.dcache.WriteReq_accesses::total        37229                       # number of WriteReq accesses(hits+misses)
648system.cpu.dcache.demand_accesses::cpu.data        89530                       # number of demand (read+write) accesses
649system.cpu.dcache.demand_accesses::total        89530                       # number of demand (read+write) accesses
650system.cpu.dcache.overall_accesses::cpu.data        89530                       # number of overall (read+write) accesses
651system.cpu.dcache.overall_accesses::total        89530                       # number of overall (read+write) accesses
652system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.008470                       # miss rate for ReadReq accesses
653system.cpu.dcache.ReadReq_miss_rate::total     0.008470                       # miss rate for ReadReq accesses
654system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.040023                       # miss rate for WriteReq accesses
655system.cpu.dcache.WriteReq_miss_rate::total     0.040023                       # miss rate for WriteReq accesses
656system.cpu.dcache.demand_miss_rate::cpu.data     0.021591                       # miss rate for demand accesses
657system.cpu.dcache.demand_miss_rate::total     0.021591                       # miss rate for demand accesses
658system.cpu.dcache.overall_miss_rate::cpu.data     0.021591                       # miss rate for overall accesses
659system.cpu.dcache.overall_miss_rate::total     0.021591                       # miss rate for overall accesses
660system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 83109.480813                       # average ReadReq miss latency
661system.cpu.dcache.ReadReq_avg_miss_latency::total 83109.480813                       # average ReadReq miss latency
662system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 64911.694631                       # average WriteReq miss latency
663system.cpu.dcache.WriteReq_avg_miss_latency::total 64911.694631                       # average WriteReq miss latency
664system.cpu.dcache.demand_avg_miss_latency::cpu.data 69082.216762                       # average overall miss latency
665system.cpu.dcache.demand_avg_miss_latency::total 69082.216762                       # average overall miss latency
666system.cpu.dcache.overall_avg_miss_latency::cpu.data 69082.216762                       # average overall miss latency
667system.cpu.dcache.overall_avg_miss_latency::total 69082.216762                       # average overall miss latency
668system.cpu.dcache.blocked_cycles::no_mshrs         5513                       # number of cycles access was blocked
669system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
670system.cpu.dcache.blocked::no_mshrs                79                       # number of cycles access was blocked
671system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
672system.cpu.dcache.avg_blocked_cycles::no_mshrs    69.784810                       # average number of cycles each access was blocked
673system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
674system.cpu.dcache.ReadReq_mshr_hits::cpu.data          346                       # number of ReadReq MSHR hits
675system.cpu.dcache.ReadReq_mshr_hits::total          346                       # number of ReadReq MSHR hits
676system.cpu.dcache.WriteReq_mshr_hits::cpu.data         1286                       # number of WriteReq MSHR hits
677system.cpu.dcache.WriteReq_mshr_hits::total         1286                       # number of WriteReq MSHR hits
678system.cpu.dcache.demand_mshr_hits::cpu.data         1632                       # number of demand (read+write) MSHR hits
679system.cpu.dcache.demand_mshr_hits::total         1632                       # number of demand (read+write) MSHR hits
680system.cpu.dcache.overall_mshr_hits::cpu.data         1632                       # number of overall MSHR hits
681system.cpu.dcache.overall_mshr_hits::total         1632                       # number of overall MSHR hits
682system.cpu.dcache.ReadReq_mshr_misses::cpu.data           97                       # number of ReadReq MSHR misses
683system.cpu.dcache.ReadReq_mshr_misses::total           97                       # number of ReadReq MSHR misses
684system.cpu.dcache.WriteReq_mshr_misses::cpu.data          204                       # number of WriteReq MSHR misses
685system.cpu.dcache.WriteReq_mshr_misses::total          204                       # number of WriteReq MSHR misses
686system.cpu.dcache.demand_mshr_misses::cpu.data          301                       # number of demand (read+write) MSHR misses
687system.cpu.dcache.demand_mshr_misses::total          301                       # number of demand (read+write) MSHR misses
688system.cpu.dcache.overall_mshr_misses::cpu.data          301                       # number of overall MSHR misses
689system.cpu.dcache.overall_mshr_misses::total          301                       # number of overall MSHR misses
690system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      8757000                       # number of ReadReq MSHR miss cycles
691system.cpu.dcache.ReadReq_mshr_miss_latency::total      8757000                       # number of ReadReq MSHR miss cycles
692system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data     16055500                       # number of WriteReq MSHR miss cycles
693system.cpu.dcache.WriteReq_mshr_miss_latency::total     16055500                       # number of WriteReq MSHR miss cycles
694system.cpu.dcache.demand_mshr_miss_latency::cpu.data     24812500                       # number of demand (read+write) MSHR miss cycles
695system.cpu.dcache.demand_mshr_miss_latency::total     24812500                       # number of demand (read+write) MSHR miss cycles
696system.cpu.dcache.overall_mshr_miss_latency::cpu.data     24812500                       # number of overall MSHR miss cycles
697system.cpu.dcache.overall_mshr_miss_latency::total     24812500                       # number of overall MSHR miss cycles
698system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.001855                       # mshr miss rate for ReadReq accesses
699system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.001855                       # mshr miss rate for ReadReq accesses
700system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.005480                       # mshr miss rate for WriteReq accesses
701system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.005480                       # mshr miss rate for WriteReq accesses
702system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.003362                       # mshr miss rate for demand accesses
703system.cpu.dcache.demand_mshr_miss_rate::total     0.003362                       # mshr miss rate for demand accesses
704system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.003362                       # mshr miss rate for overall accesses
705system.cpu.dcache.overall_mshr_miss_rate::total     0.003362                       # mshr miss rate for overall accesses
706system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 90278.350515                       # average ReadReq mshr miss latency
707system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 90278.350515                       # average ReadReq mshr miss latency
708system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 78703.431373                       # average WriteReq mshr miss latency
709system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 78703.431373                       # average WriteReq mshr miss latency
710system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 82433.554817                       # average overall mshr miss latency
711system.cpu.dcache.demand_avg_mshr_miss_latency::total 82433.554817                       # average overall mshr miss latency
712system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 82433.554817                       # average overall mshr miss latency
713system.cpu.dcache.overall_avg_mshr_miss_latency::total 82433.554817                       # average overall mshr miss latency
714system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED    113397000                       # Cumulative time (in ticks) in various power states
715system.cpu.icache.tags.replacements                69                       # number of replacements
716system.cpu.icache.tags.tagsinuse           535.650396                       # Cycle average of tags in use
717system.cpu.icache.tags.total_refs               59273                       # Total number of references to valid blocks.
718system.cpu.icache.tags.sampled_refs              1034                       # Sample count of references to valid blocks.
719system.cpu.icache.tags.avg_refs             57.323985                       # Average number of references to valid blocks.
720system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
721system.cpu.icache.tags.occ_blocks::cpu.inst   535.650396                       # Average occupied blocks per requestor
722system.cpu.icache.tags.occ_percent::cpu.inst     0.261548                       # Average percentage of cache occupancy
723system.cpu.icache.tags.occ_percent::total     0.261548                       # Average percentage of cache occupancy
724system.cpu.icache.tags.occ_task_id_blocks::1024          965                       # Occupied blocks per task id
725system.cpu.icache.tags.age_task_id_blocks_1024::0          107                       # Occupied blocks per task id
726system.cpu.icache.tags.age_task_id_blocks_1024::1          738                       # Occupied blocks per task id
727system.cpu.icache.tags.age_task_id_blocks_1024::2          120                       # Occupied blocks per task id
728system.cpu.icache.tags.occ_task_id_percent::1024     0.471191                       # Percentage of cache occupancy per task id
729system.cpu.icache.tags.tag_accesses            122286                       # Number of tag accesses
730system.cpu.icache.tags.data_accesses           122286                       # Number of data accesses
731system.cpu.icache.pwrStateResidencyTicks::UNDEFINED    113397000                       # Cumulative time (in ticks) in various power states
732system.cpu.icache.ReadReq_hits::cpu.inst        59273                       # number of ReadReq hits
733system.cpu.icache.ReadReq_hits::total           59273                       # number of ReadReq hits
734system.cpu.icache.demand_hits::cpu.inst         59273                       # number of demand (read+write) hits
735system.cpu.icache.demand_hits::total            59273                       # number of demand (read+write) hits
736system.cpu.icache.overall_hits::cpu.inst        59273                       # number of overall hits
737system.cpu.icache.overall_hits::total           59273                       # number of overall hits
738system.cpu.icache.ReadReq_misses::cpu.inst         1353                       # number of ReadReq misses
739system.cpu.icache.ReadReq_misses::total          1353                       # number of ReadReq misses
740system.cpu.icache.demand_misses::cpu.inst         1353                       # number of demand (read+write) misses
741system.cpu.icache.demand_misses::total           1353                       # number of demand (read+write) misses
742system.cpu.icache.overall_misses::cpu.inst         1353                       # number of overall misses
743system.cpu.icache.overall_misses::total          1353                       # number of overall misses
744system.cpu.icache.ReadReq_miss_latency::cpu.inst    109130497                       # number of ReadReq miss cycles
745system.cpu.icache.ReadReq_miss_latency::total    109130497                       # number of ReadReq miss cycles
746system.cpu.icache.demand_miss_latency::cpu.inst    109130497                       # number of demand (read+write) miss cycles
747system.cpu.icache.demand_miss_latency::total    109130497                       # number of demand (read+write) miss cycles
748system.cpu.icache.overall_miss_latency::cpu.inst    109130497                       # number of overall miss cycles
749system.cpu.icache.overall_miss_latency::total    109130497                       # number of overall miss cycles
750system.cpu.icache.ReadReq_accesses::cpu.inst        60626                       # number of ReadReq accesses(hits+misses)
751system.cpu.icache.ReadReq_accesses::total        60626                       # number of ReadReq accesses(hits+misses)
752system.cpu.icache.demand_accesses::cpu.inst        60626                       # number of demand (read+write) accesses
753system.cpu.icache.demand_accesses::total        60626                       # number of demand (read+write) accesses
754system.cpu.icache.overall_accesses::cpu.inst        60626                       # number of overall (read+write) accesses
755system.cpu.icache.overall_accesses::total        60626                       # number of overall (read+write) accesses
756system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.022317                       # miss rate for ReadReq accesses
757system.cpu.icache.ReadReq_miss_rate::total     0.022317                       # miss rate for ReadReq accesses
758system.cpu.icache.demand_miss_rate::cpu.inst     0.022317                       # miss rate for demand accesses
759system.cpu.icache.demand_miss_rate::total     0.022317                       # miss rate for demand accesses
760system.cpu.icache.overall_miss_rate::cpu.inst     0.022317                       # miss rate for overall accesses
761system.cpu.icache.overall_miss_rate::total     0.022317                       # miss rate for overall accesses
762system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 80658.164819                       # average ReadReq miss latency
763system.cpu.icache.ReadReq_avg_miss_latency::total 80658.164819                       # average ReadReq miss latency
764system.cpu.icache.demand_avg_miss_latency::cpu.inst 80658.164819                       # average overall miss latency
765system.cpu.icache.demand_avg_miss_latency::total 80658.164819                       # average overall miss latency
766system.cpu.icache.overall_avg_miss_latency::cpu.inst 80658.164819                       # average overall miss latency
767system.cpu.icache.overall_avg_miss_latency::total 80658.164819                       # average overall miss latency
768system.cpu.icache.blocked_cycles::no_mshrs         2365                       # number of cycles access was blocked
769system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
770system.cpu.icache.blocked::no_mshrs                33                       # number of cycles access was blocked
771system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
772system.cpu.icache.avg_blocked_cycles::no_mshrs    71.666667                       # average number of cycles each access was blocked
773system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
774system.cpu.icache.writebacks::writebacks           69                       # number of writebacks
775system.cpu.icache.writebacks::total                69                       # number of writebacks
776system.cpu.icache.ReadReq_mshr_hits::cpu.inst          319                       # number of ReadReq MSHR hits
777system.cpu.icache.ReadReq_mshr_hits::total          319                       # number of ReadReq MSHR hits
778system.cpu.icache.demand_mshr_hits::cpu.inst          319                       # number of demand (read+write) MSHR hits
779system.cpu.icache.demand_mshr_hits::total          319                       # number of demand (read+write) MSHR hits
780system.cpu.icache.overall_mshr_hits::cpu.inst          319                       # number of overall MSHR hits
781system.cpu.icache.overall_mshr_hits::total          319                       # number of overall MSHR hits
782system.cpu.icache.ReadReq_mshr_misses::cpu.inst         1034                       # number of ReadReq MSHR misses
783system.cpu.icache.ReadReq_mshr_misses::total         1034                       # number of ReadReq MSHR misses
784system.cpu.icache.demand_mshr_misses::cpu.inst         1034                       # number of demand (read+write) MSHR misses
785system.cpu.icache.demand_mshr_misses::total         1034                       # number of demand (read+write) MSHR misses
786system.cpu.icache.overall_mshr_misses::cpu.inst         1034                       # number of overall MSHR misses
787system.cpu.icache.overall_mshr_misses::total         1034                       # number of overall MSHR misses
788system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     86838997                       # number of ReadReq MSHR miss cycles
789system.cpu.icache.ReadReq_mshr_miss_latency::total     86838997                       # number of ReadReq MSHR miss cycles
790system.cpu.icache.demand_mshr_miss_latency::cpu.inst     86838997                       # number of demand (read+write) MSHR miss cycles
791system.cpu.icache.demand_mshr_miss_latency::total     86838997                       # number of demand (read+write) MSHR miss cycles
792system.cpu.icache.overall_mshr_miss_latency::cpu.inst     86838997                       # number of overall MSHR miss cycles
793system.cpu.icache.overall_mshr_miss_latency::total     86838997                       # number of overall MSHR miss cycles
794system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.017055                       # mshr miss rate for ReadReq accesses
795system.cpu.icache.ReadReq_mshr_miss_rate::total     0.017055                       # mshr miss rate for ReadReq accesses
796system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.017055                       # mshr miss rate for demand accesses
797system.cpu.icache.demand_mshr_miss_rate::total     0.017055                       # mshr miss rate for demand accesses
798system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.017055                       # mshr miss rate for overall accesses
799system.cpu.icache.overall_mshr_miss_rate::total     0.017055                       # mshr miss rate for overall accesses
800system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 83983.556093                       # average ReadReq mshr miss latency
801system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 83983.556093                       # average ReadReq mshr miss latency
802system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 83983.556093                       # average overall mshr miss latency
803system.cpu.icache.demand_avg_mshr_miss_latency::total 83983.556093                       # average overall mshr miss latency
804system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 83983.556093                       # average overall mshr miss latency
805system.cpu.icache.overall_avg_mshr_miss_latency::total 83983.556093                       # average overall mshr miss latency
806system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED    113397000                       # Cumulative time (in ticks) in various power states
807system.cpu.l2cache.tags.replacements                0                       # number of replacements
808system.cpu.l2cache.tags.tagsinuse          808.401303                       # Cycle average of tags in use
809system.cpu.l2cache.tags.total_refs                 71                       # Total number of references to valid blocks.
810system.cpu.l2cache.tags.sampled_refs             1330                       # Sample count of references to valid blocks.
811system.cpu.l2cache.tags.avg_refs             0.053383                       # Average number of references to valid blocks.
812system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
813system.cpu.l2cache.tags.occ_blocks::cpu.inst   563.637058                       # Average occupied blocks per requestor
814system.cpu.l2cache.tags.occ_blocks::cpu.data   244.764245                       # Average occupied blocks per requestor
815system.cpu.l2cache.tags.occ_percent::cpu.inst     0.017201                       # Average percentage of cache occupancy
816system.cpu.l2cache.tags.occ_percent::cpu.data     0.007470                       # Average percentage of cache occupancy
817system.cpu.l2cache.tags.occ_percent::total     0.024670                       # Average percentage of cache occupancy
818system.cpu.l2cache.tags.occ_task_id_blocks::1024         1330                       # Occupied blocks per task id
819system.cpu.l2cache.tags.age_task_id_blocks_1024::0          114                       # Occupied blocks per task id
820system.cpu.l2cache.tags.age_task_id_blocks_1024::1          879                       # Occupied blocks per task id
821system.cpu.l2cache.tags.age_task_id_blocks_1024::2          337                       # Occupied blocks per task id
822system.cpu.l2cache.tags.occ_task_id_percent::1024     0.040588                       # Percentage of cache occupancy per task id
823system.cpu.l2cache.tags.tag_accesses            12538                       # Number of tag accesses
824system.cpu.l2cache.tags.data_accesses           12538                       # Number of data accesses
825system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED    113397000                       # Cumulative time (in ticks) in various power states
826system.cpu.l2cache.WritebackClean_hits::writebacks           69                       # number of WritebackClean hits
827system.cpu.l2cache.WritebackClean_hits::total           69                       # number of WritebackClean hits
828system.cpu.l2cache.ReadCleanReq_hits::cpu.inst            2                       # number of ReadCleanReq hits
829system.cpu.l2cache.ReadCleanReq_hits::total            2                       # number of ReadCleanReq hits
830system.cpu.l2cache.demand_hits::cpu.inst            2                       # number of demand (read+write) hits
831system.cpu.l2cache.demand_hits::total               2                       # number of demand (read+write) hits
832system.cpu.l2cache.overall_hits::cpu.inst            2                       # number of overall hits
833system.cpu.l2cache.overall_hits::total              2                       # number of overall hits
834system.cpu.l2cache.ReadExReq_misses::cpu.data          204                       # number of ReadExReq misses
835system.cpu.l2cache.ReadExReq_misses::total          204                       # number of ReadExReq misses
836system.cpu.l2cache.ReadCleanReq_misses::cpu.inst         1029                       # number of ReadCleanReq misses
837system.cpu.l2cache.ReadCleanReq_misses::total         1029                       # number of ReadCleanReq misses
838system.cpu.l2cache.ReadSharedReq_misses::cpu.data           97                       # number of ReadSharedReq misses
839system.cpu.l2cache.ReadSharedReq_misses::total           97                       # number of ReadSharedReq misses
840system.cpu.l2cache.demand_misses::cpu.inst         1029                       # number of demand (read+write) misses
841system.cpu.l2cache.demand_misses::cpu.data          301                       # number of demand (read+write) misses
842system.cpu.l2cache.demand_misses::total          1330                       # number of demand (read+write) misses
843system.cpu.l2cache.overall_misses::cpu.inst         1029                       # number of overall misses
844system.cpu.l2cache.overall_misses::cpu.data          301                       # number of overall misses
845system.cpu.l2cache.overall_misses::total         1330                       # number of overall misses
846system.cpu.l2cache.ReadExReq_miss_latency::cpu.data     15749000                       # number of ReadExReq miss cycles
847system.cpu.l2cache.ReadExReq_miss_latency::total     15749000                       # number of ReadExReq miss cycles
848system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst     85256500                       # number of ReadCleanReq miss cycles
849system.cpu.l2cache.ReadCleanReq_miss_latency::total     85256500                       # number of ReadCleanReq miss cycles
850system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data      8611500                       # number of ReadSharedReq miss cycles
851system.cpu.l2cache.ReadSharedReq_miss_latency::total      8611500                       # number of ReadSharedReq miss cycles
852system.cpu.l2cache.demand_miss_latency::cpu.inst     85256500                       # number of demand (read+write) miss cycles
853system.cpu.l2cache.demand_miss_latency::cpu.data     24360500                       # number of demand (read+write) miss cycles
854system.cpu.l2cache.demand_miss_latency::total    109617000                       # number of demand (read+write) miss cycles
855system.cpu.l2cache.overall_miss_latency::cpu.inst     85256500                       # number of overall miss cycles
856system.cpu.l2cache.overall_miss_latency::cpu.data     24360500                       # number of overall miss cycles
857system.cpu.l2cache.overall_miss_latency::total    109617000                       # number of overall miss cycles
858system.cpu.l2cache.WritebackClean_accesses::writebacks           69                       # number of WritebackClean accesses(hits+misses)
859system.cpu.l2cache.WritebackClean_accesses::total           69                       # number of WritebackClean accesses(hits+misses)
860system.cpu.l2cache.ReadExReq_accesses::cpu.data          204                       # number of ReadExReq accesses(hits+misses)
861system.cpu.l2cache.ReadExReq_accesses::total          204                       # number of ReadExReq accesses(hits+misses)
862system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst         1031                       # number of ReadCleanReq accesses(hits+misses)
863system.cpu.l2cache.ReadCleanReq_accesses::total         1031                       # number of ReadCleanReq accesses(hits+misses)
864system.cpu.l2cache.ReadSharedReq_accesses::cpu.data           97                       # number of ReadSharedReq accesses(hits+misses)
865system.cpu.l2cache.ReadSharedReq_accesses::total           97                       # number of ReadSharedReq accesses(hits+misses)
866system.cpu.l2cache.demand_accesses::cpu.inst         1031                       # number of demand (read+write) accesses
867system.cpu.l2cache.demand_accesses::cpu.data          301                       # number of demand (read+write) accesses
868system.cpu.l2cache.demand_accesses::total         1332                       # number of demand (read+write) accesses
869system.cpu.l2cache.overall_accesses::cpu.inst         1031                       # number of overall (read+write) accesses
870system.cpu.l2cache.overall_accesses::cpu.data          301                       # number of overall (read+write) accesses
871system.cpu.l2cache.overall_accesses::total         1332                       # number of overall (read+write) accesses
872system.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
873system.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
874system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.998060                       # miss rate for ReadCleanReq accesses
875system.cpu.l2cache.ReadCleanReq_miss_rate::total     0.998060                       # miss rate for ReadCleanReq accesses
876system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data            1                       # miss rate for ReadSharedReq accesses
877system.cpu.l2cache.ReadSharedReq_miss_rate::total            1                       # miss rate for ReadSharedReq accesses
878system.cpu.l2cache.demand_miss_rate::cpu.inst     0.998060                       # miss rate for demand accesses
879system.cpu.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
880system.cpu.l2cache.demand_miss_rate::total     0.998498                       # miss rate for demand accesses
881system.cpu.l2cache.overall_miss_rate::cpu.inst     0.998060                       # miss rate for overall accesses
882system.cpu.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
883system.cpu.l2cache.overall_miss_rate::total     0.998498                       # miss rate for overall accesses
884system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 77200.980392                       # average ReadExReq miss latency
885system.cpu.l2cache.ReadExReq_avg_miss_latency::total 77200.980392                       # average ReadExReq miss latency
886system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 82853.741497                       # average ReadCleanReq miss latency
887system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 82853.741497                       # average ReadCleanReq miss latency
888system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 88778.350515                       # average ReadSharedReq miss latency
889system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 88778.350515                       # average ReadSharedReq miss latency
890system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 82853.741497                       # average overall miss latency
891system.cpu.l2cache.demand_avg_miss_latency::cpu.data 80931.893688                       # average overall miss latency
892system.cpu.l2cache.demand_avg_miss_latency::total 82418.796992                       # average overall miss latency
893system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 82853.741497                       # average overall miss latency
894system.cpu.l2cache.overall_avg_miss_latency::cpu.data 80931.893688                       # average overall miss latency
895system.cpu.l2cache.overall_avg_miss_latency::total 82418.796992                       # average overall miss latency
896system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
897system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
898system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
899system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
900system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
901system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
902system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data          204                       # number of ReadExReq MSHR misses
903system.cpu.l2cache.ReadExReq_mshr_misses::total          204                       # number of ReadExReq MSHR misses
904system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst         1029                       # number of ReadCleanReq MSHR misses
905system.cpu.l2cache.ReadCleanReq_mshr_misses::total         1029                       # number of ReadCleanReq MSHR misses
906system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data           97                       # number of ReadSharedReq MSHR misses
907system.cpu.l2cache.ReadSharedReq_mshr_misses::total           97                       # number of ReadSharedReq MSHR misses
908system.cpu.l2cache.demand_mshr_misses::cpu.inst         1029                       # number of demand (read+write) MSHR misses
909system.cpu.l2cache.demand_mshr_misses::cpu.data          301                       # number of demand (read+write) MSHR misses
910system.cpu.l2cache.demand_mshr_misses::total         1330                       # number of demand (read+write) MSHR misses
911system.cpu.l2cache.overall_mshr_misses::cpu.inst         1029                       # number of overall MSHR misses
912system.cpu.l2cache.overall_mshr_misses::cpu.data          301                       # number of overall MSHR misses
913system.cpu.l2cache.overall_mshr_misses::total         1330                       # number of overall MSHR misses
914system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data     13709000                       # number of ReadExReq MSHR miss cycles
915system.cpu.l2cache.ReadExReq_mshr_miss_latency::total     13709000                       # number of ReadExReq MSHR miss cycles
916system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst     74966500                       # number of ReadCleanReq MSHR miss cycles
917system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total     74966500                       # number of ReadCleanReq MSHR miss cycles
918system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data      7641500                       # number of ReadSharedReq MSHR miss cycles
919system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total      7641500                       # number of ReadSharedReq MSHR miss cycles
920system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     74966500                       # number of demand (read+write) MSHR miss cycles
921system.cpu.l2cache.demand_mshr_miss_latency::cpu.data     21350500                       # number of demand (read+write) MSHR miss cycles
922system.cpu.l2cache.demand_mshr_miss_latency::total     96317000                       # number of demand (read+write) MSHR miss cycles
923system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     74966500                       # number of overall MSHR miss cycles
924system.cpu.l2cache.overall_mshr_miss_latency::cpu.data     21350500                       # number of overall MSHR miss cycles
925system.cpu.l2cache.overall_mshr_miss_latency::total     96317000                       # number of overall MSHR miss cycles
926system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
927system.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
928system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.998060                       # mshr miss rate for ReadCleanReq accesses
929system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.998060                       # mshr miss rate for ReadCleanReq accesses
930system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadSharedReq accesses
931system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadSharedReq accesses
932system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.998060                       # mshr miss rate for demand accesses
933system.cpu.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
934system.cpu.l2cache.demand_mshr_miss_rate::total     0.998498                       # mshr miss rate for demand accesses
935system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.998060                       # mshr miss rate for overall accesses
936system.cpu.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
937system.cpu.l2cache.overall_mshr_miss_rate::total     0.998498                       # mshr miss rate for overall accesses
938system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 67200.980392                       # average ReadExReq mshr miss latency
939system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 67200.980392                       # average ReadExReq mshr miss latency
940system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 72853.741497                       # average ReadCleanReq mshr miss latency
941system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 72853.741497                       # average ReadCleanReq mshr miss latency
942system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 78778.350515                       # average ReadSharedReq mshr miss latency
943system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 78778.350515                       # average ReadSharedReq mshr miss latency
944system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 72853.741497                       # average overall mshr miss latency
945system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 70931.893688                       # average overall mshr miss latency
946system.cpu.l2cache.demand_avg_mshr_miss_latency::total 72418.796992                       # average overall mshr miss latency
947system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 72853.741497                       # average overall mshr miss latency
948system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 70931.893688                       # average overall mshr miss latency
949system.cpu.l2cache.overall_avg_mshr_miss_latency::total 72418.796992                       # average overall mshr miss latency
950system.cpu.toL2Bus.snoop_filter.tot_requests         1404                       # Total number of requests made to the snoop filter.
951system.cpu.toL2Bus.snoop_filter.hit_single_requests           72                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
952system.cpu.toL2Bus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
953system.cpu.toL2Bus.snoop_filter.tot_snoops            0                       # Total number of snoops made to the snoop filter.
954system.cpu.toL2Bus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
955system.cpu.toL2Bus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
956system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED    113397000                       # Cumulative time (in ticks) in various power states
957system.cpu.toL2Bus.trans_dist::ReadResp          1131                       # Transaction distribution
958system.cpu.toL2Bus.trans_dist::WritebackClean           69                       # Transaction distribution
959system.cpu.toL2Bus.trans_dist::ReadExReq          204                       # Transaction distribution
960system.cpu.toL2Bus.trans_dist::ReadExResp          204                       # Transaction distribution
961system.cpu.toL2Bus.trans_dist::ReadCleanReq         1034                       # Transaction distribution
962system.cpu.toL2Bus.trans_dist::ReadSharedReq           97                       # Transaction distribution
963system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side         2134                       # Packet count per connected master and slave (bytes)
964system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          602                       # Packet count per connected master and slave (bytes)
965system.cpu.toL2Bus.pkt_count::total              2736                       # Packet count per connected master and slave (bytes)
966system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        70400                       # Cumulative packet size per connected master and slave (bytes)
967system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side        19264                       # Cumulative packet size per connected master and slave (bytes)
968system.cpu.toL2Bus.pkt_size::total              89664                       # Cumulative packet size per connected master and slave (bytes)
969system.cpu.toL2Bus.snoops                           3                       # Total snoops (count)
970system.cpu.toL2Bus.snoopTraffic                   192                       # Total snoop traffic (bytes)
971system.cpu.toL2Bus.snoop_fanout::samples         1335                       # Request fanout histogram
972system.cpu.toL2Bus.snoop_fanout::mean        0.002247                       # Request fanout histogram
973system.cpu.toL2Bus.snoop_fanout::stdev       0.047369                       # Request fanout histogram
974system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
975system.cpu.toL2Bus.snoop_fanout::0               1332     99.78%     99.78% # Request fanout histogram
976system.cpu.toL2Bus.snoop_fanout::1                  3      0.22%    100.00% # Request fanout histogram
977system.cpu.toL2Bus.snoop_fanout::2                  0      0.00%    100.00% # Request fanout histogram
978system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
979system.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
980system.cpu.toL2Bus.snoop_fanout::max_value            1                       # Request fanout histogram
981system.cpu.toL2Bus.snoop_fanout::total           1335                       # Request fanout histogram
982system.cpu.toL2Bus.reqLayer0.occupancy         771000                       # Layer occupancy (ticks)
983system.cpu.toL2Bus.reqLayer0.utilization          0.7                       # Layer utilization (%)
984system.cpu.toL2Bus.respLayer0.occupancy       1551000                       # Layer occupancy (ticks)
985system.cpu.toL2Bus.respLayer0.utilization          1.4                       # Layer utilization (%)
986system.cpu.toL2Bus.respLayer1.occupancy        451500                       # Layer occupancy (ticks)
987system.cpu.toL2Bus.respLayer1.utilization          0.4                       # Layer utilization (%)
988system.membus.snoop_filter.tot_requests          1330                       # Total number of requests made to the snoop filter.
989system.membus.snoop_filter.hit_single_requests            0                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
990system.membus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
991system.membus.snoop_filter.tot_snoops               0                       # Total number of snoops made to the snoop filter.
992system.membus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
993system.membus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
994system.membus.pwrStateResidencyTicks::UNDEFINED    113397000                       # Cumulative time (in ticks) in various power states
995system.membus.trans_dist::ReadResp               1126                       # Transaction distribution
996system.membus.trans_dist::ReadExReq               204                       # Transaction distribution
997system.membus.trans_dist::ReadExResp              204                       # Transaction distribution
998system.membus.trans_dist::ReadSharedReq          1126                       # Transaction distribution
999system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port         2660                       # Packet count per connected master and slave (bytes)
1000system.membus.pkt_count::total                   2660                       # Packet count per connected master and slave (bytes)
1001system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        85120                       # Cumulative packet size per connected master and slave (bytes)
1002system.membus.pkt_size::total                   85120                       # Cumulative packet size per connected master and slave (bytes)
1003system.membus.snoops                                0                       # Total snoops (count)
1004system.membus.snoopTraffic                          0                       # Total snoop traffic (bytes)
1005system.membus.snoop_fanout::samples              1330                       # Request fanout histogram
1006system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
1007system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
1008system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
1009system.membus.snoop_fanout::0                    1330    100.00%    100.00% # Request fanout histogram
1010system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
1011system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
1012system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
1013system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
1014system.membus.snoop_fanout::total                1330                       # Request fanout histogram
1015system.membus.reqLayer0.occupancy             1627500                       # Layer occupancy (ticks)
1016system.membus.reqLayer0.utilization               1.4                       # Layer utilization (%)
1017system.membus.respLayer1.occupancy            7008750                       # Layer occupancy (ticks)
1018system.membus.respLayer1.utilization              6.2                       # Layer utilization (%)
1019
1020---------- End Simulation Statistics   ----------
1021