stats.txt revision 10827:7f5467f2f8b8
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000021 # Number of seconds simulated 4sim_ticks 21143500 # Number of ticks simulated 5final_tick 21143500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 30354 # Simulator instruction rate (inst/s) 8host_op_rate 54988 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 119268705 # Simulator tick rate (ticks/s) 10host_mem_usage 303472 # Number of bytes of host memory used 11host_seconds 0.18 # Real time elapsed on the host 12sim_insts 5380 # Number of instructions simulated 13sim_ops 9747 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.bytes_read::cpu.inst 17600 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu.data 9024 # Number of bytes read from this memory 18system.physmem.bytes_read::total 26624 # Number of bytes read from this memory 19system.physmem.bytes_inst_read::cpu.inst 17600 # Number of instructions bytes read from this memory 20system.physmem.bytes_inst_read::total 17600 # Number of instructions bytes read from this memory 21system.physmem.num_reads::cpu.inst 275 # Number of read requests responded to by this memory 22system.physmem.num_reads::cpu.data 141 # Number of read requests responded to by this memory 23system.physmem.num_reads::total 416 # Number of read requests responded to by this memory 24system.physmem.bw_read::cpu.inst 832407123 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_read::cpu.data 426797834 # Total read bandwidth from this memory (bytes/s) 26system.physmem.bw_read::total 1259204957 # Total read bandwidth from this memory (bytes/s) 27system.physmem.bw_inst_read::cpu.inst 832407123 # Instruction read bandwidth from this memory (bytes/s) 28system.physmem.bw_inst_read::total 832407123 # Instruction read bandwidth from this memory (bytes/s) 29system.physmem.bw_total::cpu.inst 832407123 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.bw_total::cpu.data 426797834 # Total bandwidth to/from this memory (bytes/s) 31system.physmem.bw_total::total 1259204957 # Total bandwidth to/from this memory (bytes/s) 32system.physmem.readReqs 417 # Number of read requests accepted 33system.physmem.writeReqs 0 # Number of write requests accepted 34system.physmem.readBursts 417 # Number of DRAM read bursts, including those serviced by the write queue 35system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue 36system.physmem.bytesReadDRAM 26688 # Total number of bytes read from DRAM 37system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 38system.physmem.bytesWritten 0 # Total number of bytes written to DRAM 39system.physmem.bytesReadSys 26688 # Total read bytes from the system interface side 40system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 41system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 42system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 43system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write 44system.physmem.perBankRdBursts::0 34 # Per bank write bursts 45system.physmem.perBankRdBursts::1 1 # Per bank write bursts 46system.physmem.perBankRdBursts::2 6 # Per bank write bursts 47system.physmem.perBankRdBursts::3 8 # Per bank write bursts 48system.physmem.perBankRdBursts::4 50 # Per bank write bursts 49system.physmem.perBankRdBursts::5 45 # Per bank write bursts 50system.physmem.perBankRdBursts::6 21 # Per bank write bursts 51system.physmem.perBankRdBursts::7 34 # Per bank write bursts 52system.physmem.perBankRdBursts::8 22 # Per bank write bursts 53system.physmem.perBankRdBursts::9 74 # Per bank write bursts 54system.physmem.perBankRdBursts::10 63 # Per bank write bursts 55system.physmem.perBankRdBursts::11 17 # Per bank write bursts 56system.physmem.perBankRdBursts::12 2 # Per bank write bursts 57system.physmem.perBankRdBursts::13 17 # Per bank write bursts 58system.physmem.perBankRdBursts::14 6 # Per bank write bursts 59system.physmem.perBankRdBursts::15 17 # Per bank write bursts 60system.physmem.perBankWrBursts::0 0 # Per bank write bursts 61system.physmem.perBankWrBursts::1 0 # Per bank write bursts 62system.physmem.perBankWrBursts::2 0 # Per bank write bursts 63system.physmem.perBankWrBursts::3 0 # Per bank write bursts 64system.physmem.perBankWrBursts::4 0 # Per bank write bursts 65system.physmem.perBankWrBursts::5 0 # Per bank write bursts 66system.physmem.perBankWrBursts::6 0 # Per bank write bursts 67system.physmem.perBankWrBursts::7 0 # Per bank write bursts 68system.physmem.perBankWrBursts::8 0 # Per bank write bursts 69system.physmem.perBankWrBursts::9 0 # Per bank write bursts 70system.physmem.perBankWrBursts::10 0 # Per bank write bursts 71system.physmem.perBankWrBursts::11 0 # Per bank write bursts 72system.physmem.perBankWrBursts::12 0 # Per bank write bursts 73system.physmem.perBankWrBursts::13 0 # Per bank write bursts 74system.physmem.perBankWrBursts::14 0 # Per bank write bursts 75system.physmem.perBankWrBursts::15 0 # Per bank write bursts 76system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 77system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 78system.physmem.totGap 21095000 # Total gap between requests 79system.physmem.readPktSize::0 0 # Read request sizes (log2) 80system.physmem.readPktSize::1 0 # Read request sizes (log2) 81system.physmem.readPktSize::2 0 # Read request sizes (log2) 82system.physmem.readPktSize::3 0 # Read request sizes (log2) 83system.physmem.readPktSize::4 0 # Read request sizes (log2) 84system.physmem.readPktSize::5 0 # Read request sizes (log2) 85system.physmem.readPktSize::6 417 # Read request sizes (log2) 86system.physmem.writePktSize::0 0 # Write request sizes (log2) 87system.physmem.writePktSize::1 0 # Write request sizes (log2) 88system.physmem.writePktSize::2 0 # Write request sizes (log2) 89system.physmem.writePktSize::3 0 # Write request sizes (log2) 90system.physmem.writePktSize::4 0 # Write request sizes (log2) 91system.physmem.writePktSize::5 0 # Write request sizes (log2) 92system.physmem.writePktSize::6 0 # Write request sizes (log2) 93system.physmem.rdQLenPdf::0 244 # What read queue length does an incoming req see 94system.physmem.rdQLenPdf::1 127 # What read queue length does an incoming req see 95system.physmem.rdQLenPdf::2 36 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::3 7 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see 98system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 125system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 126system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 127system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 128system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 129system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 130system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 131system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 132system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see 189system.physmem.bytesPerActivate::samples 100 # Bytes accessed per row activation 190system.physmem.bytesPerActivate::mean 237.440000 # Bytes accessed per row activation 191system.physmem.bytesPerActivate::gmean 159.807528 # Bytes accessed per row activation 192system.physmem.bytesPerActivate::stdev 245.488436 # Bytes accessed per row activation 193system.physmem.bytesPerActivate::0-127 35 35.00% 35.00% # Bytes accessed per row activation 194system.physmem.bytesPerActivate::128-255 31 31.00% 66.00% # Bytes accessed per row activation 195system.physmem.bytesPerActivate::256-383 16 16.00% 82.00% # Bytes accessed per row activation 196system.physmem.bytesPerActivate::384-511 6 6.00% 88.00% # Bytes accessed per row activation 197system.physmem.bytesPerActivate::512-639 2 2.00% 90.00% # Bytes accessed per row activation 198system.physmem.bytesPerActivate::640-767 3 3.00% 93.00% # Bytes accessed per row activation 199system.physmem.bytesPerActivate::768-895 2 2.00% 95.00% # Bytes accessed per row activation 200system.physmem.bytesPerActivate::896-1023 1 1.00% 96.00% # Bytes accessed per row activation 201system.physmem.bytesPerActivate::1024-1151 4 4.00% 100.00% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::total 100 # Bytes accessed per row activation 203system.physmem.totQLat 5105750 # Total ticks spent queuing 204system.physmem.totMemAccLat 12924500 # Total ticks spent from burst creation until serviced by the DRAM 205system.physmem.totBusLat 2085000 # Total ticks spent in databus transfers 206system.physmem.avgQLat 12244.00 # Average queueing delay per DRAM burst 207system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 208system.physmem.avgMemAccLat 30994.00 # Average memory access latency per DRAM burst 209system.physmem.avgRdBW 1262.23 # Average DRAM read bandwidth in MiByte/s 210system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s 211system.physmem.avgRdBWSys 1262.23 # Average system read bandwidth in MiByte/s 212system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 213system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 214system.physmem.busUtil 9.86 # Data bus utilization in percentage 215system.physmem.busUtilRead 9.86 # Data bus utilization in percentage for reads 216system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes 217system.physmem.avgRdQLen 1.68 # Average read queue length when enqueuing 218system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing 219system.physmem.readRowHits 307 # Number of row buffer hits during reads 220system.physmem.writeRowHits 0 # Number of row buffer hits during writes 221system.physmem.readRowHitRate 73.62 # Row buffer hit rate for reads 222system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 223system.physmem.avgGap 50587.53 # Average gap between requests 224system.physmem.pageHitRate 73.62 # Row buffer hit rate, read and write combined 225system.physmem_0.actEnergy 181440 # Energy for activate commands per rank (pJ) 226system.physmem_0.preEnergy 99000 # Energy for precharge commands per rank (pJ) 227system.physmem_0.readEnergy 936000 # Energy for read commands per rank (pJ) 228system.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ) 229system.physmem_0.refreshEnergy 1017120 # Energy for refresh commands per rank (pJ) 230system.physmem_0.actBackEnergy 10792665 # Energy for active background per rank (pJ) 231system.physmem_0.preBackEnergy 32250 # Energy for precharge background per rank (pJ) 232system.physmem_0.totalEnergy 13058475 # Total energy per rank (pJ) 233system.physmem_0.averagePower 824.789199 # Core power per rank (mW) 234system.physmem_0.memoryStateTime::IDLE 11500 # Time in different power states 235system.physmem_0.memoryStateTime::REF 520000 # Time in different power states 236system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states 237system.physmem_0.memoryStateTime::ACT 15314750 # Time in different power states 238system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states 239system.physmem_1.actEnergy 438480 # Energy for activate commands per rank (pJ) 240system.physmem_1.preEnergy 239250 # Energy for precharge commands per rank (pJ) 241system.physmem_1.readEnergy 1513200 # Energy for read commands per rank (pJ) 242system.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ) 243system.physmem_1.refreshEnergy 1017120 # Energy for refresh commands per rank (pJ) 244system.physmem_1.actBackEnergy 10696905 # Energy for active background per rank (pJ) 245system.physmem_1.preBackEnergy 116250 # Energy for precharge background per rank (pJ) 246system.physmem_1.totalEnergy 14021205 # Total energy per rank (pJ) 247system.physmem_1.averagePower 885.596400 # Core power per rank (mW) 248system.physmem_1.memoryStateTime::IDLE 102500 # Time in different power states 249system.physmem_1.memoryStateTime::REF 520000 # Time in different power states 250system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states 251system.physmem_1.memoryStateTime::ACT 15223750 # Time in different power states 252system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states 253system.cpu.branchPred.lookups 3414 # Number of BP lookups 254system.cpu.branchPred.condPredicted 3414 # Number of conditional branches predicted 255system.cpu.branchPred.condIncorrect 534 # Number of conditional branches incorrect 256system.cpu.branchPred.BTBLookups 2533 # Number of BTB lookups 257system.cpu.branchPred.BTBHits 863 # Number of BTB hits 258system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 259system.cpu.branchPred.BTBHitPct 34.070272 # BTB Hit Percentage 260system.cpu.branchPred.usedRAS 247 # Number of times the RAS was used to get a target. 261system.cpu.branchPred.RASInCorrect 76 # Number of incorrect RAS predictions. 262system.cpu_clk_domain.clock 500 # Clock period in ticks 263system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks 264system.cpu.workload.num_syscalls 11 # Number of system calls 265system.cpu.numCycles 42288 # number of cpu cycles simulated 266system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 267system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 268system.cpu.fetch.icacheStallCycles 12201 # Number of cycles fetch is stalled on an Icache miss 269system.cpu.fetch.Insts 15496 # Number of instructions fetch has processed 270system.cpu.fetch.Branches 3414 # Number of branches that fetch encountered 271system.cpu.fetch.predictedBranches 1110 # Number of branches that fetch has predicted taken 272system.cpu.fetch.Cycles 9718 # Number of cycles fetch has run and was not squashing or blocked 273system.cpu.fetch.SquashCycles 1201 # Number of cycles fetch has spent squashing 274system.cpu.fetch.MiscStallCycles 55 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 275system.cpu.fetch.PendingTrapStallCycles 1161 # Number of stall cycles due to pending traps 276system.cpu.fetch.PendingQuiesceStallCycles 13 # Number of stall cycles due to pending quiesce instructions 277system.cpu.fetch.CacheLines 2164 # Number of cache lines fetched 278system.cpu.fetch.IcacheSquashes 280 # Number of outstanding Icache misses that were squashed 279system.cpu.fetch.rateDist::samples 23748 # Number of instructions fetched each cycle (Total) 280system.cpu.fetch.rateDist::mean 1.168519 # Number of instructions fetched each cycle (Total) 281system.cpu.fetch.rateDist::stdev 2.673732 # Number of instructions fetched each cycle (Total) 282system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 283system.cpu.fetch.rateDist::0 19483 82.04% 82.04% # Number of instructions fetched each cycle (Total) 284system.cpu.fetch.rateDist::1 236 0.99% 83.03% # Number of instructions fetched each cycle (Total) 285system.cpu.fetch.rateDist::2 173 0.73% 83.76% # Number of instructions fetched each cycle (Total) 286system.cpu.fetch.rateDist::3 257 1.08% 84.85% # Number of instructions fetched each cycle (Total) 287system.cpu.fetch.rateDist::4 208 0.88% 85.72% # Number of instructions fetched each cycle (Total) 288system.cpu.fetch.rateDist::5 228 0.96% 86.68% # Number of instructions fetched each cycle (Total) 289system.cpu.fetch.rateDist::6 337 1.42% 88.10% # Number of instructions fetched each cycle (Total) 290system.cpu.fetch.rateDist::7 205 0.86% 88.96% # Number of instructions fetched each cycle (Total) 291system.cpu.fetch.rateDist::8 2621 11.04% 100.00% # Number of instructions fetched each cycle (Total) 292system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 293system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 294system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 295system.cpu.fetch.rateDist::total 23748 # Number of instructions fetched each cycle (Total) 296system.cpu.fetch.branchRate 0.080732 # Number of branch fetches per cycle 297system.cpu.fetch.rate 0.366440 # Number of inst fetches per cycle 298system.cpu.decode.IdleCycles 11953 # Number of cycles decode is idle 299system.cpu.decode.BlockedCycles 7408 # Number of cycles decode is blocked 300system.cpu.decode.RunCycles 3332 # Number of cycles decode is running 301system.cpu.decode.UnblockCycles 455 # Number of cycles decode is unblocking 302system.cpu.decode.SquashCycles 600 # Number of cycles decode is squashing 303system.cpu.decode.DecodedInsts 25703 # Number of instructions handled by decode 304system.cpu.rename.SquashCycles 600 # Number of cycles rename is squashing 305system.cpu.rename.IdleCycles 12221 # Number of cycles rename is idle 306system.cpu.rename.BlockCycles 2293 # Number of cycles rename is blocking 307system.cpu.rename.serializeStallCycles 795 # count of cycles rename stalled for serializing inst 308system.cpu.rename.RunCycles 3474 # Number of cycles rename is running 309system.cpu.rename.UnblockCycles 4365 # Number of cycles rename is unblocking 310system.cpu.rename.RenamedInsts 24179 # Number of instructions processed by rename 311system.cpu.rename.ROBFullEvents 12 # Number of times rename has blocked due to ROB full 312system.cpu.rename.IQFullEvents 93 # Number of times rename has blocked due to IQ full 313system.cpu.rename.SQFullEvents 4214 # Number of times rename has blocked due to SQ full 314system.cpu.rename.RenamedOperands 27545 # Number of destination operands rename has renamed 315system.cpu.rename.RenameLookups 59275 # Number of register rename lookups that rename has made 316system.cpu.rename.int_rename_lookups 33508 # Number of integer rename lookups 317system.cpu.rename.fp_rename_lookups 4 # Number of floating rename lookups 318system.cpu.rename.CommittedMaps 11063 # Number of HB maps that are committed 319system.cpu.rename.UndoneMaps 16482 # Number of HB maps that are undone due to squashing 320system.cpu.rename.serializingInsts 29 # count of serializing insts renamed 321system.cpu.rename.tempSerializingInsts 29 # count of temporary serializing insts renamed 322system.cpu.rename.skidInsts 1507 # count of insts added to the skid buffer 323system.cpu.memDep0.insertedLoads 2438 # Number of loads inserted to the mem dependence unit. 324system.cpu.memDep0.insertedStores 1611 # Number of stores inserted to the mem dependence unit. 325system.cpu.memDep0.conflictingLoads 22 # Number of conflicting loads. 326system.cpu.memDep0.conflictingStores 6 # Number of conflicting stores. 327system.cpu.iq.iqInstsAdded 21419 # Number of instructions added to the IQ (excludes non-spec) 328system.cpu.iq.iqNonSpecInstsAdded 25 # Number of non-speculative instructions added to the IQ 329system.cpu.iq.iqInstsIssued 17882 # Number of instructions issued 330system.cpu.iq.iqSquashedInstsIssued 79 # Number of squashed instructions issued 331system.cpu.iq.iqSquashedInstsExamined 11697 # Number of squashed instructions iterated over during squash; mainly for profiling 332system.cpu.iq.iqSquashedOperandsExamined 16508 # Number of squashed operands that are examined and possibly removed from graph 333system.cpu.iq.iqSquashedNonSpecRemoved 13 # Number of squashed non-spec instructions that were removed 334system.cpu.iq.issued_per_cycle::samples 23748 # Number of insts issued each cycle 335system.cpu.iq.issued_per_cycle::mean 0.752990 # Number of insts issued each cycle 336system.cpu.iq.issued_per_cycle::stdev 1.715169 # Number of insts issued each cycle 337system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 338system.cpu.iq.issued_per_cycle::0 18623 78.42% 78.42% # Number of insts issued each cycle 339system.cpu.iq.issued_per_cycle::1 1142 4.81% 83.23% # Number of insts issued each cycle 340system.cpu.iq.issued_per_cycle::2 888 3.74% 86.97% # Number of insts issued each cycle 341system.cpu.iq.issued_per_cycle::3 640 2.69% 89.66% # Number of insts issued each cycle 342system.cpu.iq.issued_per_cycle::4 832 3.50% 93.17% # Number of insts issued each cycle 343system.cpu.iq.issued_per_cycle::5 584 2.46% 95.62% # Number of insts issued each cycle 344system.cpu.iq.issued_per_cycle::6 601 2.53% 98.16% # Number of insts issued each cycle 345system.cpu.iq.issued_per_cycle::7 314 1.32% 99.48% # Number of insts issued each cycle 346system.cpu.iq.issued_per_cycle::8 124 0.52% 100.00% # Number of insts issued each cycle 347system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 348system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 349system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 350system.cpu.iq.issued_per_cycle::total 23748 # Number of insts issued each cycle 351system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 352system.cpu.iq.fu_full::IntAlu 173 77.58% 77.58% # attempts to use FU when none available 353system.cpu.iq.fu_full::IntMult 0 0.00% 77.58% # attempts to use FU when none available 354system.cpu.iq.fu_full::IntDiv 0 0.00% 77.58% # attempts to use FU when none available 355system.cpu.iq.fu_full::FloatAdd 0 0.00% 77.58% # attempts to use FU when none available 356system.cpu.iq.fu_full::FloatCmp 0 0.00% 77.58% # attempts to use FU when none available 357system.cpu.iq.fu_full::FloatCvt 0 0.00% 77.58% # attempts to use FU when none available 358system.cpu.iq.fu_full::FloatMult 0 0.00% 77.58% # attempts to use FU when none available 359system.cpu.iq.fu_full::FloatDiv 0 0.00% 77.58% # attempts to use FU when none available 360system.cpu.iq.fu_full::FloatSqrt 0 0.00% 77.58% # attempts to use FU when none available 361system.cpu.iq.fu_full::SimdAdd 0 0.00% 77.58% # attempts to use FU when none available 362system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 77.58% # attempts to use FU when none available 363system.cpu.iq.fu_full::SimdAlu 0 0.00% 77.58% # attempts to use FU when none available 364system.cpu.iq.fu_full::SimdCmp 0 0.00% 77.58% # attempts to use FU when none available 365system.cpu.iq.fu_full::SimdCvt 0 0.00% 77.58% # attempts to use FU when none available 366system.cpu.iq.fu_full::SimdMisc 0 0.00% 77.58% # attempts to use FU when none available 367system.cpu.iq.fu_full::SimdMult 0 0.00% 77.58% # attempts to use FU when none available 368system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 77.58% # attempts to use FU when none available 369system.cpu.iq.fu_full::SimdShift 0 0.00% 77.58% # attempts to use FU when none available 370system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 77.58% # attempts to use FU when none available 371system.cpu.iq.fu_full::SimdSqrt 0 0.00% 77.58% # attempts to use FU when none available 372system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 77.58% # attempts to use FU when none available 373system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 77.58% # attempts to use FU when none available 374system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 77.58% # attempts to use FU when none available 375system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 77.58% # attempts to use FU when none available 376system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 77.58% # attempts to use FU when none available 377system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 77.58% # attempts to use FU when none available 378system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 77.58% # attempts to use FU when none available 379system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 77.58% # attempts to use FU when none available 380system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 77.58% # attempts to use FU when none available 381system.cpu.iq.fu_full::MemRead 31 13.90% 91.48% # attempts to use FU when none available 382system.cpu.iq.fu_full::MemWrite 19 8.52% 100.00% # attempts to use FU when none available 383system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 384system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 385system.cpu.iq.FU_type_0::No_OpClass 3 0.02% 0.02% # Type of FU issued 386system.cpu.iq.FU_type_0::IntAlu 14368 80.35% 80.37% # Type of FU issued 387system.cpu.iq.FU_type_0::IntMult 4 0.02% 80.39% # Type of FU issued 388system.cpu.iq.FU_type_0::IntDiv 7 0.04% 80.43% # Type of FU issued 389system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 80.43% # Type of FU issued 390system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 80.43% # Type of FU issued 391system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 80.43% # Type of FU issued 392system.cpu.iq.FU_type_0::FloatMult 0 0.00% 80.43% # Type of FU issued 393system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 80.43% # Type of FU issued 394system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 80.43% # Type of FU issued 395system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 80.43% # Type of FU issued 396system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 80.43% # Type of FU issued 397system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 80.43% # Type of FU issued 398system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 80.43% # Type of FU issued 399system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 80.43% # Type of FU issued 400system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 80.43% # Type of FU issued 401system.cpu.iq.FU_type_0::SimdMult 0 0.00% 80.43% # Type of FU issued 402system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 80.43% # Type of FU issued 403system.cpu.iq.FU_type_0::SimdShift 0 0.00% 80.43% # Type of FU issued 404system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 80.43% # Type of FU issued 405system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 80.43% # Type of FU issued 406system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 80.43% # Type of FU issued 407system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 80.43% # Type of FU issued 408system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 80.43% # Type of FU issued 409system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 80.43% # Type of FU issued 410system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 80.43% # Type of FU issued 411system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 80.43% # Type of FU issued 412system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 80.43% # Type of FU issued 413system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 80.43% # Type of FU issued 414system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 80.43% # Type of FU issued 415system.cpu.iq.FU_type_0::MemRead 2121 11.86% 92.29% # Type of FU issued 416system.cpu.iq.FU_type_0::MemWrite 1379 7.71% 100.00% # Type of FU issued 417system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 418system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 419system.cpu.iq.FU_type_0::total 17882 # Type of FU issued 420system.cpu.iq.rate 0.422862 # Inst issue rate 421system.cpu.iq.fu_busy_cnt 223 # FU busy when requested 422system.cpu.iq.fu_busy_rate 0.012471 # FU busy rate (busy events/executed inst) 423system.cpu.iq.int_inst_queue_reads 59806 # Number of integer instruction queue reads 424system.cpu.iq.int_inst_queue_writes 33148 # Number of integer instruction queue writes 425system.cpu.iq.int_inst_queue_wakeup_accesses 16353 # Number of integer instruction queue wakeup accesses 426system.cpu.iq.fp_inst_queue_reads 8 # Number of floating instruction queue reads 427system.cpu.iq.fp_inst_queue_writes 8 # Number of floating instruction queue writes 428system.cpu.iq.fp_inst_queue_wakeup_accesses 4 # Number of floating instruction queue wakeup accesses 429system.cpu.iq.int_alu_accesses 18098 # Number of integer alu accesses 430system.cpu.iq.fp_alu_accesses 4 # Number of floating point alu accesses 431system.cpu.iew.lsq.thread0.forwLoads 235 # Number of loads that had data forwarded from stores 432system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 433system.cpu.iew.lsq.thread0.squashedLoads 1385 # Number of loads squashed 434system.cpu.iew.lsq.thread0.ignoredResponses 11 # Number of memory responses ignored because the instruction is squashed 435system.cpu.iew.lsq.thread0.memOrderViolation 16 # Number of memory ordering violations 436system.cpu.iew.lsq.thread0.squashedStores 676 # Number of stores squashed 437system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 438system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 439system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 440system.cpu.iew.lsq.thread0.cacheBlocked 18 # Number of times an access to memory failed due to the cache being blocked 441system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 442system.cpu.iew.iewSquashCycles 600 # Number of cycles IEW is squashing 443system.cpu.iew.iewBlockCycles 1925 # Number of cycles IEW is blocking 444system.cpu.iew.iewUnblockCycles 68 # Number of cycles IEW is unblocking 445system.cpu.iew.iewDispatchedInsts 21444 # Number of instructions dispatched to IQ 446system.cpu.iew.iewDispSquashedInsts 32 # Number of squashed instructions skipped by dispatch 447system.cpu.iew.iewDispLoadInsts 2438 # Number of dispatched load instructions 448system.cpu.iew.iewDispStoreInsts 1611 # Number of dispatched store instructions 449system.cpu.iew.iewDispNonSpecInsts 25 # Number of dispatched non-speculative instructions 450system.cpu.iew.iewIQFullEvents 6 # Number of times the IQ has become full, causing a stall 451system.cpu.iew.iewLSQFullEvents 60 # Number of times the LSQ has become full, causing a stall 452system.cpu.iew.memOrderViolationEvents 16 # Number of memory order violations 453system.cpu.iew.predictedTakenIncorrect 125 # Number of branches that were predicted taken incorrectly 454system.cpu.iew.predictedNotTakenIncorrect 569 # Number of branches that were predicted not taken incorrectly 455system.cpu.iew.branchMispredicts 694 # Number of branch mispredicts detected at execute 456system.cpu.iew.iewExecutedInsts 16910 # Number of executed instructions 457system.cpu.iew.iewExecLoadInsts 1967 # Number of load instructions executed 458system.cpu.iew.iewExecSquashedInsts 972 # Number of squashed instructions skipped in execute 459system.cpu.iew.exec_swp 0 # number of swp insts executed 460system.cpu.iew.exec_nop 0 # number of nop insts executed 461system.cpu.iew.exec_refs 3249 # number of memory reference insts executed 462system.cpu.iew.exec_branches 1660 # Number of branches executed 463system.cpu.iew.exec_stores 1282 # Number of stores executed 464system.cpu.iew.exec_rate 0.399877 # Inst execution rate 465system.cpu.iew.wb_sent 16617 # cumulative count of insts sent to commit 466system.cpu.iew.wb_count 16357 # cumulative count of insts written-back 467system.cpu.iew.wb_producers 10994 # num instructions producing a value 468system.cpu.iew.wb_consumers 17115 # num instructions consuming a value 469system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 470system.cpu.iew.wb_rate 0.386800 # insts written-back per cycle 471system.cpu.iew.wb_fanout 0.642361 # average fanout of values written-back 472system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 473system.cpu.commit.commitSquashedInsts 11696 # The number of squashed insts skipped by commit 474system.cpu.commit.commitNonSpecStalls 12 # The number of times commit has been forced to stall to communicate backwards 475system.cpu.commit.branchMispredicts 587 # The number of times a branch was mispredicted 476system.cpu.commit.committed_per_cycle::samples 21784 # Number of insts commited each cycle 477system.cpu.commit.committed_per_cycle::mean 0.447438 # Number of insts commited each cycle 478system.cpu.commit.committed_per_cycle::stdev 1.339216 # Number of insts commited each cycle 479system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 480system.cpu.commit.committed_per_cycle::0 18538 85.10% 85.10% # Number of insts commited each cycle 481system.cpu.commit.committed_per_cycle::1 1010 4.64% 89.74% # Number of insts commited each cycle 482system.cpu.commit.committed_per_cycle::2 544 2.50% 92.23% # Number of insts commited each cycle 483system.cpu.commit.committed_per_cycle::3 738 3.39% 95.62% # Number of insts commited each cycle 484system.cpu.commit.committed_per_cycle::4 369 1.69% 97.31% # Number of insts commited each cycle 485system.cpu.commit.committed_per_cycle::5 141 0.65% 97.96% # Number of insts commited each cycle 486system.cpu.commit.committed_per_cycle::6 113 0.52% 98.48% # Number of insts commited each cycle 487system.cpu.commit.committed_per_cycle::7 72 0.33% 98.81% # Number of insts commited each cycle 488system.cpu.commit.committed_per_cycle::8 259 1.19% 100.00% # Number of insts commited each cycle 489system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 490system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 491system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 492system.cpu.commit.committed_per_cycle::total 21784 # Number of insts commited each cycle 493system.cpu.commit.committedInsts 5380 # Number of instructions committed 494system.cpu.commit.committedOps 9747 # Number of ops (including micro ops) committed 495system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 496system.cpu.commit.refs 1988 # Number of memory references committed 497system.cpu.commit.loads 1053 # Number of loads committed 498system.cpu.commit.membars 0 # Number of memory barriers committed 499system.cpu.commit.branches 1208 # Number of branches committed 500system.cpu.commit.fp_insts 0 # Number of committed floating point instructions. 501system.cpu.commit.int_insts 9653 # Number of committed integer instructions. 502system.cpu.commit.function_calls 106 # Number of function calls committed. 503system.cpu.commit.op_class_0::No_OpClass 1 0.01% 0.01% # Class of committed instruction 504system.cpu.commit.op_class_0::IntAlu 7748 79.49% 79.50% # Class of committed instruction 505system.cpu.commit.op_class_0::IntMult 3 0.03% 79.53% # Class of committed instruction 506system.cpu.commit.op_class_0::IntDiv 7 0.07% 79.60% # Class of committed instruction 507system.cpu.commit.op_class_0::FloatAdd 0 0.00% 79.60% # Class of committed instruction 508system.cpu.commit.op_class_0::FloatCmp 0 0.00% 79.60% # Class of committed instruction 509system.cpu.commit.op_class_0::FloatCvt 0 0.00% 79.60% # Class of committed instruction 510system.cpu.commit.op_class_0::FloatMult 0 0.00% 79.60% # Class of committed instruction 511system.cpu.commit.op_class_0::FloatDiv 0 0.00% 79.60% # Class of committed instruction 512system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 79.60% # Class of committed instruction 513system.cpu.commit.op_class_0::SimdAdd 0 0.00% 79.60% # Class of committed instruction 514system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 79.60% # Class of committed instruction 515system.cpu.commit.op_class_0::SimdAlu 0 0.00% 79.60% # Class of committed instruction 516system.cpu.commit.op_class_0::SimdCmp 0 0.00% 79.60% # Class of committed instruction 517system.cpu.commit.op_class_0::SimdCvt 0 0.00% 79.60% # Class of committed instruction 518system.cpu.commit.op_class_0::SimdMisc 0 0.00% 79.60% # Class of committed instruction 519system.cpu.commit.op_class_0::SimdMult 0 0.00% 79.60% # Class of committed instruction 520system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 79.60% # Class of committed instruction 521system.cpu.commit.op_class_0::SimdShift 0 0.00% 79.60% # Class of committed instruction 522system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 79.60% # Class of committed instruction 523system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 79.60% # Class of committed instruction 524system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 79.60% # Class of committed instruction 525system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 79.60% # Class of committed instruction 526system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 79.60% # Class of committed instruction 527system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 79.60% # Class of committed instruction 528system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 79.60% # Class of committed instruction 529system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 79.60% # Class of committed instruction 530system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 79.60% # Class of committed instruction 531system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 79.60% # Class of committed instruction 532system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 79.60% # Class of committed instruction 533system.cpu.commit.op_class_0::MemRead 1053 10.80% 90.41% # Class of committed instruction 534system.cpu.commit.op_class_0::MemWrite 935 9.59% 100.00% # Class of committed instruction 535system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 536system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 537system.cpu.commit.op_class_0::total 9747 # Class of committed instruction 538system.cpu.commit.bw_lim_events 259 # number cycles where commit BW limit reached 539system.cpu.rob.rob_reads 42968 # The number of ROB reads 540system.cpu.rob.rob_writes 44876 # The number of ROB writes 541system.cpu.timesIdled 151 # Number of times that the entire CPU went into an idle state and unscheduled itself 542system.cpu.idleCycles 18540 # Total number of cycles that the CPU has spent unscheduled due to idling 543system.cpu.committedInsts 5380 # Number of Instructions Simulated 544system.cpu.committedOps 9747 # Number of Ops (including micro ops) Simulated 545system.cpu.cpi 7.860223 # CPI: Cycles Per Instruction 546system.cpu.cpi_total 7.860223 # CPI: Total CPI of All Threads 547system.cpu.ipc 0.127223 # IPC: Instructions Per Cycle 548system.cpu.ipc_total 0.127223 # IPC: Total IPC of All Threads 549system.cpu.int_regfile_reads 21328 # number of integer regfile reads 550system.cpu.int_regfile_writes 13105 # number of integer regfile writes 551system.cpu.fp_regfile_reads 4 # number of floating regfile reads 552system.cpu.cc_regfile_reads 8064 # number of cc regfile reads 553system.cpu.cc_regfile_writes 5036 # number of cc regfile writes 554system.cpu.misc_regfile_reads 7485 # number of misc regfile reads 555system.cpu.misc_regfile_writes 1 # number of misc regfile writes 556system.cpu.dcache.tags.replacements 0 # number of replacements 557system.cpu.dcache.tags.tagsinuse 82.313704 # Cycle average of tags in use 558system.cpu.dcache.tags.total_refs 2393 # Total number of references to valid blocks. 559system.cpu.dcache.tags.sampled_refs 141 # Sample count of references to valid blocks. 560system.cpu.dcache.tags.avg_refs 16.971631 # Average number of references to valid blocks. 561system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 562system.cpu.dcache.tags.occ_blocks::cpu.data 82.313704 # Average occupied blocks per requestor 563system.cpu.dcache.tags.occ_percent::cpu.data 0.020096 # Average percentage of cache occupancy 564system.cpu.dcache.tags.occ_percent::total 0.020096 # Average percentage of cache occupancy 565system.cpu.dcache.tags.occ_task_id_blocks::1024 141 # Occupied blocks per task id 566system.cpu.dcache.tags.age_task_id_blocks_1024::0 48 # Occupied blocks per task id 567system.cpu.dcache.tags.age_task_id_blocks_1024::1 93 # Occupied blocks per task id 568system.cpu.dcache.tags.occ_task_id_percent::1024 0.034424 # Percentage of cache occupancy per task id 569system.cpu.dcache.tags.tag_accesses 5351 # Number of tag accesses 570system.cpu.dcache.tags.data_accesses 5351 # Number of data accesses 571system.cpu.dcache.ReadReq_hits::cpu.data 1536 # number of ReadReq hits 572system.cpu.dcache.ReadReq_hits::total 1536 # number of ReadReq hits 573system.cpu.dcache.WriteReq_hits::cpu.data 857 # number of WriteReq hits 574system.cpu.dcache.WriteReq_hits::total 857 # number of WriteReq hits 575system.cpu.dcache.demand_hits::cpu.data 2393 # number of demand (read+write) hits 576system.cpu.dcache.demand_hits::total 2393 # number of demand (read+write) hits 577system.cpu.dcache.overall_hits::cpu.data 2393 # number of overall hits 578system.cpu.dcache.overall_hits::total 2393 # number of overall hits 579system.cpu.dcache.ReadReq_misses::cpu.data 134 # number of ReadReq misses 580system.cpu.dcache.ReadReq_misses::total 134 # number of ReadReq misses 581system.cpu.dcache.WriteReq_misses::cpu.data 78 # number of WriteReq misses 582system.cpu.dcache.WriteReq_misses::total 78 # number of WriteReq misses 583system.cpu.dcache.demand_misses::cpu.data 212 # number of demand (read+write) misses 584system.cpu.dcache.demand_misses::total 212 # number of demand (read+write) misses 585system.cpu.dcache.overall_misses::cpu.data 212 # number of overall misses 586system.cpu.dcache.overall_misses::total 212 # number of overall misses 587system.cpu.dcache.ReadReq_miss_latency::cpu.data 11119000 # number of ReadReq miss cycles 588system.cpu.dcache.ReadReq_miss_latency::total 11119000 # number of ReadReq miss cycles 589system.cpu.dcache.WriteReq_miss_latency::cpu.data 6761250 # number of WriteReq miss cycles 590system.cpu.dcache.WriteReq_miss_latency::total 6761250 # number of WriteReq miss cycles 591system.cpu.dcache.demand_miss_latency::cpu.data 17880250 # number of demand (read+write) miss cycles 592system.cpu.dcache.demand_miss_latency::total 17880250 # number of demand (read+write) miss cycles 593system.cpu.dcache.overall_miss_latency::cpu.data 17880250 # number of overall miss cycles 594system.cpu.dcache.overall_miss_latency::total 17880250 # number of overall miss cycles 595system.cpu.dcache.ReadReq_accesses::cpu.data 1670 # number of ReadReq accesses(hits+misses) 596system.cpu.dcache.ReadReq_accesses::total 1670 # number of ReadReq accesses(hits+misses) 597system.cpu.dcache.WriteReq_accesses::cpu.data 935 # number of WriteReq accesses(hits+misses) 598system.cpu.dcache.WriteReq_accesses::total 935 # number of WriteReq accesses(hits+misses) 599system.cpu.dcache.demand_accesses::cpu.data 2605 # number of demand (read+write) accesses 600system.cpu.dcache.demand_accesses::total 2605 # number of demand (read+write) accesses 601system.cpu.dcache.overall_accesses::cpu.data 2605 # number of overall (read+write) accesses 602system.cpu.dcache.overall_accesses::total 2605 # number of overall (read+write) accesses 603system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.080240 # miss rate for ReadReq accesses 604system.cpu.dcache.ReadReq_miss_rate::total 0.080240 # miss rate for ReadReq accesses 605system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.083422 # miss rate for WriteReq accesses 606system.cpu.dcache.WriteReq_miss_rate::total 0.083422 # miss rate for WriteReq accesses 607system.cpu.dcache.demand_miss_rate::cpu.data 0.081382 # miss rate for demand accesses 608system.cpu.dcache.demand_miss_rate::total 0.081382 # miss rate for demand accesses 609system.cpu.dcache.overall_miss_rate::cpu.data 0.081382 # miss rate for overall accesses 610system.cpu.dcache.overall_miss_rate::total 0.081382 # miss rate for overall accesses 611system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 82977.611940 # average ReadReq miss latency 612system.cpu.dcache.ReadReq_avg_miss_latency::total 82977.611940 # average ReadReq miss latency 613system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 86682.692308 # average WriteReq miss latency 614system.cpu.dcache.WriteReq_avg_miss_latency::total 86682.692308 # average WriteReq miss latency 615system.cpu.dcache.demand_avg_miss_latency::cpu.data 84340.801887 # average overall miss latency 616system.cpu.dcache.demand_avg_miss_latency::total 84340.801887 # average overall miss latency 617system.cpu.dcache.overall_avg_miss_latency::cpu.data 84340.801887 # average overall miss latency 618system.cpu.dcache.overall_avg_miss_latency::total 84340.801887 # average overall miss latency 619system.cpu.dcache.blocked_cycles::no_mshrs 236 # number of cycles access was blocked 620system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 621system.cpu.dcache.blocked::no_mshrs 5 # number of cycles access was blocked 622system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 623system.cpu.dcache.avg_blocked_cycles::no_mshrs 47.200000 # average number of cycles each access was blocked 624system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 625system.cpu.dcache.fast_writes 0 # number of fast writes performed 626system.cpu.dcache.cache_copies 0 # number of cache copies performed 627system.cpu.dcache.ReadReq_mshr_hits::cpu.data 70 # number of ReadReq MSHR hits 628system.cpu.dcache.ReadReq_mshr_hits::total 70 # number of ReadReq MSHR hits 629system.cpu.dcache.demand_mshr_hits::cpu.data 70 # number of demand (read+write) MSHR hits 630system.cpu.dcache.demand_mshr_hits::total 70 # number of demand (read+write) MSHR hits 631system.cpu.dcache.overall_mshr_hits::cpu.data 70 # number of overall MSHR hits 632system.cpu.dcache.overall_mshr_hits::total 70 # number of overall MSHR hits 633system.cpu.dcache.ReadReq_mshr_misses::cpu.data 64 # number of ReadReq MSHR misses 634system.cpu.dcache.ReadReq_mshr_misses::total 64 # number of ReadReq MSHR misses 635system.cpu.dcache.WriteReq_mshr_misses::cpu.data 78 # number of WriteReq MSHR misses 636system.cpu.dcache.WriteReq_mshr_misses::total 78 # number of WriteReq MSHR misses 637system.cpu.dcache.demand_mshr_misses::cpu.data 142 # number of demand (read+write) MSHR misses 638system.cpu.dcache.demand_mshr_misses::total 142 # number of demand (read+write) MSHR misses 639system.cpu.dcache.overall_mshr_misses::cpu.data 142 # number of overall MSHR misses 640system.cpu.dcache.overall_mshr_misses::total 142 # number of overall MSHR misses 641system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5695500 # number of ReadReq MSHR miss cycles 642system.cpu.dcache.ReadReq_mshr_miss_latency::total 5695500 # number of ReadReq MSHR miss cycles 643system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 6612750 # number of WriteReq MSHR miss cycles 644system.cpu.dcache.WriteReq_mshr_miss_latency::total 6612750 # number of WriteReq MSHR miss cycles 645system.cpu.dcache.demand_mshr_miss_latency::cpu.data 12308250 # number of demand (read+write) MSHR miss cycles 646system.cpu.dcache.demand_mshr_miss_latency::total 12308250 # number of demand (read+write) MSHR miss cycles 647system.cpu.dcache.overall_mshr_miss_latency::cpu.data 12308250 # number of overall MSHR miss cycles 648system.cpu.dcache.overall_mshr_miss_latency::total 12308250 # number of overall MSHR miss cycles 649system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.038323 # mshr miss rate for ReadReq accesses 650system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.038323 # mshr miss rate for ReadReq accesses 651system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.083422 # mshr miss rate for WriteReq accesses 652system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.083422 # mshr miss rate for WriteReq accesses 653system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.054511 # mshr miss rate for demand accesses 654system.cpu.dcache.demand_mshr_miss_rate::total 0.054511 # mshr miss rate for demand accesses 655system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.054511 # mshr miss rate for overall accesses 656system.cpu.dcache.overall_mshr_miss_rate::total 0.054511 # mshr miss rate for overall accesses 657system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 88992.187500 # average ReadReq mshr miss latency 658system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 88992.187500 # average ReadReq mshr miss latency 659system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 84778.846154 # average WriteReq mshr miss latency 660system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 84778.846154 # average WriteReq mshr miss latency 661system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 86677.816901 # average overall mshr miss latency 662system.cpu.dcache.demand_avg_mshr_miss_latency::total 86677.816901 # average overall mshr miss latency 663system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 86677.816901 # average overall mshr miss latency 664system.cpu.dcache.overall_avg_mshr_miss_latency::total 86677.816901 # average overall mshr miss latency 665system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 666system.cpu.icache.tags.replacements 0 # number of replacements 667system.cpu.icache.tags.tagsinuse 131.513084 # Cycle average of tags in use 668system.cpu.icache.tags.total_refs 1796 # Total number of references to valid blocks. 669system.cpu.icache.tags.sampled_refs 276 # Sample count of references to valid blocks. 670system.cpu.icache.tags.avg_refs 6.507246 # Average number of references to valid blocks. 671system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 672system.cpu.icache.tags.occ_blocks::cpu.inst 131.513084 # Average occupied blocks per requestor 673system.cpu.icache.tags.occ_percent::cpu.inst 0.064215 # Average percentage of cache occupancy 674system.cpu.icache.tags.occ_percent::total 0.064215 # Average percentage of cache occupancy 675system.cpu.icache.tags.occ_task_id_blocks::1024 276 # Occupied blocks per task id 676system.cpu.icache.tags.age_task_id_blocks_1024::0 145 # Occupied blocks per task id 677system.cpu.icache.tags.age_task_id_blocks_1024::1 131 # Occupied blocks per task id 678system.cpu.icache.tags.occ_task_id_percent::1024 0.134766 # Percentage of cache occupancy per task id 679system.cpu.icache.tags.tag_accesses 4604 # Number of tag accesses 680system.cpu.icache.tags.data_accesses 4604 # Number of data accesses 681system.cpu.icache.ReadReq_hits::cpu.inst 1796 # number of ReadReq hits 682system.cpu.icache.ReadReq_hits::total 1796 # number of ReadReq hits 683system.cpu.icache.demand_hits::cpu.inst 1796 # number of demand (read+write) hits 684system.cpu.icache.demand_hits::total 1796 # number of demand (read+write) hits 685system.cpu.icache.overall_hits::cpu.inst 1796 # number of overall hits 686system.cpu.icache.overall_hits::total 1796 # number of overall hits 687system.cpu.icache.ReadReq_misses::cpu.inst 368 # number of ReadReq misses 688system.cpu.icache.ReadReq_misses::total 368 # number of ReadReq misses 689system.cpu.icache.demand_misses::cpu.inst 368 # number of demand (read+write) misses 690system.cpu.icache.demand_misses::total 368 # number of demand (read+write) misses 691system.cpu.icache.overall_misses::cpu.inst 368 # number of overall misses 692system.cpu.icache.overall_misses::total 368 # number of overall misses 693system.cpu.icache.ReadReq_miss_latency::cpu.inst 28645750 # number of ReadReq miss cycles 694system.cpu.icache.ReadReq_miss_latency::total 28645750 # number of ReadReq miss cycles 695system.cpu.icache.demand_miss_latency::cpu.inst 28645750 # number of demand (read+write) miss cycles 696system.cpu.icache.demand_miss_latency::total 28645750 # number of demand (read+write) miss cycles 697system.cpu.icache.overall_miss_latency::cpu.inst 28645750 # number of overall miss cycles 698system.cpu.icache.overall_miss_latency::total 28645750 # number of overall miss cycles 699system.cpu.icache.ReadReq_accesses::cpu.inst 2164 # number of ReadReq accesses(hits+misses) 700system.cpu.icache.ReadReq_accesses::total 2164 # number of ReadReq accesses(hits+misses) 701system.cpu.icache.demand_accesses::cpu.inst 2164 # number of demand (read+write) accesses 702system.cpu.icache.demand_accesses::total 2164 # number of demand (read+write) accesses 703system.cpu.icache.overall_accesses::cpu.inst 2164 # number of overall (read+write) accesses 704system.cpu.icache.overall_accesses::total 2164 # number of overall (read+write) accesses 705system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.170055 # miss rate for ReadReq accesses 706system.cpu.icache.ReadReq_miss_rate::total 0.170055 # miss rate for ReadReq accesses 707system.cpu.icache.demand_miss_rate::cpu.inst 0.170055 # miss rate for demand accesses 708system.cpu.icache.demand_miss_rate::total 0.170055 # miss rate for demand accesses 709system.cpu.icache.overall_miss_rate::cpu.inst 0.170055 # miss rate for overall accesses 710system.cpu.icache.overall_miss_rate::total 0.170055 # miss rate for overall accesses 711system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 77841.711957 # average ReadReq miss latency 712system.cpu.icache.ReadReq_avg_miss_latency::total 77841.711957 # average ReadReq miss latency 713system.cpu.icache.demand_avg_miss_latency::cpu.inst 77841.711957 # average overall miss latency 714system.cpu.icache.demand_avg_miss_latency::total 77841.711957 # average overall miss latency 715system.cpu.icache.overall_avg_miss_latency::cpu.inst 77841.711957 # average overall miss latency 716system.cpu.icache.overall_avg_miss_latency::total 77841.711957 # average overall miss latency 717system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 718system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 719system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked 720system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 721system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 722system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 723system.cpu.icache.fast_writes 0 # number of fast writes performed 724system.cpu.icache.cache_copies 0 # number of cache copies performed 725system.cpu.icache.ReadReq_mshr_hits::cpu.inst 92 # number of ReadReq MSHR hits 726system.cpu.icache.ReadReq_mshr_hits::total 92 # number of ReadReq MSHR hits 727system.cpu.icache.demand_mshr_hits::cpu.inst 92 # number of demand (read+write) MSHR hits 728system.cpu.icache.demand_mshr_hits::total 92 # number of demand (read+write) MSHR hits 729system.cpu.icache.overall_mshr_hits::cpu.inst 92 # number of overall MSHR hits 730system.cpu.icache.overall_mshr_hits::total 92 # number of overall MSHR hits 731system.cpu.icache.ReadReq_mshr_misses::cpu.inst 276 # number of ReadReq MSHR misses 732system.cpu.icache.ReadReq_mshr_misses::total 276 # number of ReadReq MSHR misses 733system.cpu.icache.demand_mshr_misses::cpu.inst 276 # number of demand (read+write) MSHR misses 734system.cpu.icache.demand_mshr_misses::total 276 # number of demand (read+write) MSHR misses 735system.cpu.icache.overall_mshr_misses::cpu.inst 276 # number of overall MSHR misses 736system.cpu.icache.overall_mshr_misses::total 276 # number of overall MSHR misses 737system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 21933250 # number of ReadReq MSHR miss cycles 738system.cpu.icache.ReadReq_mshr_miss_latency::total 21933250 # number of ReadReq MSHR miss cycles 739system.cpu.icache.demand_mshr_miss_latency::cpu.inst 21933250 # number of demand (read+write) MSHR miss cycles 740system.cpu.icache.demand_mshr_miss_latency::total 21933250 # number of demand (read+write) MSHR miss cycles 741system.cpu.icache.overall_mshr_miss_latency::cpu.inst 21933250 # number of overall MSHR miss cycles 742system.cpu.icache.overall_mshr_miss_latency::total 21933250 # number of overall MSHR miss cycles 743system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.127542 # mshr miss rate for ReadReq accesses 744system.cpu.icache.ReadReq_mshr_miss_rate::total 0.127542 # mshr miss rate for ReadReq accesses 745system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.127542 # mshr miss rate for demand accesses 746system.cpu.icache.demand_mshr_miss_rate::total 0.127542 # mshr miss rate for demand accesses 747system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.127542 # mshr miss rate for overall accesses 748system.cpu.icache.overall_mshr_miss_rate::total 0.127542 # mshr miss rate for overall accesses 749system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 79468.297101 # average ReadReq mshr miss latency 750system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 79468.297101 # average ReadReq mshr miss latency 751system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 79468.297101 # average overall mshr miss latency 752system.cpu.icache.demand_avg_mshr_miss_latency::total 79468.297101 # average overall mshr miss latency 753system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 79468.297101 # average overall mshr miss latency 754system.cpu.icache.overall_avg_mshr_miss_latency::total 79468.297101 # average overall mshr miss latency 755system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 756system.cpu.l2cache.tags.replacements 0 # number of replacements 757system.cpu.l2cache.tags.tagsinuse 163.168393 # Cycle average of tags in use 758system.cpu.l2cache.tags.total_refs 1 # Total number of references to valid blocks. 759system.cpu.l2cache.tags.sampled_refs 338 # Sample count of references to valid blocks. 760system.cpu.l2cache.tags.avg_refs 0.002959 # Average number of references to valid blocks. 761system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 762system.cpu.l2cache.tags.occ_blocks::cpu.inst 131.574096 # Average occupied blocks per requestor 763system.cpu.l2cache.tags.occ_blocks::cpu.data 31.594298 # Average occupied blocks per requestor 764system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004015 # Average percentage of cache occupancy 765system.cpu.l2cache.tags.occ_percent::cpu.data 0.000964 # Average percentage of cache occupancy 766system.cpu.l2cache.tags.occ_percent::total 0.004980 # Average percentage of cache occupancy 767system.cpu.l2cache.tags.occ_task_id_blocks::1024 338 # Occupied blocks per task id 768system.cpu.l2cache.tags.age_task_id_blocks_1024::0 177 # Occupied blocks per task id 769system.cpu.l2cache.tags.age_task_id_blocks_1024::1 161 # Occupied blocks per task id 770system.cpu.l2cache.tags.occ_task_id_percent::1024 0.010315 # Percentage of cache occupancy per task id 771system.cpu.l2cache.tags.tag_accesses 3760 # Number of tag accesses 772system.cpu.l2cache.tags.data_accesses 3760 # Number of data accesses 773system.cpu.l2cache.ReadReq_hits::cpu.inst 1 # number of ReadReq hits 774system.cpu.l2cache.ReadReq_hits::total 1 # number of ReadReq hits 775system.cpu.l2cache.demand_hits::cpu.inst 1 # number of demand (read+write) hits 776system.cpu.l2cache.demand_hits::total 1 # number of demand (read+write) hits 777system.cpu.l2cache.overall_hits::cpu.inst 1 # number of overall hits 778system.cpu.l2cache.overall_hits::total 1 # number of overall hits 779system.cpu.l2cache.ReadReq_misses::cpu.inst 275 # number of ReadReq misses 780system.cpu.l2cache.ReadReq_misses::cpu.data 64 # number of ReadReq misses 781system.cpu.l2cache.ReadReq_misses::total 339 # number of ReadReq misses 782system.cpu.l2cache.ReadExReq_misses::cpu.data 78 # number of ReadExReq misses 783system.cpu.l2cache.ReadExReq_misses::total 78 # number of ReadExReq misses 784system.cpu.l2cache.demand_misses::cpu.inst 275 # number of demand (read+write) misses 785system.cpu.l2cache.demand_misses::cpu.data 142 # number of demand (read+write) misses 786system.cpu.l2cache.demand_misses::total 417 # number of demand (read+write) misses 787system.cpu.l2cache.overall_misses::cpu.inst 275 # number of overall misses 788system.cpu.l2cache.overall_misses::cpu.data 142 # number of overall misses 789system.cpu.l2cache.overall_misses::total 417 # number of overall misses 790system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 21646250 # number of ReadReq miss cycles 791system.cpu.l2cache.ReadReq_miss_latency::cpu.data 5632500 # number of ReadReq miss cycles 792system.cpu.l2cache.ReadReq_miss_latency::total 27278750 # number of ReadReq miss cycles 793system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 6534750 # number of ReadExReq miss cycles 794system.cpu.l2cache.ReadExReq_miss_latency::total 6534750 # number of ReadExReq miss cycles 795system.cpu.l2cache.demand_miss_latency::cpu.inst 21646250 # number of demand (read+write) miss cycles 796system.cpu.l2cache.demand_miss_latency::cpu.data 12167250 # number of demand (read+write) miss cycles 797system.cpu.l2cache.demand_miss_latency::total 33813500 # number of demand (read+write) miss cycles 798system.cpu.l2cache.overall_miss_latency::cpu.inst 21646250 # number of overall miss cycles 799system.cpu.l2cache.overall_miss_latency::cpu.data 12167250 # number of overall miss cycles 800system.cpu.l2cache.overall_miss_latency::total 33813500 # number of overall miss cycles 801system.cpu.l2cache.ReadReq_accesses::cpu.inst 276 # number of ReadReq accesses(hits+misses) 802system.cpu.l2cache.ReadReq_accesses::cpu.data 64 # number of ReadReq accesses(hits+misses) 803system.cpu.l2cache.ReadReq_accesses::total 340 # number of ReadReq accesses(hits+misses) 804system.cpu.l2cache.ReadExReq_accesses::cpu.data 78 # number of ReadExReq accesses(hits+misses) 805system.cpu.l2cache.ReadExReq_accesses::total 78 # number of ReadExReq accesses(hits+misses) 806system.cpu.l2cache.demand_accesses::cpu.inst 276 # number of demand (read+write) accesses 807system.cpu.l2cache.demand_accesses::cpu.data 142 # number of demand (read+write) accesses 808system.cpu.l2cache.demand_accesses::total 418 # number of demand (read+write) accesses 809system.cpu.l2cache.overall_accesses::cpu.inst 276 # number of overall (read+write) accesses 810system.cpu.l2cache.overall_accesses::cpu.data 142 # number of overall (read+write) accesses 811system.cpu.l2cache.overall_accesses::total 418 # number of overall (read+write) accesses 812system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.996377 # miss rate for ReadReq accesses 813system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses 814system.cpu.l2cache.ReadReq_miss_rate::total 0.997059 # miss rate for ReadReq accesses 815system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 816system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 817system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996377 # miss rate for demand accesses 818system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses 819system.cpu.l2cache.demand_miss_rate::total 0.997608 # miss rate for demand accesses 820system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996377 # miss rate for overall accesses 821system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses 822system.cpu.l2cache.overall_miss_rate::total 0.997608 # miss rate for overall accesses 823system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 78713.636364 # average ReadReq miss latency 824system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 88007.812500 # average ReadReq miss latency 825system.cpu.l2cache.ReadReq_avg_miss_latency::total 80468.289086 # average ReadReq miss latency 826system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 83778.846154 # average ReadExReq miss latency 827system.cpu.l2cache.ReadExReq_avg_miss_latency::total 83778.846154 # average ReadExReq miss latency 828system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 78713.636364 # average overall miss latency 829system.cpu.l2cache.demand_avg_miss_latency::cpu.data 85684.859155 # average overall miss latency 830system.cpu.l2cache.demand_avg_miss_latency::total 81087.529976 # average overall miss latency 831system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 78713.636364 # average overall miss latency 832system.cpu.l2cache.overall_avg_miss_latency::cpu.data 85684.859155 # average overall miss latency 833system.cpu.l2cache.overall_avg_miss_latency::total 81087.529976 # average overall miss latency 834system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 835system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 836system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 837system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 838system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 839system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 840system.cpu.l2cache.fast_writes 0 # number of fast writes performed 841system.cpu.l2cache.cache_copies 0 # number of cache copies performed 842system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 275 # number of ReadReq MSHR misses 843system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 64 # number of ReadReq MSHR misses 844system.cpu.l2cache.ReadReq_mshr_misses::total 339 # number of ReadReq MSHR misses 845system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 78 # number of ReadExReq MSHR misses 846system.cpu.l2cache.ReadExReq_mshr_misses::total 78 # number of ReadExReq MSHR misses 847system.cpu.l2cache.demand_mshr_misses::cpu.inst 275 # number of demand (read+write) MSHR misses 848system.cpu.l2cache.demand_mshr_misses::cpu.data 142 # number of demand (read+write) MSHR misses 849system.cpu.l2cache.demand_mshr_misses::total 417 # number of demand (read+write) MSHR misses 850system.cpu.l2cache.overall_mshr_misses::cpu.inst 275 # number of overall MSHR misses 851system.cpu.l2cache.overall_mshr_misses::cpu.data 142 # number of overall MSHR misses 852system.cpu.l2cache.overall_mshr_misses::total 417 # number of overall MSHR misses 853system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 18201750 # number of ReadReq MSHR miss cycles 854system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 4837000 # number of ReadReq MSHR miss cycles 855system.cpu.l2cache.ReadReq_mshr_miss_latency::total 23038750 # number of ReadReq MSHR miss cycles 856system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 5555250 # number of ReadExReq MSHR miss cycles 857system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 5555250 # number of ReadExReq MSHR miss cycles 858system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 18201750 # number of demand (read+write) MSHR miss cycles 859system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 10392250 # number of demand (read+write) MSHR miss cycles 860system.cpu.l2cache.demand_mshr_miss_latency::total 28594000 # number of demand (read+write) MSHR miss cycles 861system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 18201750 # number of overall MSHR miss cycles 862system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 10392250 # number of overall MSHR miss cycles 863system.cpu.l2cache.overall_mshr_miss_latency::total 28594000 # number of overall MSHR miss cycles 864system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.996377 # mshr miss rate for ReadReq accesses 865system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses 866system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.997059 # mshr miss rate for ReadReq accesses 867system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 868system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 869system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996377 # mshr miss rate for demand accesses 870system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses 871system.cpu.l2cache.demand_mshr_miss_rate::total 0.997608 # mshr miss rate for demand accesses 872system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996377 # mshr miss rate for overall accesses 873system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses 874system.cpu.l2cache.overall_mshr_miss_rate::total 0.997608 # mshr miss rate for overall accesses 875system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 66188.181818 # average ReadReq mshr miss latency 876system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 75578.125000 # average ReadReq mshr miss latency 877system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 67960.914454 # average ReadReq mshr miss latency 878system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71221.153846 # average ReadExReq mshr miss latency 879system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71221.153846 # average ReadExReq mshr miss latency 880system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66188.181818 # average overall mshr miss latency 881system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 73184.859155 # average overall mshr miss latency 882system.cpu.l2cache.demand_avg_mshr_miss_latency::total 68570.743405 # average overall mshr miss latency 883system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66188.181818 # average overall mshr miss latency 884system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 73184.859155 # average overall mshr miss latency 885system.cpu.l2cache.overall_avg_mshr_miss_latency::total 68570.743405 # average overall mshr miss latency 886system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 887system.cpu.toL2Bus.trans_dist::ReadReq 340 # Transaction distribution 888system.cpu.toL2Bus.trans_dist::ReadResp 339 # Transaction distribution 889system.cpu.toL2Bus.trans_dist::ReadExReq 78 # Transaction distribution 890system.cpu.toL2Bus.trans_dist::ReadExResp 78 # Transaction distribution 891system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 552 # Packet count per connected master and slave (bytes) 892system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 283 # Packet count per connected master and slave (bytes) 893system.cpu.toL2Bus.pkt_count::total 835 # Packet count per connected master and slave (bytes) 894system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 17664 # Cumulative packet size per connected master and slave (bytes) 895system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9024 # Cumulative packet size per connected master and slave (bytes) 896system.cpu.toL2Bus.pkt_size::total 26688 # Cumulative packet size per connected master and slave (bytes) 897system.cpu.toL2Bus.snoops 0 # Total snoops (count) 898system.cpu.toL2Bus.snoop_fanout::samples 418 # Request fanout histogram 899system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram 900system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram 901system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 902system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram 903system.cpu.toL2Bus.snoop_fanout::1 418 100.00% 100.00% # Request fanout histogram 904system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram 905system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 906system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram 907system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram 908system.cpu.toL2Bus.snoop_fanout::total 418 # Request fanout histogram 909system.cpu.toL2Bus.reqLayer0.occupancy 209000 # Layer occupancy (ticks) 910system.cpu.toL2Bus.reqLayer0.utilization 1.0 # Layer utilization (%) 911system.cpu.toL2Bus.respLayer0.occupancy 471250 # Layer occupancy (ticks) 912system.cpu.toL2Bus.respLayer0.utilization 2.2 # Layer utilization (%) 913system.cpu.toL2Bus.respLayer1.occupancy 239250 # Layer occupancy (ticks) 914system.cpu.toL2Bus.respLayer1.utilization 1.1 # Layer utilization (%) 915system.membus.trans_dist::ReadReq 339 # Transaction distribution 916system.membus.trans_dist::ReadResp 338 # Transaction distribution 917system.membus.trans_dist::ReadExReq 78 # Transaction distribution 918system.membus.trans_dist::ReadExResp 78 # Transaction distribution 919system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 833 # Packet count per connected master and slave (bytes) 920system.membus.pkt_count_system.cpu.l2cache.mem_side::total 833 # Packet count per connected master and slave (bytes) 921system.membus.pkt_count::total 833 # Packet count per connected master and slave (bytes) 922system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 26624 # Cumulative packet size per connected master and slave (bytes) 923system.membus.pkt_size_system.cpu.l2cache.mem_side::total 26624 # Cumulative packet size per connected master and slave (bytes) 924system.membus.pkt_size::total 26624 # Cumulative packet size per connected master and slave (bytes) 925system.membus.snoops 0 # Total snoops (count) 926system.membus.snoop_fanout::samples 417 # Request fanout histogram 927system.membus.snoop_fanout::mean 0 # Request fanout histogram 928system.membus.snoop_fanout::stdev 0 # Request fanout histogram 929system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 930system.membus.snoop_fanout::0 417 100.00% 100.00% # Request fanout histogram 931system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram 932system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 933system.membus.snoop_fanout::min_value 0 # Request fanout histogram 934system.membus.snoop_fanout::max_value 0 # Request fanout histogram 935system.membus.snoop_fanout::total 417 # Request fanout histogram 936system.membus.reqLayer0.occupancy 504000 # Layer occupancy (ticks) 937system.membus.reqLayer0.utilization 2.4 # Layer utilization (%) 938system.membus.respLayer1.occupancy 2222500 # Layer occupancy (ticks) 939system.membus.respLayer1.utilization 10.5 # Layer utilization (%) 940 941---------- End Simulation Statistics ---------- 942