stats.txt revision 10352:5f1f92bf76ee
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000020 # Number of seconds simulated 4sim_ticks 19744000 # Number of ticks simulated 5final_tick 19744000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 27433 # Simulator instruction rate (inst/s) 8host_op_rate 49695 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 100653274 # Simulator tick rate (ticks/s) 10host_mem_usage 249652 # Number of bytes of host memory used 11host_seconds 0.20 # Real time elapsed on the host 12sim_insts 5380 # Number of instructions simulated 13sim_ops 9747 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.bytes_read::cpu.inst 17600 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu.data 9024 # Number of bytes read from this memory 18system.physmem.bytes_read::total 26624 # Number of bytes read from this memory 19system.physmem.bytes_inst_read::cpu.inst 17600 # Number of instructions bytes read from this memory 20system.physmem.bytes_inst_read::total 17600 # Number of instructions bytes read from this memory 21system.physmem.num_reads::cpu.inst 275 # Number of read requests responded to by this memory 22system.physmem.num_reads::cpu.data 141 # Number of read requests responded to by this memory 23system.physmem.num_reads::total 416 # Number of read requests responded to by this memory 24system.physmem.bw_read::cpu.inst 891410049 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_read::cpu.data 457050243 # Total read bandwidth from this memory (bytes/s) 26system.physmem.bw_read::total 1348460292 # Total read bandwidth from this memory (bytes/s) 27system.physmem.bw_inst_read::cpu.inst 891410049 # Instruction read bandwidth from this memory (bytes/s) 28system.physmem.bw_inst_read::total 891410049 # Instruction read bandwidth from this memory (bytes/s) 29system.physmem.bw_total::cpu.inst 891410049 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.bw_total::cpu.data 457050243 # Total bandwidth to/from this memory (bytes/s) 31system.physmem.bw_total::total 1348460292 # Total bandwidth to/from this memory (bytes/s) 32system.physmem.readReqs 417 # Number of read requests accepted 33system.physmem.writeReqs 0 # Number of write requests accepted 34system.physmem.readBursts 417 # Number of DRAM read bursts, including those serviced by the write queue 35system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue 36system.physmem.bytesReadDRAM 26688 # Total number of bytes read from DRAM 37system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 38system.physmem.bytesWritten 0 # Total number of bytes written to DRAM 39system.physmem.bytesReadSys 26688 # Total read bytes from the system interface side 40system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 41system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 42system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 43system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write 44system.physmem.perBankRdBursts::0 34 # Per bank write bursts 45system.physmem.perBankRdBursts::1 1 # Per bank write bursts 46system.physmem.perBankRdBursts::2 6 # Per bank write bursts 47system.physmem.perBankRdBursts::3 8 # Per bank write bursts 48system.physmem.perBankRdBursts::4 50 # Per bank write bursts 49system.physmem.perBankRdBursts::5 45 # Per bank write bursts 50system.physmem.perBankRdBursts::6 21 # Per bank write bursts 51system.physmem.perBankRdBursts::7 34 # Per bank write bursts 52system.physmem.perBankRdBursts::8 22 # Per bank write bursts 53system.physmem.perBankRdBursts::9 74 # Per bank write bursts 54system.physmem.perBankRdBursts::10 63 # Per bank write bursts 55system.physmem.perBankRdBursts::11 17 # Per bank write bursts 56system.physmem.perBankRdBursts::12 2 # Per bank write bursts 57system.physmem.perBankRdBursts::13 17 # Per bank write bursts 58system.physmem.perBankRdBursts::14 6 # Per bank write bursts 59system.physmem.perBankRdBursts::15 17 # Per bank write bursts 60system.physmem.perBankWrBursts::0 0 # Per bank write bursts 61system.physmem.perBankWrBursts::1 0 # Per bank write bursts 62system.physmem.perBankWrBursts::2 0 # Per bank write bursts 63system.physmem.perBankWrBursts::3 0 # Per bank write bursts 64system.physmem.perBankWrBursts::4 0 # Per bank write bursts 65system.physmem.perBankWrBursts::5 0 # Per bank write bursts 66system.physmem.perBankWrBursts::6 0 # Per bank write bursts 67system.physmem.perBankWrBursts::7 0 # Per bank write bursts 68system.physmem.perBankWrBursts::8 0 # Per bank write bursts 69system.physmem.perBankWrBursts::9 0 # Per bank write bursts 70system.physmem.perBankWrBursts::10 0 # Per bank write bursts 71system.physmem.perBankWrBursts::11 0 # Per bank write bursts 72system.physmem.perBankWrBursts::12 0 # Per bank write bursts 73system.physmem.perBankWrBursts::13 0 # Per bank write bursts 74system.physmem.perBankWrBursts::14 0 # Per bank write bursts 75system.physmem.perBankWrBursts::15 0 # Per bank write bursts 76system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 77system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 78system.physmem.totGap 19695500 # Total gap between requests 79system.physmem.readPktSize::0 0 # Read request sizes (log2) 80system.physmem.readPktSize::1 0 # Read request sizes (log2) 81system.physmem.readPktSize::2 0 # Read request sizes (log2) 82system.physmem.readPktSize::3 0 # Read request sizes (log2) 83system.physmem.readPktSize::4 0 # Read request sizes (log2) 84system.physmem.readPktSize::5 0 # Read request sizes (log2) 85system.physmem.readPktSize::6 417 # Read request sizes (log2) 86system.physmem.writePktSize::0 0 # Write request sizes (log2) 87system.physmem.writePktSize::1 0 # Write request sizes (log2) 88system.physmem.writePktSize::2 0 # Write request sizes (log2) 89system.physmem.writePktSize::3 0 # Write request sizes (log2) 90system.physmem.writePktSize::4 0 # Write request sizes (log2) 91system.physmem.writePktSize::5 0 # Write request sizes (log2) 92system.physmem.writePktSize::6 0 # Write request sizes (log2) 93system.physmem.rdQLenPdf::0 243 # What read queue length does an incoming req see 94system.physmem.rdQLenPdf::1 127 # What read queue length does an incoming req see 95system.physmem.rdQLenPdf::2 37 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::3 7 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see 98system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 125system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 126system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 127system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 128system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 129system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 130system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 131system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 132system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see 189system.physmem.bytesPerActivate::samples 98 # Bytes accessed per row activation 190system.physmem.bytesPerActivate::mean 242.285714 # Bytes accessed per row activation 191system.physmem.bytesPerActivate::gmean 159.132678 # Bytes accessed per row activation 192system.physmem.bytesPerActivate::stdev 257.193096 # Bytes accessed per row activation 193system.physmem.bytesPerActivate::0-127 35 35.71% 35.71% # Bytes accessed per row activation 194system.physmem.bytesPerActivate::128-255 32 32.65% 68.37% # Bytes accessed per row activation 195system.physmem.bytesPerActivate::256-383 12 12.24% 80.61% # Bytes accessed per row activation 196system.physmem.bytesPerActivate::384-511 6 6.12% 86.73% # Bytes accessed per row activation 197system.physmem.bytesPerActivate::640-767 6 6.12% 92.86% # Bytes accessed per row activation 198system.physmem.bytesPerActivate::896-1023 4 4.08% 96.94% # Bytes accessed per row activation 199system.physmem.bytesPerActivate::1024-1151 3 3.06% 100.00% # Bytes accessed per row activation 200system.physmem.bytesPerActivate::total 98 # Bytes accessed per row activation 201system.physmem.totQLat 4076000 # Total ticks spent queuing 202system.physmem.totMemAccLat 11894750 # Total ticks spent from burst creation until serviced by the DRAM 203system.physmem.totBusLat 2085000 # Total ticks spent in databus transfers 204system.physmem.avgQLat 9774.58 # Average queueing delay per DRAM burst 205system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 206system.physmem.avgMemAccLat 28524.58 # Average memory access latency per DRAM burst 207system.physmem.avgRdBW 1351.70 # Average DRAM read bandwidth in MiByte/s 208system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s 209system.physmem.avgRdBWSys 1351.70 # Average system read bandwidth in MiByte/s 210system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 211system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 212system.physmem.busUtil 10.56 # Data bus utilization in percentage 213system.physmem.busUtilRead 10.56 # Data bus utilization in percentage for reads 214system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes 215system.physmem.avgRdQLen 1.64 # Average read queue length when enqueuing 216system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing 217system.physmem.readRowHits 309 # Number of row buffer hits during reads 218system.physmem.writeRowHits 0 # Number of row buffer hits during writes 219system.physmem.readRowHitRate 74.10 # Row buffer hit rate for reads 220system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 221system.physmem.avgGap 47231.41 # Average gap between requests 222system.physmem.pageHitRate 74.10 # Row buffer hit rate, read and write combined 223system.physmem.memoryStateTime::IDLE 11000 # Time in different power states 224system.physmem.memoryStateTime::REF 520000 # Time in different power states 225system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states 226system.physmem.memoryStateTime::ACT 15315250 # Time in different power states 227system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states 228system.membus.throughput 1348460292 # Throughput (bytes/s) 229system.membus.trans_dist::ReadReq 339 # Transaction distribution 230system.membus.trans_dist::ReadResp 338 # Transaction distribution 231system.membus.trans_dist::ReadExReq 78 # Transaction distribution 232system.membus.trans_dist::ReadExResp 78 # Transaction distribution 233system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 833 # Packet count per connected master and slave (bytes) 234system.membus.pkt_count_system.cpu.l2cache.mem_side::total 833 # Packet count per connected master and slave (bytes) 235system.membus.pkt_count::total 833 # Packet count per connected master and slave (bytes) 236system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 26624 # Cumulative packet size per connected master and slave (bytes) 237system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 26624 # Cumulative packet size per connected master and slave (bytes) 238system.membus.tot_pkt_size::total 26624 # Cumulative packet size per connected master and slave (bytes) 239system.membus.data_through_bus 26624 # Total data (bytes) 240system.membus.snoop_data_through_bus 0 # Total snoop data (bytes) 241system.membus.reqLayer0.occupancy 505000 # Layer occupancy (ticks) 242system.membus.reqLayer0.utilization 2.6 # Layer utilization (%) 243system.membus.respLayer1.occupancy 3897000 # Layer occupancy (ticks) 244system.membus.respLayer1.utilization 19.7 # Layer utilization (%) 245system.cpu_clk_domain.clock 500 # Clock period in ticks 246system.cpu.branchPred.lookups 3423 # Number of BP lookups 247system.cpu.branchPred.condPredicted 3423 # Number of conditional branches predicted 248system.cpu.branchPred.condIncorrect 535 # Number of conditional branches incorrect 249system.cpu.branchPred.BTBLookups 2544 # Number of BTB lookups 250system.cpu.branchPred.BTBHits 864 # Number of BTB hits 251system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 252system.cpu.branchPred.BTBHitPct 33.962264 # BTB Hit Percentage 253system.cpu.branchPred.usedRAS 247 # Number of times the RAS was used to get a target. 254system.cpu.branchPred.RASInCorrect 76 # Number of incorrect RAS predictions. 255system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks 256system.cpu.workload.num_syscalls 11 # Number of system calls 257system.cpu.numCycles 39489 # number of cpu cycles simulated 258system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 259system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 260system.cpu.fetch.icacheStallCycles 10915 # Number of cycles fetch is stalled on an Icache miss 261system.cpu.fetch.Insts 15528 # Number of instructions fetch has processed 262system.cpu.fetch.Branches 3423 # Number of branches that fetch encountered 263system.cpu.fetch.predictedBranches 1111 # Number of branches that fetch has predicted taken 264system.cpu.fetch.Cycles 9222 # Number of cycles fetch has run and was not squashing or blocked 265system.cpu.fetch.SquashCycles 1202 # Number of cycles fetch has spent squashing 266system.cpu.fetch.MiscStallCycles 54 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 267system.cpu.fetch.PendingTrapStallCycles 1088 # Number of stall cycles due to pending traps 268system.cpu.fetch.PendingQuiesceStallCycles 13 # Number of stall cycles due to pending quiesce instructions 269system.cpu.fetch.CacheLines 2168 # Number of cache lines fetched 270system.cpu.fetch.IcacheSquashes 278 # Number of outstanding Icache misses that were squashed 271system.cpu.fetch.rateDist::samples 21893 # Number of instructions fetched each cycle (Total) 272system.cpu.fetch.rateDist::mean 1.270406 # Number of instructions fetched each cycle (Total) 273system.cpu.fetch.rateDist::stdev 2.764504 # Number of instructions fetched each cycle (Total) 274system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 275system.cpu.fetch.rateDist::0 17618 80.47% 80.47% # Number of instructions fetched each cycle (Total) 276system.cpu.fetch.rateDist::1 236 1.08% 81.55% # Number of instructions fetched each cycle (Total) 277system.cpu.fetch.rateDist::2 174 0.79% 82.35% # Number of instructions fetched each cycle (Total) 278system.cpu.fetch.rateDist::3 259 1.18% 83.53% # Number of instructions fetched each cycle (Total) 279system.cpu.fetch.rateDist::4 208 0.95% 84.48% # Number of instructions fetched each cycle (Total) 280system.cpu.fetch.rateDist::5 227 1.04% 85.52% # Number of instructions fetched each cycle (Total) 281system.cpu.fetch.rateDist::6 339 1.55% 87.06% # Number of instructions fetched each cycle (Total) 282system.cpu.fetch.rateDist::7 205 0.94% 88.00% # Number of instructions fetched each cycle (Total) 283system.cpu.fetch.rateDist::8 2627 12.00% 100.00% # Number of instructions fetched each cycle (Total) 284system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 285system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 286system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 287system.cpu.fetch.rateDist::total 21893 # Number of instructions fetched each cycle (Total) 288system.cpu.fetch.branchRate 0.086682 # Number of branch fetches per cycle 289system.cpu.fetch.rate 0.393223 # Number of inst fetches per cycle 290system.cpu.decode.IdleCycles 10660 # Number of cycles decode is idle 291system.cpu.decode.BlockedCycles 6840 # Number of cycles decode is blocked 292system.cpu.decode.RunCycles 3336 # Number of cycles decode is running 293system.cpu.decode.UnblockCycles 456 # Number of cycles decode is unblocking 294system.cpu.decode.SquashCycles 601 # Number of cycles decode is squashing 295system.cpu.decode.DecodedInsts 25755 # Number of instructions handled by decode 296system.cpu.rename.SquashCycles 601 # Number of cycles rename is squashing 297system.cpu.rename.IdleCycles 10929 # Number of cycles rename is idle 298system.cpu.rename.BlockCycles 2194 # Number of cycles rename is blocking 299system.cpu.rename.serializeStallCycles 719 # count of cycles rename stalled for serializing inst 300system.cpu.rename.RunCycles 3480 # Number of cycles rename is running 301system.cpu.rename.UnblockCycles 3970 # Number of cycles rename is unblocking 302system.cpu.rename.RenamedInsts 24219 # Number of instructions processed by rename 303system.cpu.rename.ROBFullEvents 12 # Number of times rename has blocked due to ROB full 304system.cpu.rename.IQFullEvents 93 # Number of times rename has blocked due to IQ full 305system.cpu.rename.SQFullEvents 3820 # Number of times rename has blocked due to SQ full 306system.cpu.rename.RenamedOperands 27591 # Number of destination operands rename has renamed 307system.cpu.rename.RenameLookups 59364 # Number of register rename lookups that rename has made 308system.cpu.rename.int_rename_lookups 33558 # Number of integer rename lookups 309system.cpu.rename.fp_rename_lookups 4 # Number of floating rename lookups 310system.cpu.rename.CommittedMaps 11063 # Number of HB maps that are committed 311system.cpu.rename.UndoneMaps 16528 # Number of HB maps that are undone due to squashing 312system.cpu.rename.serializingInsts 29 # count of serializing insts renamed 313system.cpu.rename.tempSerializingInsts 29 # count of temporary serializing insts renamed 314system.cpu.rename.skidInsts 1503 # count of insts added to the skid buffer 315system.cpu.memDep0.insertedLoads 2441 # Number of loads inserted to the mem dependence unit. 316system.cpu.memDep0.insertedStores 1612 # Number of stores inserted to the mem dependence unit. 317system.cpu.memDep0.conflictingLoads 22 # Number of conflicting loads. 318system.cpu.memDep0.conflictingStores 6 # Number of conflicting stores. 319system.cpu.iq.iqInstsAdded 21443 # Number of instructions added to the IQ (excludes non-spec) 320system.cpu.iq.iqNonSpecInstsAdded 25 # Number of non-speculative instructions added to the IQ 321system.cpu.iq.iqInstsIssued 17897 # Number of instructions issued 322system.cpu.iq.iqSquashedInstsIssued 80 # Number of squashed instructions issued 323system.cpu.iq.iqSquashedInstsExamined 11052 # Number of squashed instructions iterated over during squash; mainly for profiling 324system.cpu.iq.iqSquashedOperandsExamined 16525 # Number of squashed operands that are examined and possibly removed from graph 325system.cpu.iq.iqSquashedNonSpecRemoved 13 # Number of squashed non-spec instructions that were removed 326system.cpu.iq.issued_per_cycle::samples 21893 # Number of insts issued each cycle 327system.cpu.iq.issued_per_cycle::mean 0.817476 # Number of insts issued each cycle 328system.cpu.iq.issued_per_cycle::stdev 1.773238 # Number of insts issued each cycle 329system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 330system.cpu.iq.issued_per_cycle::0 16772 76.61% 76.61% # Number of insts issued each cycle 331system.cpu.iq.issued_per_cycle::1 1137 5.19% 81.80% # Number of insts issued each cycle 332system.cpu.iq.issued_per_cycle::2 886 4.05% 85.85% # Number of insts issued each cycle 333system.cpu.iq.issued_per_cycle::3 636 2.91% 88.75% # Number of insts issued each cycle 334system.cpu.iq.issued_per_cycle::4 833 3.80% 92.56% # Number of insts issued each cycle 335system.cpu.iq.issued_per_cycle::5 590 2.69% 95.25% # Number of insts issued each cycle 336system.cpu.iq.issued_per_cycle::6 599 2.74% 97.99% # Number of insts issued each cycle 337system.cpu.iq.issued_per_cycle::7 316 1.44% 99.43% # Number of insts issued each cycle 338system.cpu.iq.issued_per_cycle::8 124 0.57% 100.00% # Number of insts issued each cycle 339system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 340system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 341system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 342system.cpu.iq.issued_per_cycle::total 21893 # Number of insts issued each cycle 343system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 344system.cpu.iq.fu_full::IntAlu 174 77.68% 77.68% # attempts to use FU when none available 345system.cpu.iq.fu_full::IntMult 0 0.00% 77.68% # attempts to use FU when none available 346system.cpu.iq.fu_full::IntDiv 0 0.00% 77.68% # attempts to use FU when none available 347system.cpu.iq.fu_full::FloatAdd 0 0.00% 77.68% # attempts to use FU when none available 348system.cpu.iq.fu_full::FloatCmp 0 0.00% 77.68% # attempts to use FU when none available 349system.cpu.iq.fu_full::FloatCvt 0 0.00% 77.68% # attempts to use FU when none available 350system.cpu.iq.fu_full::FloatMult 0 0.00% 77.68% # attempts to use FU when none available 351system.cpu.iq.fu_full::FloatDiv 0 0.00% 77.68% # attempts to use FU when none available 352system.cpu.iq.fu_full::FloatSqrt 0 0.00% 77.68% # attempts to use FU when none available 353system.cpu.iq.fu_full::SimdAdd 0 0.00% 77.68% # attempts to use FU when none available 354system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 77.68% # attempts to use FU when none available 355system.cpu.iq.fu_full::SimdAlu 0 0.00% 77.68% # attempts to use FU when none available 356system.cpu.iq.fu_full::SimdCmp 0 0.00% 77.68% # attempts to use FU when none available 357system.cpu.iq.fu_full::SimdCvt 0 0.00% 77.68% # attempts to use FU when none available 358system.cpu.iq.fu_full::SimdMisc 0 0.00% 77.68% # attempts to use FU when none available 359system.cpu.iq.fu_full::SimdMult 0 0.00% 77.68% # attempts to use FU when none available 360system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 77.68% # attempts to use FU when none available 361system.cpu.iq.fu_full::SimdShift 0 0.00% 77.68% # attempts to use FU when none available 362system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 77.68% # attempts to use FU when none available 363system.cpu.iq.fu_full::SimdSqrt 0 0.00% 77.68% # attempts to use FU when none available 364system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 77.68% # attempts to use FU when none available 365system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 77.68% # attempts to use FU when none available 366system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 77.68% # attempts to use FU when none available 367system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 77.68% # attempts to use FU when none available 368system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 77.68% # attempts to use FU when none available 369system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 77.68% # attempts to use FU when none available 370system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 77.68% # attempts to use FU when none available 371system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 77.68% # attempts to use FU when none available 372system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 77.68% # attempts to use FU when none available 373system.cpu.iq.fu_full::MemRead 31 13.84% 91.52% # attempts to use FU when none available 374system.cpu.iq.fu_full::MemWrite 19 8.48% 100.00% # attempts to use FU when none available 375system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 376system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 377system.cpu.iq.FU_type_0::No_OpClass 3 0.02% 0.02% # Type of FU issued 378system.cpu.iq.FU_type_0::IntAlu 14382 80.36% 80.38% # Type of FU issued 379system.cpu.iq.FU_type_0::IntMult 4 0.02% 80.40% # Type of FU issued 380system.cpu.iq.FU_type_0::IntDiv 7 0.04% 80.44% # Type of FU issued 381system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 80.44% # Type of FU issued 382system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 80.44% # Type of FU issued 383system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 80.44% # Type of FU issued 384system.cpu.iq.FU_type_0::FloatMult 0 0.00% 80.44% # Type of FU issued 385system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 80.44% # Type of FU issued 386system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 80.44% # Type of FU issued 387system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 80.44% # Type of FU issued 388system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 80.44% # Type of FU issued 389system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 80.44% # Type of FU issued 390system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 80.44% # Type of FU issued 391system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 80.44% # Type of FU issued 392system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 80.44% # Type of FU issued 393system.cpu.iq.FU_type_0::SimdMult 0 0.00% 80.44% # Type of FU issued 394system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 80.44% # Type of FU issued 395system.cpu.iq.FU_type_0::SimdShift 0 0.00% 80.44% # Type of FU issued 396system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 80.44% # Type of FU issued 397system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 80.44% # Type of FU issued 398system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 80.44% # Type of FU issued 399system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 80.44% # Type of FU issued 400system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 80.44% # Type of FU issued 401system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 80.44% # Type of FU issued 402system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 80.44% # Type of FU issued 403system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 80.44% # Type of FU issued 404system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 80.44% # Type of FU issued 405system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 80.44% # Type of FU issued 406system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 80.44% # Type of FU issued 407system.cpu.iq.FU_type_0::MemRead 2122 11.86% 92.29% # Type of FU issued 408system.cpu.iq.FU_type_0::MemWrite 1379 7.71% 100.00% # Type of FU issued 409system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 410system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 411system.cpu.iq.FU_type_0::total 17897 # Type of FU issued 412system.cpu.iq.rate 0.453215 # Inst issue rate 413system.cpu.iq.fu_busy_cnt 224 # FU busy when requested 414system.cpu.iq.fu_busy_rate 0.012516 # FU busy rate (busy events/executed inst) 415system.cpu.iq.int_inst_queue_reads 57983 # Number of integer instruction queue reads 416system.cpu.iq.int_inst_queue_writes 32531 # Number of integer instruction queue writes 417system.cpu.iq.int_inst_queue_wakeup_accesses 16370 # Number of integer instruction queue wakeup accesses 418system.cpu.iq.fp_inst_queue_reads 8 # Number of floating instruction queue reads 419system.cpu.iq.fp_inst_queue_writes 4 # Number of floating instruction queue writes 420system.cpu.iq.fp_inst_queue_wakeup_accesses 4 # Number of floating instruction queue wakeup accesses 421system.cpu.iq.int_alu_accesses 18114 # Number of integer alu accesses 422system.cpu.iq.fp_alu_accesses 4 # Number of floating point alu accesses 423system.cpu.iew.lsq.thread0.forwLoads 228 # Number of loads that had data forwarded from stores 424system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 425system.cpu.iew.lsq.thread0.squashedLoads 1388 # Number of loads squashed 426system.cpu.iew.lsq.thread0.ignoredResponses 11 # Number of memory responses ignored because the instruction is squashed 427system.cpu.iew.lsq.thread0.memOrderViolation 16 # Number of memory ordering violations 428system.cpu.iew.lsq.thread0.squashedStores 677 # Number of stores squashed 429system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 430system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 431system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 432system.cpu.iew.lsq.thread0.cacheBlocked 18 # Number of times an access to memory failed due to the cache being blocked 433system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 434system.cpu.iew.iewSquashCycles 601 # Number of cycles IEW is squashing 435system.cpu.iew.iewBlockCycles 1862 # Number of cycles IEW is blocking 436system.cpu.iew.iewUnblockCycles 54 # Number of cycles IEW is unblocking 437system.cpu.iew.iewDispatchedInsts 21468 # Number of instructions dispatched to IQ 438system.cpu.iew.iewDispSquashedInsts 32 # Number of squashed instructions skipped by dispatch 439system.cpu.iew.iewDispLoadInsts 2441 # Number of dispatched load instructions 440system.cpu.iew.iewDispStoreInsts 1612 # Number of dispatched store instructions 441system.cpu.iew.iewDispNonSpecInsts 25 # Number of dispatched non-speculative instructions 442system.cpu.iew.iewIQFullEvents 6 # Number of times the IQ has become full, causing a stall 443system.cpu.iew.iewLSQFullEvents 46 # Number of times the LSQ has become full, causing a stall 444system.cpu.iew.memOrderViolationEvents 16 # Number of memory order violations 445system.cpu.iew.predictedTakenIncorrect 125 # Number of branches that were predicted taken incorrectly 446system.cpu.iew.predictedNotTakenIncorrect 570 # Number of branches that were predicted not taken incorrectly 447system.cpu.iew.branchMispredicts 695 # Number of branch mispredicts detected at execute 448system.cpu.iew.iewExecutedInsts 16926 # Number of executed instructions 449system.cpu.iew.iewExecLoadInsts 1969 # Number of load instructions executed 450system.cpu.iew.iewExecSquashedInsts 971 # Number of squashed instructions skipped in execute 451system.cpu.iew.exec_swp 0 # number of swp insts executed 452system.cpu.iew.exec_nop 0 # number of nop insts executed 453system.cpu.iew.exec_refs 3251 # number of memory reference insts executed 454system.cpu.iew.exec_branches 1662 # Number of branches executed 455system.cpu.iew.exec_stores 1282 # Number of stores executed 456system.cpu.iew.exec_rate 0.428626 # Inst execution rate 457system.cpu.iew.wb_sent 16636 # cumulative count of insts sent to commit 458system.cpu.iew.wb_count 16374 # cumulative count of insts written-back 459system.cpu.iew.wb_producers 11006 # num instructions producing a value 460system.cpu.iew.wb_consumers 17135 # num instructions consuming a value 461system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 462system.cpu.iew.wb_rate 0.414647 # insts written-back per cycle 463system.cpu.iew.wb_fanout 0.642311 # average fanout of values written-back 464system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 465system.cpu.commit.commitSquashedInsts 11720 # The number of squashed insts skipped by commit 466system.cpu.commit.commitNonSpecStalls 12 # The number of times commit has been forced to stall to communicate backwards 467system.cpu.commit.branchMispredicts 588 # The number of times a branch was mispredicted 468system.cpu.commit.committed_per_cycle::samples 19925 # Number of insts commited each cycle 469system.cpu.commit.committed_per_cycle::mean 0.489184 # Number of insts commited each cycle 470system.cpu.commit.committed_per_cycle::stdev 1.394250 # Number of insts commited each cycle 471system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 472system.cpu.commit.committed_per_cycle::0 16685 83.74% 83.74% # Number of insts commited each cycle 473system.cpu.commit.committed_per_cycle::1 1003 5.03% 88.77% # Number of insts commited each cycle 474system.cpu.commit.committed_per_cycle::2 547 2.75% 91.52% # Number of insts commited each cycle 475system.cpu.commit.committed_per_cycle::3 737 3.70% 95.22% # Number of insts commited each cycle 476system.cpu.commit.committed_per_cycle::4 365 1.83% 97.05% # Number of insts commited each cycle 477system.cpu.commit.committed_per_cycle::5 142 0.71% 97.76% # Number of insts commited each cycle 478system.cpu.commit.committed_per_cycle::6 113 0.57% 98.33% # Number of insts commited each cycle 479system.cpu.commit.committed_per_cycle::7 73 0.37% 98.70% # Number of insts commited each cycle 480system.cpu.commit.committed_per_cycle::8 260 1.30% 100.00% # Number of insts commited each cycle 481system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 482system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 483system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 484system.cpu.commit.committed_per_cycle::total 19925 # Number of insts commited each cycle 485system.cpu.commit.committedInsts 5380 # Number of instructions committed 486system.cpu.commit.committedOps 9747 # Number of ops (including micro ops) committed 487system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 488system.cpu.commit.refs 1988 # Number of memory references committed 489system.cpu.commit.loads 1053 # Number of loads committed 490system.cpu.commit.membars 0 # Number of memory barriers committed 491system.cpu.commit.branches 1208 # Number of branches committed 492system.cpu.commit.fp_insts 0 # Number of committed floating point instructions. 493system.cpu.commit.int_insts 9653 # Number of committed integer instructions. 494system.cpu.commit.function_calls 106 # Number of function calls committed. 495system.cpu.commit.op_class_0::No_OpClass 1 0.01% 0.01% # Class of committed instruction 496system.cpu.commit.op_class_0::IntAlu 7748 79.49% 79.50% # Class of committed instruction 497system.cpu.commit.op_class_0::IntMult 3 0.03% 79.53% # Class of committed instruction 498system.cpu.commit.op_class_0::IntDiv 7 0.07% 79.60% # Class of committed instruction 499system.cpu.commit.op_class_0::FloatAdd 0 0.00% 79.60% # Class of committed instruction 500system.cpu.commit.op_class_0::FloatCmp 0 0.00% 79.60% # Class of committed instruction 501system.cpu.commit.op_class_0::FloatCvt 0 0.00% 79.60% # Class of committed instruction 502system.cpu.commit.op_class_0::FloatMult 0 0.00% 79.60% # Class of committed instruction 503system.cpu.commit.op_class_0::FloatDiv 0 0.00% 79.60% # Class of committed instruction 504system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 79.60% # Class of committed instruction 505system.cpu.commit.op_class_0::SimdAdd 0 0.00% 79.60% # Class of committed instruction 506system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 79.60% # Class of committed instruction 507system.cpu.commit.op_class_0::SimdAlu 0 0.00% 79.60% # Class of committed instruction 508system.cpu.commit.op_class_0::SimdCmp 0 0.00% 79.60% # Class of committed instruction 509system.cpu.commit.op_class_0::SimdCvt 0 0.00% 79.60% # Class of committed instruction 510system.cpu.commit.op_class_0::SimdMisc 0 0.00% 79.60% # Class of committed instruction 511system.cpu.commit.op_class_0::SimdMult 0 0.00% 79.60% # Class of committed instruction 512system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 79.60% # Class of committed instruction 513system.cpu.commit.op_class_0::SimdShift 0 0.00% 79.60% # Class of committed instruction 514system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 79.60% # Class of committed instruction 515system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 79.60% # Class of committed instruction 516system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 79.60% # Class of committed instruction 517system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 79.60% # Class of committed instruction 518system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 79.60% # Class of committed instruction 519system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 79.60% # Class of committed instruction 520system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 79.60% # Class of committed instruction 521system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 79.60% # Class of committed instruction 522system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 79.60% # Class of committed instruction 523system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 79.60% # Class of committed instruction 524system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 79.60% # Class of committed instruction 525system.cpu.commit.op_class_0::MemRead 1053 10.80% 90.41% # Class of committed instruction 526system.cpu.commit.op_class_0::MemWrite 935 9.59% 100.00% # Class of committed instruction 527system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 528system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 529system.cpu.commit.op_class_0::total 9747 # Class of committed instruction 530system.cpu.commit.bw_lim_events 260 # number cycles where commit BW limit reached 531system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 532system.cpu.rob.rob_reads 41132 # The number of ROB reads 533system.cpu.rob.rob_writes 44928 # The number of ROB writes 534system.cpu.timesIdled 158 # Number of times that the entire CPU went into an idle state and unscheduled itself 535system.cpu.idleCycles 17596 # Total number of cycles that the CPU has spent unscheduled due to idling 536system.cpu.committedInsts 5380 # Number of Instructions Simulated 537system.cpu.committedOps 9747 # Number of Ops (including micro ops) Simulated 538system.cpu.cpi 7.339963 # CPI: Cycles Per Instruction 539system.cpu.cpi_total 7.339963 # CPI: Total CPI of All Threads 540system.cpu.ipc 0.136240 # IPC: Instructions Per Cycle 541system.cpu.ipc_total 0.136240 # IPC: Total IPC of All Threads 542system.cpu.int_regfile_reads 21340 # number of integer regfile reads 543system.cpu.int_regfile_writes 13120 # number of integer regfile writes 544system.cpu.fp_regfile_reads 4 # number of floating regfile reads 545system.cpu.cc_regfile_reads 8069 # number of cc regfile reads 546system.cpu.cc_regfile_writes 5036 # number of cc regfile writes 547system.cpu.misc_regfile_reads 7491 # number of misc regfile reads 548system.cpu.misc_regfile_writes 1 # number of misc regfile writes 549system.cpu.toL2Bus.throughput 1351701783 # Throughput (bytes/s) 550system.cpu.toL2Bus.trans_dist::ReadReq 340 # Transaction distribution 551system.cpu.toL2Bus.trans_dist::ReadResp 339 # Transaction distribution 552system.cpu.toL2Bus.trans_dist::ReadExReq 78 # Transaction distribution 553system.cpu.toL2Bus.trans_dist::ReadExResp 78 # Transaction distribution 554system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 552 # Packet count per connected master and slave (bytes) 555system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 283 # Packet count per connected master and slave (bytes) 556system.cpu.toL2Bus.pkt_count::total 835 # Packet count per connected master and slave (bytes) 557system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 17664 # Cumulative packet size per connected master and slave (bytes) 558system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9024 # Cumulative packet size per connected master and slave (bytes) 559system.cpu.toL2Bus.tot_pkt_size::total 26688 # Cumulative packet size per connected master and slave (bytes) 560system.cpu.toL2Bus.data_through_bus 26688 # Total data (bytes) 561system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes) 562system.cpu.toL2Bus.reqLayer0.occupancy 209000 # Layer occupancy (ticks) 563system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%) 564system.cpu.toL2Bus.respLayer0.occupancy 462750 # Layer occupancy (ticks) 565system.cpu.toL2Bus.respLayer0.utilization 2.3 # Layer utilization (%) 566system.cpu.toL2Bus.respLayer1.occupancy 234250 # Layer occupancy (ticks) 567system.cpu.toL2Bus.respLayer1.utilization 1.2 # Layer utilization (%) 568system.cpu.icache.tags.replacements 0 # number of replacements 569system.cpu.icache.tags.tagsinuse 131.753616 # Cycle average of tags in use 570system.cpu.icache.tags.total_refs 1800 # Total number of references to valid blocks. 571system.cpu.icache.tags.sampled_refs 276 # Sample count of references to valid blocks. 572system.cpu.icache.tags.avg_refs 6.521739 # Average number of references to valid blocks. 573system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 574system.cpu.icache.tags.occ_blocks::cpu.inst 131.753616 # Average occupied blocks per requestor 575system.cpu.icache.tags.occ_percent::cpu.inst 0.064333 # Average percentage of cache occupancy 576system.cpu.icache.tags.occ_percent::total 0.064333 # Average percentage of cache occupancy 577system.cpu.icache.tags.occ_task_id_blocks::1024 276 # Occupied blocks per task id 578system.cpu.icache.tags.age_task_id_blocks_1024::0 155 # Occupied blocks per task id 579system.cpu.icache.tags.age_task_id_blocks_1024::1 121 # Occupied blocks per task id 580system.cpu.icache.tags.occ_task_id_percent::1024 0.134766 # Percentage of cache occupancy per task id 581system.cpu.icache.tags.tag_accesses 4612 # Number of tag accesses 582system.cpu.icache.tags.data_accesses 4612 # Number of data accesses 583system.cpu.icache.ReadReq_hits::cpu.inst 1800 # number of ReadReq hits 584system.cpu.icache.ReadReq_hits::total 1800 # number of ReadReq hits 585system.cpu.icache.demand_hits::cpu.inst 1800 # number of demand (read+write) hits 586system.cpu.icache.demand_hits::total 1800 # number of demand (read+write) hits 587system.cpu.icache.overall_hits::cpu.inst 1800 # number of overall hits 588system.cpu.icache.overall_hits::total 1800 # number of overall hits 589system.cpu.icache.ReadReq_misses::cpu.inst 368 # number of ReadReq misses 590system.cpu.icache.ReadReq_misses::total 368 # number of ReadReq misses 591system.cpu.icache.demand_misses::cpu.inst 368 # number of demand (read+write) misses 592system.cpu.icache.demand_misses::total 368 # number of demand (read+write) misses 593system.cpu.icache.overall_misses::cpu.inst 368 # number of overall misses 594system.cpu.icache.overall_misses::total 368 # number of overall misses 595system.cpu.icache.ReadReq_miss_latency::cpu.inst 25386000 # number of ReadReq miss cycles 596system.cpu.icache.ReadReq_miss_latency::total 25386000 # number of ReadReq miss cycles 597system.cpu.icache.demand_miss_latency::cpu.inst 25386000 # number of demand (read+write) miss cycles 598system.cpu.icache.demand_miss_latency::total 25386000 # number of demand (read+write) miss cycles 599system.cpu.icache.overall_miss_latency::cpu.inst 25386000 # number of overall miss cycles 600system.cpu.icache.overall_miss_latency::total 25386000 # number of overall miss cycles 601system.cpu.icache.ReadReq_accesses::cpu.inst 2168 # number of ReadReq accesses(hits+misses) 602system.cpu.icache.ReadReq_accesses::total 2168 # number of ReadReq accesses(hits+misses) 603system.cpu.icache.demand_accesses::cpu.inst 2168 # number of demand (read+write) accesses 604system.cpu.icache.demand_accesses::total 2168 # number of demand (read+write) accesses 605system.cpu.icache.overall_accesses::cpu.inst 2168 # number of overall (read+write) accesses 606system.cpu.icache.overall_accesses::total 2168 # number of overall (read+write) accesses 607system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.169742 # miss rate for ReadReq accesses 608system.cpu.icache.ReadReq_miss_rate::total 0.169742 # miss rate for ReadReq accesses 609system.cpu.icache.demand_miss_rate::cpu.inst 0.169742 # miss rate for demand accesses 610system.cpu.icache.demand_miss_rate::total 0.169742 # miss rate for demand accesses 611system.cpu.icache.overall_miss_rate::cpu.inst 0.169742 # miss rate for overall accesses 612system.cpu.icache.overall_miss_rate::total 0.169742 # miss rate for overall accesses 613system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 68983.695652 # average ReadReq miss latency 614system.cpu.icache.ReadReq_avg_miss_latency::total 68983.695652 # average ReadReq miss latency 615system.cpu.icache.demand_avg_miss_latency::cpu.inst 68983.695652 # average overall miss latency 616system.cpu.icache.demand_avg_miss_latency::total 68983.695652 # average overall miss latency 617system.cpu.icache.overall_avg_miss_latency::cpu.inst 68983.695652 # average overall miss latency 618system.cpu.icache.overall_avg_miss_latency::total 68983.695652 # average overall miss latency 619system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 620system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 621system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked 622system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 623system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 624system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 625system.cpu.icache.fast_writes 0 # number of fast writes performed 626system.cpu.icache.cache_copies 0 # number of cache copies performed 627system.cpu.icache.ReadReq_mshr_hits::cpu.inst 92 # number of ReadReq MSHR hits 628system.cpu.icache.ReadReq_mshr_hits::total 92 # number of ReadReq MSHR hits 629system.cpu.icache.demand_mshr_hits::cpu.inst 92 # number of demand (read+write) MSHR hits 630system.cpu.icache.demand_mshr_hits::total 92 # number of demand (read+write) MSHR hits 631system.cpu.icache.overall_mshr_hits::cpu.inst 92 # number of overall MSHR hits 632system.cpu.icache.overall_mshr_hits::total 92 # number of overall MSHR hits 633system.cpu.icache.ReadReq_mshr_misses::cpu.inst 276 # number of ReadReq MSHR misses 634system.cpu.icache.ReadReq_mshr_misses::total 276 # number of ReadReq MSHR misses 635system.cpu.icache.demand_mshr_misses::cpu.inst 276 # number of demand (read+write) MSHR misses 636system.cpu.icache.demand_mshr_misses::total 276 # number of demand (read+write) MSHR misses 637system.cpu.icache.overall_mshr_misses::cpu.inst 276 # number of overall MSHR misses 638system.cpu.icache.overall_mshr_misses::total 276 # number of overall MSHR misses 639system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 19887250 # number of ReadReq MSHR miss cycles 640system.cpu.icache.ReadReq_mshr_miss_latency::total 19887250 # number of ReadReq MSHR miss cycles 641system.cpu.icache.demand_mshr_miss_latency::cpu.inst 19887250 # number of demand (read+write) MSHR miss cycles 642system.cpu.icache.demand_mshr_miss_latency::total 19887250 # number of demand (read+write) MSHR miss cycles 643system.cpu.icache.overall_mshr_miss_latency::cpu.inst 19887250 # number of overall MSHR miss cycles 644system.cpu.icache.overall_mshr_miss_latency::total 19887250 # number of overall MSHR miss cycles 645system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.127306 # mshr miss rate for ReadReq accesses 646system.cpu.icache.ReadReq_mshr_miss_rate::total 0.127306 # mshr miss rate for ReadReq accesses 647system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.127306 # mshr miss rate for demand accesses 648system.cpu.icache.demand_mshr_miss_rate::total 0.127306 # mshr miss rate for demand accesses 649system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.127306 # mshr miss rate for overall accesses 650system.cpu.icache.overall_mshr_miss_rate::total 0.127306 # mshr miss rate for overall accesses 651system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 72055.253623 # average ReadReq mshr miss latency 652system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 72055.253623 # average ReadReq mshr miss latency 653system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 72055.253623 # average overall mshr miss latency 654system.cpu.icache.demand_avg_mshr_miss_latency::total 72055.253623 # average overall mshr miss latency 655system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 72055.253623 # average overall mshr miss latency 656system.cpu.icache.overall_avg_mshr_miss_latency::total 72055.253623 # average overall mshr miss latency 657system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 658system.cpu.l2cache.tags.replacements 0 # number of replacements 659system.cpu.l2cache.tags.tagsinuse 163.478116 # Cycle average of tags in use 660system.cpu.l2cache.tags.total_refs 1 # Total number of references to valid blocks. 661system.cpu.l2cache.tags.sampled_refs 338 # Sample count of references to valid blocks. 662system.cpu.l2cache.tags.avg_refs 0.002959 # Average number of references to valid blocks. 663system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 664system.cpu.l2cache.tags.occ_blocks::cpu.inst 131.827183 # Average occupied blocks per requestor 665system.cpu.l2cache.tags.occ_blocks::cpu.data 31.650934 # Average occupied blocks per requestor 666system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004023 # Average percentage of cache occupancy 667system.cpu.l2cache.tags.occ_percent::cpu.data 0.000966 # Average percentage of cache occupancy 668system.cpu.l2cache.tags.occ_percent::total 0.004989 # Average percentage of cache occupancy 669system.cpu.l2cache.tags.occ_task_id_blocks::1024 338 # Occupied blocks per task id 670system.cpu.l2cache.tags.age_task_id_blocks_1024::0 189 # Occupied blocks per task id 671system.cpu.l2cache.tags.age_task_id_blocks_1024::1 149 # Occupied blocks per task id 672system.cpu.l2cache.tags.occ_task_id_percent::1024 0.010315 # Percentage of cache occupancy per task id 673system.cpu.l2cache.tags.tag_accesses 3760 # Number of tag accesses 674system.cpu.l2cache.tags.data_accesses 3760 # Number of data accesses 675system.cpu.l2cache.ReadReq_hits::cpu.inst 1 # number of ReadReq hits 676system.cpu.l2cache.ReadReq_hits::total 1 # number of ReadReq hits 677system.cpu.l2cache.demand_hits::cpu.inst 1 # number of demand (read+write) hits 678system.cpu.l2cache.demand_hits::total 1 # number of demand (read+write) hits 679system.cpu.l2cache.overall_hits::cpu.inst 1 # number of overall hits 680system.cpu.l2cache.overall_hits::total 1 # number of overall hits 681system.cpu.l2cache.ReadReq_misses::cpu.inst 275 # number of ReadReq misses 682system.cpu.l2cache.ReadReq_misses::cpu.data 64 # number of ReadReq misses 683system.cpu.l2cache.ReadReq_misses::total 339 # number of ReadReq misses 684system.cpu.l2cache.ReadExReq_misses::cpu.data 78 # number of ReadExReq misses 685system.cpu.l2cache.ReadExReq_misses::total 78 # number of ReadExReq misses 686system.cpu.l2cache.demand_misses::cpu.inst 275 # number of demand (read+write) misses 687system.cpu.l2cache.demand_misses::cpu.data 142 # number of demand (read+write) misses 688system.cpu.l2cache.demand_misses::total 417 # number of demand (read+write) misses 689system.cpu.l2cache.overall_misses::cpu.inst 275 # number of overall misses 690system.cpu.l2cache.overall_misses::cpu.data 142 # number of overall misses 691system.cpu.l2cache.overall_misses::total 417 # number of overall misses 692system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 19600750 # number of ReadReq miss cycles 693system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4946500 # number of ReadReq miss cycles 694system.cpu.l2cache.ReadReq_miss_latency::total 24547250 # number of ReadReq miss cycles 695system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5508750 # number of ReadExReq miss cycles 696system.cpu.l2cache.ReadExReq_miss_latency::total 5508750 # number of ReadExReq miss cycles 697system.cpu.l2cache.demand_miss_latency::cpu.inst 19600750 # number of demand (read+write) miss cycles 698system.cpu.l2cache.demand_miss_latency::cpu.data 10455250 # number of demand (read+write) miss cycles 699system.cpu.l2cache.demand_miss_latency::total 30056000 # number of demand (read+write) miss cycles 700system.cpu.l2cache.overall_miss_latency::cpu.inst 19600750 # number of overall miss cycles 701system.cpu.l2cache.overall_miss_latency::cpu.data 10455250 # number of overall miss cycles 702system.cpu.l2cache.overall_miss_latency::total 30056000 # number of overall miss cycles 703system.cpu.l2cache.ReadReq_accesses::cpu.inst 276 # number of ReadReq accesses(hits+misses) 704system.cpu.l2cache.ReadReq_accesses::cpu.data 64 # number of ReadReq accesses(hits+misses) 705system.cpu.l2cache.ReadReq_accesses::total 340 # number of ReadReq accesses(hits+misses) 706system.cpu.l2cache.ReadExReq_accesses::cpu.data 78 # number of ReadExReq accesses(hits+misses) 707system.cpu.l2cache.ReadExReq_accesses::total 78 # number of ReadExReq accesses(hits+misses) 708system.cpu.l2cache.demand_accesses::cpu.inst 276 # number of demand (read+write) accesses 709system.cpu.l2cache.demand_accesses::cpu.data 142 # number of demand (read+write) accesses 710system.cpu.l2cache.demand_accesses::total 418 # number of demand (read+write) accesses 711system.cpu.l2cache.overall_accesses::cpu.inst 276 # number of overall (read+write) accesses 712system.cpu.l2cache.overall_accesses::cpu.data 142 # number of overall (read+write) accesses 713system.cpu.l2cache.overall_accesses::total 418 # number of overall (read+write) accesses 714system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.996377 # miss rate for ReadReq accesses 715system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses 716system.cpu.l2cache.ReadReq_miss_rate::total 0.997059 # miss rate for ReadReq accesses 717system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 718system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 719system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996377 # miss rate for demand accesses 720system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses 721system.cpu.l2cache.demand_miss_rate::total 0.997608 # miss rate for demand accesses 722system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996377 # miss rate for overall accesses 723system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses 724system.cpu.l2cache.overall_miss_rate::total 0.997608 # miss rate for overall accesses 725system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 71275.454545 # average ReadReq miss latency 726system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 77289.062500 # average ReadReq miss latency 727system.cpu.l2cache.ReadReq_avg_miss_latency::total 72410.766962 # average ReadReq miss latency 728system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 70625 # average ReadExReq miss latency 729system.cpu.l2cache.ReadExReq_avg_miss_latency::total 70625 # average ReadExReq miss latency 730system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 71275.454545 # average overall miss latency 731system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73628.521127 # average overall miss latency 732system.cpu.l2cache.demand_avg_miss_latency::total 72076.738609 # average overall miss latency 733system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 71275.454545 # average overall miss latency 734system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73628.521127 # average overall miss latency 735system.cpu.l2cache.overall_avg_miss_latency::total 72076.738609 # average overall miss latency 736system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 737system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 738system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 739system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 740system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 741system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 742system.cpu.l2cache.fast_writes 0 # number of fast writes performed 743system.cpu.l2cache.cache_copies 0 # number of cache copies performed 744system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 275 # number of ReadReq MSHR misses 745system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 64 # number of ReadReq MSHR misses 746system.cpu.l2cache.ReadReq_mshr_misses::total 339 # number of ReadReq MSHR misses 747system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 78 # number of ReadExReq MSHR misses 748system.cpu.l2cache.ReadExReq_mshr_misses::total 78 # number of ReadExReq MSHR misses 749system.cpu.l2cache.demand_mshr_misses::cpu.inst 275 # number of demand (read+write) MSHR misses 750system.cpu.l2cache.demand_mshr_misses::cpu.data 142 # number of demand (read+write) MSHR misses 751system.cpu.l2cache.demand_mshr_misses::total 417 # number of demand (read+write) MSHR misses 752system.cpu.l2cache.overall_mshr_misses::cpu.inst 275 # number of overall MSHR misses 753system.cpu.l2cache.overall_mshr_misses::cpu.data 142 # number of overall MSHR misses 754system.cpu.l2cache.overall_mshr_misses::total 417 # number of overall MSHR misses 755system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 16144250 # number of ReadReq MSHR miss cycles 756system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 4156000 # number of ReadReq MSHR miss cycles 757system.cpu.l2cache.ReadReq_mshr_miss_latency::total 20300250 # number of ReadReq MSHR miss cycles 758system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4539250 # number of ReadExReq MSHR miss cycles 759system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4539250 # number of ReadExReq MSHR miss cycles 760system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 16144250 # number of demand (read+write) MSHR miss cycles 761system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8695250 # number of demand (read+write) MSHR miss cycles 762system.cpu.l2cache.demand_mshr_miss_latency::total 24839500 # number of demand (read+write) MSHR miss cycles 763system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 16144250 # number of overall MSHR miss cycles 764system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8695250 # number of overall MSHR miss cycles 765system.cpu.l2cache.overall_mshr_miss_latency::total 24839500 # number of overall MSHR miss cycles 766system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.996377 # mshr miss rate for ReadReq accesses 767system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses 768system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.997059 # mshr miss rate for ReadReq accesses 769system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 770system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 771system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996377 # mshr miss rate for demand accesses 772system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses 773system.cpu.l2cache.demand_mshr_miss_rate::total 0.997608 # mshr miss rate for demand accesses 774system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996377 # mshr miss rate for overall accesses 775system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses 776system.cpu.l2cache.overall_mshr_miss_rate::total 0.997608 # mshr miss rate for overall accesses 777system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 58706.363636 # average ReadReq mshr miss latency 778system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 64937.500000 # average ReadReq mshr miss latency 779system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 59882.743363 # average ReadReq mshr miss latency 780system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 58195.512821 # average ReadExReq mshr miss latency 781system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 58195.512821 # average ReadExReq mshr miss latency 782system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 58706.363636 # average overall mshr miss latency 783system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61234.154930 # average overall mshr miss latency 784system.cpu.l2cache.demand_avg_mshr_miss_latency::total 59567.146283 # average overall mshr miss latency 785system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 58706.363636 # average overall mshr miss latency 786system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61234.154930 # average overall mshr miss latency 787system.cpu.l2cache.overall_avg_mshr_miss_latency::total 59567.146283 # average overall mshr miss latency 788system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 789system.cpu.dcache.tags.replacements 0 # number of replacements 790system.cpu.dcache.tags.tagsinuse 82.450988 # Cycle average of tags in use 791system.cpu.dcache.tags.total_refs 2400 # Total number of references to valid blocks. 792system.cpu.dcache.tags.sampled_refs 141 # Sample count of references to valid blocks. 793system.cpu.dcache.tags.avg_refs 17.021277 # Average number of references to valid blocks. 794system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 795system.cpu.dcache.tags.occ_blocks::cpu.data 82.450988 # Average occupied blocks per requestor 796system.cpu.dcache.tags.occ_percent::cpu.data 0.020130 # Average percentage of cache occupancy 797system.cpu.dcache.tags.occ_percent::total 0.020130 # Average percentage of cache occupancy 798system.cpu.dcache.tags.occ_task_id_blocks::1024 141 # Occupied blocks per task id 799system.cpu.dcache.tags.age_task_id_blocks_1024::0 54 # Occupied blocks per task id 800system.cpu.dcache.tags.age_task_id_blocks_1024::1 87 # Occupied blocks per task id 801system.cpu.dcache.tags.occ_task_id_percent::1024 0.034424 # Percentage of cache occupancy per task id 802system.cpu.dcache.tags.tag_accesses 5369 # Number of tag accesses 803system.cpu.dcache.tags.data_accesses 5369 # Number of data accesses 804system.cpu.dcache.ReadReq_hits::cpu.data 1543 # number of ReadReq hits 805system.cpu.dcache.ReadReq_hits::total 1543 # number of ReadReq hits 806system.cpu.dcache.WriteReq_hits::cpu.data 857 # number of WriteReq hits 807system.cpu.dcache.WriteReq_hits::total 857 # number of WriteReq hits 808system.cpu.dcache.demand_hits::cpu.data 2400 # number of demand (read+write) hits 809system.cpu.dcache.demand_hits::total 2400 # number of demand (read+write) hits 810system.cpu.dcache.overall_hits::cpu.data 2400 # number of overall hits 811system.cpu.dcache.overall_hits::total 2400 # number of overall hits 812system.cpu.dcache.ReadReq_misses::cpu.data 136 # number of ReadReq misses 813system.cpu.dcache.ReadReq_misses::total 136 # number of ReadReq misses 814system.cpu.dcache.WriteReq_misses::cpu.data 78 # number of WriteReq misses 815system.cpu.dcache.WriteReq_misses::total 78 # number of WriteReq misses 816system.cpu.dcache.demand_misses::cpu.data 214 # number of demand (read+write) misses 817system.cpu.dcache.demand_misses::total 214 # number of demand (read+write) misses 818system.cpu.dcache.overall_misses::cpu.data 214 # number of overall misses 819system.cpu.dcache.overall_misses::total 214 # number of overall misses 820system.cpu.dcache.ReadReq_miss_latency::cpu.data 9815500 # number of ReadReq miss cycles 821system.cpu.dcache.ReadReq_miss_latency::total 9815500 # number of ReadReq miss cycles 822system.cpu.dcache.WriteReq_miss_latency::cpu.data 5769250 # number of WriteReq miss cycles 823system.cpu.dcache.WriteReq_miss_latency::total 5769250 # number of WriteReq miss cycles 824system.cpu.dcache.demand_miss_latency::cpu.data 15584750 # number of demand (read+write) miss cycles 825system.cpu.dcache.demand_miss_latency::total 15584750 # number of demand (read+write) miss cycles 826system.cpu.dcache.overall_miss_latency::cpu.data 15584750 # number of overall miss cycles 827system.cpu.dcache.overall_miss_latency::total 15584750 # number of overall miss cycles 828system.cpu.dcache.ReadReq_accesses::cpu.data 1679 # number of ReadReq accesses(hits+misses) 829system.cpu.dcache.ReadReq_accesses::total 1679 # number of ReadReq accesses(hits+misses) 830system.cpu.dcache.WriteReq_accesses::cpu.data 935 # number of WriteReq accesses(hits+misses) 831system.cpu.dcache.WriteReq_accesses::total 935 # number of WriteReq accesses(hits+misses) 832system.cpu.dcache.demand_accesses::cpu.data 2614 # number of demand (read+write) accesses 833system.cpu.dcache.demand_accesses::total 2614 # number of demand (read+write) accesses 834system.cpu.dcache.overall_accesses::cpu.data 2614 # number of overall (read+write) accesses 835system.cpu.dcache.overall_accesses::total 2614 # number of overall (read+write) accesses 836system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.081001 # miss rate for ReadReq accesses 837system.cpu.dcache.ReadReq_miss_rate::total 0.081001 # miss rate for ReadReq accesses 838system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.083422 # miss rate for WriteReq accesses 839system.cpu.dcache.WriteReq_miss_rate::total 0.083422 # miss rate for WriteReq accesses 840system.cpu.dcache.demand_miss_rate::cpu.data 0.081867 # miss rate for demand accesses 841system.cpu.dcache.demand_miss_rate::total 0.081867 # miss rate for demand accesses 842system.cpu.dcache.overall_miss_rate::cpu.data 0.081867 # miss rate for overall accesses 843system.cpu.dcache.overall_miss_rate::total 0.081867 # miss rate for overall accesses 844system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 72172.794118 # average ReadReq miss latency 845system.cpu.dcache.ReadReq_avg_miss_latency::total 72172.794118 # average ReadReq miss latency 846system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 73964.743590 # average WriteReq miss latency 847system.cpu.dcache.WriteReq_avg_miss_latency::total 73964.743590 # average WriteReq miss latency 848system.cpu.dcache.demand_avg_miss_latency::cpu.data 72825.934579 # average overall miss latency 849system.cpu.dcache.demand_avg_miss_latency::total 72825.934579 # average overall miss latency 850system.cpu.dcache.overall_avg_miss_latency::cpu.data 72825.934579 # average overall miss latency 851system.cpu.dcache.overall_avg_miss_latency::total 72825.934579 # average overall miss latency 852system.cpu.dcache.blocked_cycles::no_mshrs 201 # number of cycles access was blocked 853system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 854system.cpu.dcache.blocked::no_mshrs 5 # number of cycles access was blocked 855system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 856system.cpu.dcache.avg_blocked_cycles::no_mshrs 40.200000 # average number of cycles each access was blocked 857system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 858system.cpu.dcache.fast_writes 0 # number of fast writes performed 859system.cpu.dcache.cache_copies 0 # number of cache copies performed 860system.cpu.dcache.ReadReq_mshr_hits::cpu.data 72 # number of ReadReq MSHR hits 861system.cpu.dcache.ReadReq_mshr_hits::total 72 # number of ReadReq MSHR hits 862system.cpu.dcache.demand_mshr_hits::cpu.data 72 # number of demand (read+write) MSHR hits 863system.cpu.dcache.demand_mshr_hits::total 72 # number of demand (read+write) MSHR hits 864system.cpu.dcache.overall_mshr_hits::cpu.data 72 # number of overall MSHR hits 865system.cpu.dcache.overall_mshr_hits::total 72 # number of overall MSHR hits 866system.cpu.dcache.ReadReq_mshr_misses::cpu.data 64 # number of ReadReq MSHR misses 867system.cpu.dcache.ReadReq_mshr_misses::total 64 # number of ReadReq MSHR misses 868system.cpu.dcache.WriteReq_mshr_misses::cpu.data 78 # number of WriteReq MSHR misses 869system.cpu.dcache.WriteReq_mshr_misses::total 78 # number of WriteReq MSHR misses 870system.cpu.dcache.demand_mshr_misses::cpu.data 142 # number of demand (read+write) MSHR misses 871system.cpu.dcache.demand_mshr_misses::total 142 # number of demand (read+write) MSHR misses 872system.cpu.dcache.overall_mshr_misses::cpu.data 142 # number of overall MSHR misses 873system.cpu.dcache.overall_mshr_misses::total 142 # number of overall MSHR misses 874system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5009500 # number of ReadReq MSHR miss cycles 875system.cpu.dcache.ReadReq_mshr_miss_latency::total 5009500 # number of ReadReq MSHR miss cycles 876system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5586750 # number of WriteReq MSHR miss cycles 877system.cpu.dcache.WriteReq_mshr_miss_latency::total 5586750 # number of WriteReq MSHR miss cycles 878system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10596250 # number of demand (read+write) MSHR miss cycles 879system.cpu.dcache.demand_mshr_miss_latency::total 10596250 # number of demand (read+write) MSHR miss cycles 880system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10596250 # number of overall MSHR miss cycles 881system.cpu.dcache.overall_mshr_miss_latency::total 10596250 # number of overall MSHR miss cycles 882system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.038118 # mshr miss rate for ReadReq accesses 883system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.038118 # mshr miss rate for ReadReq accesses 884system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.083422 # mshr miss rate for WriteReq accesses 885system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.083422 # mshr miss rate for WriteReq accesses 886system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.054323 # mshr miss rate for demand accesses 887system.cpu.dcache.demand_mshr_miss_rate::total 0.054323 # mshr miss rate for demand accesses 888system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.054323 # mshr miss rate for overall accesses 889system.cpu.dcache.overall_mshr_miss_rate::total 0.054323 # mshr miss rate for overall accesses 890system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 78273.437500 # average ReadReq mshr miss latency 891system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 78273.437500 # average ReadReq mshr miss latency 892system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 71625 # average WriteReq mshr miss latency 893system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 71625 # average WriteReq mshr miss latency 894system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 74621.478873 # average overall mshr miss latency 895system.cpu.dcache.demand_avg_mshr_miss_latency::total 74621.478873 # average overall mshr miss latency 896system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 74621.478873 # average overall mshr miss latency 897system.cpu.dcache.overall_avg_mshr_miss_latency::total 74621.478873 # average overall mshr miss latency 898system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 899 900---------- End Simulation Statistics ---------- 901