stats.txt revision 11687:b3d5f0e9e258
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000087 # Number of seconds simulated 4sim_ticks 86746 # Number of ticks simulated 5final_tick 86746 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000 # Frequency of simulated ticks 7host_inst_rate 115505 # Simulator instruction rate (inst/s) 8host_op_rate 115448 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 1879120 # Simulator tick rate (ticks/s) 10host_mem_usage 414144 # Number of bytes of host memory used 11host_seconds 0.05 # Real time elapsed on the host 12sim_insts 5327 # Number of instructions simulated 13sim_ops 5327 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1 # Clock period in ticks 16system.mem_ctrls.pwrStateResidencyTicks::UNDEFINED 86746 # Cumulative time (in ticks) in various power states 17system.mem_ctrls.bytes_read::ruby.dir_cntrl0 82496 # Number of bytes read from this memory 18system.mem_ctrls.bytes_read::total 82496 # Number of bytes read from this memory 19system.mem_ctrls.bytes_written::ruby.dir_cntrl0 82240 # Number of bytes written to this memory 20system.mem_ctrls.bytes_written::total 82240 # Number of bytes written to this memory 21system.mem_ctrls.num_reads::ruby.dir_cntrl0 1289 # Number of read requests responded to by this memory 22system.mem_ctrls.num_reads::total 1289 # Number of read requests responded to by this memory 23system.mem_ctrls.num_writes::ruby.dir_cntrl0 1285 # Number of write requests responded to by this memory 24system.mem_ctrls.num_writes::total 1285 # Number of write requests responded to by this memory 25system.mem_ctrls.bw_read::ruby.dir_cntrl0 951006386 # Total read bandwidth from this memory (bytes/s) 26system.mem_ctrls.bw_read::total 951006386 # Total read bandwidth from this memory (bytes/s) 27system.mem_ctrls.bw_write::ruby.dir_cntrl0 948055242 # Write bandwidth from this memory (bytes/s) 28system.mem_ctrls.bw_write::total 948055242 # Write bandwidth from this memory (bytes/s) 29system.mem_ctrls.bw_total::ruby.dir_cntrl0 1899061628 # Total bandwidth to/from this memory (bytes/s) 30system.mem_ctrls.bw_total::total 1899061628 # Total bandwidth to/from this memory (bytes/s) 31system.mem_ctrls.readReqs 1289 # Number of read requests accepted 32system.mem_ctrls.writeReqs 1285 # Number of write requests accepted 33system.mem_ctrls.readBursts 1289 # Number of DRAM read bursts, including those serviced by the write queue 34system.mem_ctrls.writeBursts 1285 # Number of DRAM write bursts, including those merged in the write queue 35system.mem_ctrls.bytesReadDRAM 44800 # Total number of bytes read from DRAM 36system.mem_ctrls.bytesReadWrQ 37696 # Total number of bytes read from write queue 37system.mem_ctrls.bytesWritten 45504 # Total number of bytes written to DRAM 38system.mem_ctrls.bytesReadSys 82496 # Total read bytes from the system interface side 39system.mem_ctrls.bytesWrittenSys 82240 # Total written bytes from the system interface side 40system.mem_ctrls.servicedByWrQ 589 # Number of DRAM read bursts serviced by the write queue 41system.mem_ctrls.mergedWrBursts 555 # Number of DRAM write bursts merged with an existing one 42system.mem_ctrls.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write 43system.mem_ctrls.perBankRdBursts::0 28 # Per bank write bursts 44system.mem_ctrls.perBankRdBursts::1 17 # Per bank write bursts 45system.mem_ctrls.perBankRdBursts::2 1 # Per bank write bursts 46system.mem_ctrls.perBankRdBursts::3 8 # Per bank write bursts 47system.mem_ctrls.perBankRdBursts::4 0 # Per bank write bursts 48system.mem_ctrls.perBankRdBursts::5 119 # Per bank write bursts 49system.mem_ctrls.perBankRdBursts::6 121 # Per bank write bursts 50system.mem_ctrls.perBankRdBursts::7 141 # Per bank write bursts 51system.mem_ctrls.perBankRdBursts::8 55 # Per bank write bursts 52system.mem_ctrls.perBankRdBursts::9 31 # Per bank write bursts 53system.mem_ctrls.perBankRdBursts::10 13 # Per bank write bursts 54system.mem_ctrls.perBankRdBursts::11 62 # Per bank write bursts 55system.mem_ctrls.perBankRdBursts::12 21 # Per bank write bursts 56system.mem_ctrls.perBankRdBursts::13 61 # Per bank write bursts 57system.mem_ctrls.perBankRdBursts::14 14 # Per bank write bursts 58system.mem_ctrls.perBankRdBursts::15 8 # Per bank write bursts 59system.mem_ctrls.perBankWrBursts::0 28 # Per bank write bursts 60system.mem_ctrls.perBankWrBursts::1 18 # Per bank write bursts 61system.mem_ctrls.perBankWrBursts::2 1 # Per bank write bursts 62system.mem_ctrls.perBankWrBursts::3 8 # Per bank write bursts 63system.mem_ctrls.perBankWrBursts::4 0 # Per bank write bursts 64system.mem_ctrls.perBankWrBursts::5 118 # Per bank write bursts 65system.mem_ctrls.perBankWrBursts::6 114 # Per bank write bursts 66system.mem_ctrls.perBankWrBursts::7 141 # Per bank write bursts 67system.mem_ctrls.perBankWrBursts::8 61 # Per bank write bursts 68system.mem_ctrls.perBankWrBursts::9 35 # Per bank write bursts 69system.mem_ctrls.perBankWrBursts::10 14 # Per bank write bursts 70system.mem_ctrls.perBankWrBursts::11 62 # Per bank write bursts 71system.mem_ctrls.perBankWrBursts::12 23 # Per bank write bursts 72system.mem_ctrls.perBankWrBursts::13 64 # Per bank write bursts 73system.mem_ctrls.perBankWrBursts::14 16 # Per bank write bursts 74system.mem_ctrls.perBankWrBursts::15 8 # Per bank write bursts 75system.mem_ctrls.numRdRetry 0 # Number of times read queue was full causing retry 76system.mem_ctrls.numWrRetry 0 # Number of times write queue was full causing retry 77system.mem_ctrls.totGap 86680 # Total gap between requests 78system.mem_ctrls.readPktSize::0 0 # Read request sizes (log2) 79system.mem_ctrls.readPktSize::1 0 # Read request sizes (log2) 80system.mem_ctrls.readPktSize::2 0 # Read request sizes (log2) 81system.mem_ctrls.readPktSize::3 0 # Read request sizes (log2) 82system.mem_ctrls.readPktSize::4 0 # Read request sizes (log2) 83system.mem_ctrls.readPktSize::5 0 # Read request sizes (log2) 84system.mem_ctrls.readPktSize::6 1289 # Read request sizes (log2) 85system.mem_ctrls.writePktSize::0 0 # Write request sizes (log2) 86system.mem_ctrls.writePktSize::1 0 # Write request sizes (log2) 87system.mem_ctrls.writePktSize::2 0 # Write request sizes (log2) 88system.mem_ctrls.writePktSize::3 0 # Write request sizes (log2) 89system.mem_ctrls.writePktSize::4 0 # Write request sizes (log2) 90system.mem_ctrls.writePktSize::5 0 # Write request sizes (log2) 91system.mem_ctrls.writePktSize::6 1285 # Write request sizes (log2) 92system.mem_ctrls.rdQLenPdf::0 700 # What read queue length does an incoming req see 93system.mem_ctrls.rdQLenPdf::1 0 # What read queue length does an incoming req see 94system.mem_ctrls.rdQLenPdf::2 0 # What read queue length does an incoming req see 95system.mem_ctrls.rdQLenPdf::3 0 # What read queue length does an incoming req see 96system.mem_ctrls.rdQLenPdf::4 0 # What read queue length does an incoming req see 97system.mem_ctrls.rdQLenPdf::5 0 # What read queue length does an incoming req see 98system.mem_ctrls.rdQLenPdf::6 0 # What read queue length does an incoming req see 99system.mem_ctrls.rdQLenPdf::7 0 # What read queue length does an incoming req see 100system.mem_ctrls.rdQLenPdf::8 0 # What read queue length does an incoming req see 101system.mem_ctrls.rdQLenPdf::9 0 # What read queue length does an incoming req see 102system.mem_ctrls.rdQLenPdf::10 0 # What read queue length does an incoming req see 103system.mem_ctrls.rdQLenPdf::11 0 # What read queue length does an incoming req see 104system.mem_ctrls.rdQLenPdf::12 0 # What read queue length does an incoming req see 105system.mem_ctrls.rdQLenPdf::13 0 # What read queue length does an incoming req see 106system.mem_ctrls.rdQLenPdf::14 0 # What read queue length does an incoming req see 107system.mem_ctrls.rdQLenPdf::15 0 # What read queue length does an incoming req see 108system.mem_ctrls.rdQLenPdf::16 0 # What read queue length does an incoming req see 109system.mem_ctrls.rdQLenPdf::17 0 # What read queue length does an incoming req see 110system.mem_ctrls.rdQLenPdf::18 0 # What read queue length does an incoming req see 111system.mem_ctrls.rdQLenPdf::19 0 # What read queue length does an incoming req see 112system.mem_ctrls.rdQLenPdf::20 0 # What read queue length does an incoming req see 113system.mem_ctrls.rdQLenPdf::21 0 # What read queue length does an incoming req see 114system.mem_ctrls.rdQLenPdf::22 0 # What read queue length does an incoming req see 115system.mem_ctrls.rdQLenPdf::23 0 # What read queue length does an incoming req see 116system.mem_ctrls.rdQLenPdf::24 0 # What read queue length does an incoming req see 117system.mem_ctrls.rdQLenPdf::25 0 # What read queue length does an incoming req see 118system.mem_ctrls.rdQLenPdf::26 0 # What read queue length does an incoming req see 119system.mem_ctrls.rdQLenPdf::27 0 # What read queue length does an incoming req see 120system.mem_ctrls.rdQLenPdf::28 0 # What read queue length does an incoming req see 121system.mem_ctrls.rdQLenPdf::29 0 # What read queue length does an incoming req see 122system.mem_ctrls.rdQLenPdf::30 0 # What read queue length does an incoming req see 123system.mem_ctrls.rdQLenPdf::31 0 # What read queue length does an incoming req see 124system.mem_ctrls.wrQLenPdf::0 1 # What write queue length does an incoming req see 125system.mem_ctrls.wrQLenPdf::1 1 # What write queue length does an incoming req see 126system.mem_ctrls.wrQLenPdf::2 1 # What write queue length does an incoming req see 127system.mem_ctrls.wrQLenPdf::3 1 # What write queue length does an incoming req see 128system.mem_ctrls.wrQLenPdf::4 1 # What write queue length does an incoming req see 129system.mem_ctrls.wrQLenPdf::5 1 # What write queue length does an incoming req see 130system.mem_ctrls.wrQLenPdf::6 1 # What write queue length does an incoming req see 131system.mem_ctrls.wrQLenPdf::7 1 # What write queue length does an incoming req see 132system.mem_ctrls.wrQLenPdf::8 1 # What write queue length does an incoming req see 133system.mem_ctrls.wrQLenPdf::9 1 # What write queue length does an incoming req see 134system.mem_ctrls.wrQLenPdf::10 1 # What write queue length does an incoming req see 135system.mem_ctrls.wrQLenPdf::11 1 # What write queue length does an incoming req see 136system.mem_ctrls.wrQLenPdf::12 1 # What write queue length does an incoming req see 137system.mem_ctrls.wrQLenPdf::13 1 # What write queue length does an incoming req see 138system.mem_ctrls.wrQLenPdf::14 1 # What write queue length does an incoming req see 139system.mem_ctrls.wrQLenPdf::15 3 # What write queue length does an incoming req see 140system.mem_ctrls.wrQLenPdf::16 3 # What write queue length does an incoming req see 141system.mem_ctrls.wrQLenPdf::17 35 # What write queue length does an incoming req see 142system.mem_ctrls.wrQLenPdf::18 45 # What write queue length does an incoming req see 143system.mem_ctrls.wrQLenPdf::19 45 # What write queue length does an incoming req see 144system.mem_ctrls.wrQLenPdf::20 49 # What write queue length does an incoming req see 145system.mem_ctrls.wrQLenPdf::21 49 # What write queue length does an incoming req see 146system.mem_ctrls.wrQLenPdf::22 46 # What write queue length does an incoming req see 147system.mem_ctrls.wrQLenPdf::23 44 # What write queue length does an incoming req see 148system.mem_ctrls.wrQLenPdf::24 44 # What write queue length does an incoming req see 149system.mem_ctrls.wrQLenPdf::25 44 # What write queue length does an incoming req see 150system.mem_ctrls.wrQLenPdf::26 44 # What write queue length does an incoming req see 151system.mem_ctrls.wrQLenPdf::27 44 # What write queue length does an incoming req see 152system.mem_ctrls.wrQLenPdf::28 44 # What write queue length does an incoming req see 153system.mem_ctrls.wrQLenPdf::29 44 # What write queue length does an incoming req see 154system.mem_ctrls.wrQLenPdf::30 44 # What write queue length does an incoming req see 155system.mem_ctrls.wrQLenPdf::31 44 # What write queue length does an incoming req see 156system.mem_ctrls.wrQLenPdf::32 44 # What write queue length does an incoming req see 157system.mem_ctrls.wrQLenPdf::33 0 # What write queue length does an incoming req see 158system.mem_ctrls.wrQLenPdf::34 0 # What write queue length does an incoming req see 159system.mem_ctrls.wrQLenPdf::35 0 # What write queue length does an incoming req see 160system.mem_ctrls.wrQLenPdf::36 0 # What write queue length does an incoming req see 161system.mem_ctrls.wrQLenPdf::37 0 # What write queue length does an incoming req see 162system.mem_ctrls.wrQLenPdf::38 0 # What write queue length does an incoming req see 163system.mem_ctrls.wrQLenPdf::39 0 # What write queue length does an incoming req see 164system.mem_ctrls.wrQLenPdf::40 0 # What write queue length does an incoming req see 165system.mem_ctrls.wrQLenPdf::41 0 # What write queue length does an incoming req see 166system.mem_ctrls.wrQLenPdf::42 0 # What write queue length does an incoming req see 167system.mem_ctrls.wrQLenPdf::43 0 # What write queue length does an incoming req see 168system.mem_ctrls.wrQLenPdf::44 0 # What write queue length does an incoming req see 169system.mem_ctrls.wrQLenPdf::45 0 # What write queue length does an incoming req see 170system.mem_ctrls.wrQLenPdf::46 0 # What write queue length does an incoming req see 171system.mem_ctrls.wrQLenPdf::47 0 # What write queue length does an incoming req see 172system.mem_ctrls.wrQLenPdf::48 0 # What write queue length does an incoming req see 173system.mem_ctrls.wrQLenPdf::49 0 # What write queue length does an incoming req see 174system.mem_ctrls.wrQLenPdf::50 0 # What write queue length does an incoming req see 175system.mem_ctrls.wrQLenPdf::51 0 # What write queue length does an incoming req see 176system.mem_ctrls.wrQLenPdf::52 0 # What write queue length does an incoming req see 177system.mem_ctrls.wrQLenPdf::53 0 # What write queue length does an incoming req see 178system.mem_ctrls.wrQLenPdf::54 0 # What write queue length does an incoming req see 179system.mem_ctrls.wrQLenPdf::55 0 # What write queue length does an incoming req see 180system.mem_ctrls.wrQLenPdf::56 0 # What write queue length does an incoming req see 181system.mem_ctrls.wrQLenPdf::57 0 # What write queue length does an incoming req see 182system.mem_ctrls.wrQLenPdf::58 0 # What write queue length does an incoming req see 183system.mem_ctrls.wrQLenPdf::59 0 # What write queue length does an incoming req see 184system.mem_ctrls.wrQLenPdf::60 0 # What write queue length does an incoming req see 185system.mem_ctrls.wrQLenPdf::61 0 # What write queue length does an incoming req see 186system.mem_ctrls.wrQLenPdf::62 0 # What write queue length does an incoming req see 187system.mem_ctrls.wrQLenPdf::63 0 # What write queue length does an incoming req see 188system.mem_ctrls.bytesPerActivate::samples 247 # Bytes accessed per row activation 189system.mem_ctrls.bytesPerActivate::mean 359.384615 # Bytes accessed per row activation 190system.mem_ctrls.bytesPerActivate::gmean 236.451062 # Bytes accessed per row activation 191system.mem_ctrls.bytesPerActivate::stdev 319.751749 # Bytes accessed per row activation 192system.mem_ctrls.bytesPerActivate::0-127 54 21.86% 21.86% # Bytes accessed per row activation 193system.mem_ctrls.bytesPerActivate::128-255 65 26.32% 48.18% # Bytes accessed per row activation 194system.mem_ctrls.bytesPerActivate::256-383 38 15.38% 63.56% # Bytes accessed per row activation 195system.mem_ctrls.bytesPerActivate::384-511 27 10.93% 74.49% # Bytes accessed per row activation 196system.mem_ctrls.bytesPerActivate::512-639 8 3.24% 77.73% # Bytes accessed per row activation 197system.mem_ctrls.bytesPerActivate::640-767 10 4.05% 81.78% # Bytes accessed per row activation 198system.mem_ctrls.bytesPerActivate::768-895 11 4.45% 86.23% # Bytes accessed per row activation 199system.mem_ctrls.bytesPerActivate::896-1023 9 3.64% 89.88% # Bytes accessed per row activation 200system.mem_ctrls.bytesPerActivate::1024-1151 25 10.12% 100.00% # Bytes accessed per row activation 201system.mem_ctrls.bytesPerActivate::total 247 # Bytes accessed per row activation 202system.mem_ctrls.rdPerTurnAround::samples 44 # Reads before turning the bus around for writes 203system.mem_ctrls.rdPerTurnAround::mean 15.840909 # Reads before turning the bus around for writes 204system.mem_ctrls.rdPerTurnAround::gmean 15.640724 # Reads before turning the bus around for writes 205system.mem_ctrls.rdPerTurnAround::stdev 3.183849 # Reads before turning the bus around for writes 206system.mem_ctrls.rdPerTurnAround::12-13 2 4.55% 4.55% # Reads before turning the bus around for writes 207system.mem_ctrls.rdPerTurnAround::14-15 21 47.73% 52.27% # Reads before turning the bus around for writes 208system.mem_ctrls.rdPerTurnAround::16-17 18 40.91% 93.18% # Reads before turning the bus around for writes 209system.mem_ctrls.rdPerTurnAround::18-19 2 4.55% 97.73% # Reads before turning the bus around for writes 210system.mem_ctrls.rdPerTurnAround::34-35 1 2.27% 100.00% # Reads before turning the bus around for writes 211system.mem_ctrls.rdPerTurnAround::total 44 # Reads before turning the bus around for writes 212system.mem_ctrls.wrPerTurnAround::samples 44 # Writes before turning the bus around for reads 213system.mem_ctrls.wrPerTurnAround::mean 16.159091 # Writes before turning the bus around for reads 214system.mem_ctrls.wrPerTurnAround::gmean 16.147705 # Writes before turning the bus around for reads 215system.mem_ctrls.wrPerTurnAround::stdev 0.644951 # Writes before turning the bus around for reads 216system.mem_ctrls.wrPerTurnAround::16 41 93.18% 93.18% # Writes before turning the bus around for reads 217system.mem_ctrls.wrPerTurnAround::17 1 2.27% 95.45% # Writes before turning the bus around for reads 218system.mem_ctrls.wrPerTurnAround::19 2 4.55% 100.00% # Writes before turning the bus around for reads 219system.mem_ctrls.wrPerTurnAround::total 44 # Writes before turning the bus around for reads 220system.mem_ctrls.totQLat 12987 # Total ticks spent queuing 221system.mem_ctrls.totMemAccLat 26287 # Total ticks spent from burst creation until serviced by the DRAM 222system.mem_ctrls.totBusLat 3500 # Total ticks spent in databus transfers 223system.mem_ctrls.avgQLat 18.55 # Average queueing delay per DRAM burst 224system.mem_ctrls.avgBusLat 5.00 # Average bus latency per DRAM burst 225system.mem_ctrls.avgMemAccLat 37.55 # Average memory access latency per DRAM burst 226system.mem_ctrls.avgRdBW 516.45 # Average DRAM read bandwidth in MiByte/s 227system.mem_ctrls.avgWrBW 524.57 # Average achieved write bandwidth in MiByte/s 228system.mem_ctrls.avgRdBWSys 951.01 # Average system read bandwidth in MiByte/s 229system.mem_ctrls.avgWrBWSys 948.06 # Average system write bandwidth in MiByte/s 230system.mem_ctrls.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 231system.mem_ctrls.busUtil 8.13 # Data bus utilization in percentage 232system.mem_ctrls.busUtilRead 4.03 # Data bus utilization in percentage for reads 233system.mem_ctrls.busUtilWrite 4.10 # Data bus utilization in percentage for writes 234system.mem_ctrls.avgRdQLen 1.00 # Average read queue length when enqueuing 235system.mem_ctrls.avgWrQLen 25.18 # Average write queue length when enqueuing 236system.mem_ctrls.readRowHits 508 # Number of row buffer hits during reads 237system.mem_ctrls.writeRowHits 652 # Number of row buffer hits during writes 238system.mem_ctrls.readRowHitRate 72.57 # Row buffer hit rate for reads 239system.mem_ctrls.writeRowHitRate 89.32 # Row buffer hit rate for writes 240system.mem_ctrls.avgGap 33.68 # Average gap between requests 241system.mem_ctrls.pageHitRate 81.12 # Row buffer hit rate, read and write combined 242system.mem_ctrls_0.actEnergy 1099560 # Energy for activate commands per rank (pJ) 243system.mem_ctrls_0.preEnergy 587328 # Energy for precharge commands per rank (pJ) 244system.mem_ctrls_0.readEnergy 4969440 # Energy for read commands per rank (pJ) 245system.mem_ctrls_0.writeEnergy 3574656 # Energy for write commands per rank (pJ) 246system.mem_ctrls_0.refreshEnergy 6761040.000000 # Energy for refresh commands per rank (pJ) 247system.mem_ctrls_0.actBackEnergy 10338432 # Energy for active background per rank (pJ) 248system.mem_ctrls_0.preBackEnergy 148224 # Energy for precharge background per rank (pJ) 249system.mem_ctrls_0.actPowerDownEnergy 27605784 # Energy for active power-down per rank (pJ) 250system.mem_ctrls_0.prePowerDownEnergy 1209216 # Energy for precharge power-down per rank (pJ) 251system.mem_ctrls_0.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ) 252system.mem_ctrls_0.totalEnergy 56293680 # Total energy per rank (pJ) 253system.mem_ctrls_0.averagePower 648.948424 # Core power per rank (mW) 254system.mem_ctrls_0.totalIdleTime 63519 # Total Idle time Per DRAM Rank 255system.mem_ctrls_0.memoryStateTime::IDLE 64 # Time in different power states 256system.mem_ctrls_0.memoryStateTime::REF 2860 # Time in different power states 257system.mem_ctrls_0.memoryStateTime::SREF 0 # Time in different power states 258system.mem_ctrls_0.memoryStateTime::PRE_PDN 3149 # Time in different power states 259system.mem_ctrls_0.memoryStateTime::ACT 20134 # Time in different power states 260system.mem_ctrls_0.memoryStateTime::ACT_PDN 60539 # Time in different power states 261system.mem_ctrls_1.actEnergy 692580 # Energy for activate commands per rank (pJ) 262system.mem_ctrls_1.preEnergy 367080 # Energy for precharge commands per rank (pJ) 263system.mem_ctrls_1.readEnergy 3027360 # Energy for read commands per rank (pJ) 264system.mem_ctrls_1.writeEnergy 2363616 # Energy for write commands per rank (pJ) 265system.mem_ctrls_1.refreshEnergy 6761040.000000 # Energy for refresh commands per rank (pJ) 266system.mem_ctrls_1.actBackEnergy 9621600 # Energy for active background per rank (pJ) 267system.mem_ctrls_1.preBackEnergy 296448 # Energy for precharge background per rank (pJ) 268system.mem_ctrls_1.actPowerDownEnergy 26302992 # Energy for active power-down per rank (pJ) 269system.mem_ctrls_1.prePowerDownEnergy 2761728 # Energy for precharge power-down per rank (pJ) 270system.mem_ctrls_1.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ) 271system.mem_ctrls_1.totalEnergy 52194444 # Total energy per rank (pJ) 272system.mem_ctrls_1.averagePower 601.692804 # Core power per rank (mW) 273system.mem_ctrls_1.totalIdleTime 64843 # Total Idle time Per DRAM Rank 274system.mem_ctrls_1.memoryStateTime::IDLE 422 # Time in different power states 275system.mem_ctrls_1.memoryStateTime::REF 2860 # Time in different power states 276system.mem_ctrls_1.memoryStateTime::SREF 0 # Time in different power states 277system.mem_ctrls_1.memoryStateTime::PRE_PDN 7192 # Time in different power states 278system.mem_ctrls_1.memoryStateTime::ACT 18590 # Time in different power states 279system.mem_ctrls_1.memoryStateTime::ACT_PDN 57682 # Time in different power states 280system.pwrStateResidencyTicks::UNDEFINED 86746 # Cumulative time (in ticks) in various power states 281system.cpu.clk_domain.clock 1 # Clock period in ticks 282system.cpu.workload.num_syscalls 11 # Number of system calls 283system.cpu.pwrStateResidencyTicks::ON 86746 # Cumulative time (in ticks) in various power states 284system.cpu.numCycles 86746 # number of cpu cycles simulated 285system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 286system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 287system.cpu.committedInsts 5327 # Number of instructions committed 288system.cpu.committedOps 5327 # Number of ops (including micro ops) committed 289system.cpu.num_int_alu_accesses 4505 # Number of integer alu accesses 290system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses 291system.cpu.num_func_calls 146 # number of times a function call or return occured 292system.cpu.num_conditional_control_insts 773 # number of instructions that are conditional controls 293system.cpu.num_int_insts 4505 # number of integer instructions 294system.cpu.num_fp_insts 0 # number of float instructions 295system.cpu.num_int_register_reads 10598 # number of times the integer registers were read 296system.cpu.num_int_register_writes 4845 # number of times the integer registers were written 297system.cpu.num_fp_register_reads 0 # number of times the floating registers were read 298system.cpu.num_fp_register_writes 0 # number of times the floating registers were written 299system.cpu.num_mem_refs 1401 # number of memory refs 300system.cpu.num_load_insts 723 # Number of load instructions 301system.cpu.num_store_insts 678 # Number of store instructions 302system.cpu.num_idle_cycles 0.999988 # Number of idle cycles 303system.cpu.num_busy_cycles 86745.000012 # Number of busy cycles 304system.cpu.not_idle_fraction 0.999988 # Percentage of non-idle cycles 305system.cpu.idle_fraction 0.000012 # Percentage of idle cycles 306system.cpu.Branches 1121 # Number of branches fetched 307system.cpu.op_class::No_OpClass 173 3.22% 3.22% # Class of executed instruction 308system.cpu.op_class::IntAlu 3796 70.69% 73.91% # Class of executed instruction 309system.cpu.op_class::IntMult 0 0.00% 73.91% # Class of executed instruction 310system.cpu.op_class::IntDiv 0 0.00% 73.91% # Class of executed instruction 311system.cpu.op_class::FloatAdd 0 0.00% 73.91% # Class of executed instruction 312system.cpu.op_class::FloatCmp 0 0.00% 73.91% # Class of executed instruction 313system.cpu.op_class::FloatCvt 0 0.00% 73.91% # Class of executed instruction 314system.cpu.op_class::FloatMult 0 0.00% 73.91% # Class of executed instruction 315system.cpu.op_class::FloatMultAcc 0 0.00% 73.91% # Class of executed instruction 316system.cpu.op_class::FloatDiv 0 0.00% 73.91% # Class of executed instruction 317system.cpu.op_class::FloatMisc 0 0.00% 73.91% # Class of executed instruction 318system.cpu.op_class::FloatSqrt 0 0.00% 73.91% # Class of executed instruction 319system.cpu.op_class::SimdAdd 0 0.00% 73.91% # Class of executed instruction 320system.cpu.op_class::SimdAddAcc 0 0.00% 73.91% # Class of executed instruction 321system.cpu.op_class::SimdAlu 0 0.00% 73.91% # Class of executed instruction 322system.cpu.op_class::SimdCmp 0 0.00% 73.91% # Class of executed instruction 323system.cpu.op_class::SimdCvt 0 0.00% 73.91% # Class of executed instruction 324system.cpu.op_class::SimdMisc 0 0.00% 73.91% # Class of executed instruction 325system.cpu.op_class::SimdMult 0 0.00% 73.91% # Class of executed instruction 326system.cpu.op_class::SimdMultAcc 0 0.00% 73.91% # Class of executed instruction 327system.cpu.op_class::SimdShift 0 0.00% 73.91% # Class of executed instruction 328system.cpu.op_class::SimdShiftAcc 0 0.00% 73.91% # Class of executed instruction 329system.cpu.op_class::SimdSqrt 0 0.00% 73.91% # Class of executed instruction 330system.cpu.op_class::SimdFloatAdd 0 0.00% 73.91% # Class of executed instruction 331system.cpu.op_class::SimdFloatAlu 0 0.00% 73.91% # Class of executed instruction 332system.cpu.op_class::SimdFloatCmp 0 0.00% 73.91% # Class of executed instruction 333system.cpu.op_class::SimdFloatCvt 0 0.00% 73.91% # Class of executed instruction 334system.cpu.op_class::SimdFloatDiv 0 0.00% 73.91% # Class of executed instruction 335system.cpu.op_class::SimdFloatMisc 0 0.00% 73.91% # Class of executed instruction 336system.cpu.op_class::SimdFloatMult 0 0.00% 73.91% # Class of executed instruction 337system.cpu.op_class::SimdFloatMultAcc 0 0.00% 73.91% # Class of executed instruction 338system.cpu.op_class::SimdFloatSqrt 0 0.00% 73.91% # Class of executed instruction 339system.cpu.op_class::MemRead 723 13.46% 87.37% # Class of executed instruction 340system.cpu.op_class::MemWrite 678 12.63% 100.00% # Class of executed instruction 341system.cpu.op_class::FloatMemRead 0 0.00% 100.00% # Class of executed instruction 342system.cpu.op_class::FloatMemWrite 0 0.00% 100.00% # Class of executed instruction 343system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction 344system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction 345system.cpu.op_class::total 5370 # Class of executed instruction 346system.ruby.clk_domain.clock 1 # Clock period in ticks 347system.ruby.pwrStateResidencyTicks::UNDEFINED 86746 # Cumulative time (in ticks) in various power states 348system.ruby.delayHist::bucket_size 1 # delay histogram for all message 349system.ruby.delayHist::max_bucket 9 # delay histogram for all message 350system.ruby.delayHist::samples 2574 # delay histogram for all message 351system.ruby.delayHist | 2574 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for all message 352system.ruby.delayHist::total 2574 # delay histogram for all message 353system.ruby.outstanding_req_hist_seqr::bucket_size 1 354system.ruby.outstanding_req_hist_seqr::max_bucket 9 355system.ruby.outstanding_req_hist_seqr::samples 6759 356system.ruby.outstanding_req_hist_seqr::mean 1 357system.ruby.outstanding_req_hist_seqr::gmean 1 358system.ruby.outstanding_req_hist_seqr | 0 0.00% 0.00% | 6759 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 359system.ruby.outstanding_req_hist_seqr::total 6759 360system.ruby.latency_hist_seqr::bucket_size 64 361system.ruby.latency_hist_seqr::max_bucket 639 362system.ruby.latency_hist_seqr::samples 6758 363system.ruby.latency_hist_seqr::mean 11.836046 364system.ruby.latency_hist_seqr::gmean 2.117342 365system.ruby.latency_hist_seqr::stdev 27.149732 366system.ruby.latency_hist_seqr | 6079 89.95% 89.95% | 633 9.37% 99.32% | 36 0.53% 99.85% | 1 0.01% 99.87% | 6 0.09% 99.96% | 2 0.03% 99.99% | 0 0.00% 99.99% | 1 0.01% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 367system.ruby.latency_hist_seqr::total 6758 368system.ruby.hit_latency_hist_seqr::bucket_size 1 369system.ruby.hit_latency_hist_seqr::max_bucket 9 370system.ruby.hit_latency_hist_seqr::samples 5469 371system.ruby.hit_latency_hist_seqr::mean 1 372system.ruby.hit_latency_hist_seqr::gmean 1 373system.ruby.hit_latency_hist_seqr | 0 0.00% 0.00% | 5469 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 374system.ruby.hit_latency_hist_seqr::total 5469 375system.ruby.miss_latency_hist_seqr::bucket_size 64 376system.ruby.miss_latency_hist_seqr::max_bucket 639 377system.ruby.miss_latency_hist_seqr::samples 1289 378system.ruby.miss_latency_hist_seqr::mean 57.811482 379system.ruby.miss_latency_hist_seqr::gmean 51.058094 380system.ruby.miss_latency_hist_seqr::stdev 35.397665 381system.ruby.miss_latency_hist_seqr | 610 47.32% 47.32% | 633 49.11% 96.43% | 36 2.79% 99.22% | 1 0.08% 99.30% | 6 0.47% 99.77% | 2 0.16% 99.92% | 0 0.00% 99.92% | 1 0.08% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 382system.ruby.miss_latency_hist_seqr::total 1289 383system.ruby.Directory.incomplete_times_seqr 1288 384system.ruby.dir_cntrl0.pwrStateResidencyTicks::UNDEFINED 86746 # Cumulative time (in ticks) in various power states 385system.ruby.l1_cntrl0.cacheMemory.demand_hits 5469 # Number of cache demand hits 386system.ruby.l1_cntrl0.cacheMemory.demand_misses 1289 # Number of cache demand misses 387system.ruby.l1_cntrl0.cacheMemory.demand_accesses 6758 # Number of cache demand accesses 388system.ruby.l1_cntrl0.sequencer.pwrStateResidencyTicks::UNDEFINED 86746 # Cumulative time (in ticks) in various power states 389system.ruby.l1_cntrl0.pwrStateResidencyTicks::UNDEFINED 86746 # Cumulative time (in ticks) in various power states 390system.ruby.memctrl_clk_domain.clock 3 # Clock period in ticks 391system.ruby.network.routers0.pwrStateResidencyTicks::UNDEFINED 86746 # Cumulative time (in ticks) in various power states 392system.ruby.network.routers0.percent_links_utilized 7.418209 393system.ruby.network.routers0.msg_count.Control::2 1289 394system.ruby.network.routers0.msg_count.Data::2 1285 395system.ruby.network.routers0.msg_count.Response_Data::4 1289 396system.ruby.network.routers0.msg_count.Writeback_Control::3 1285 397system.ruby.network.routers0.msg_bytes.Control::2 10312 398system.ruby.network.routers0.msg_bytes.Data::2 92520 399system.ruby.network.routers0.msg_bytes.Response_Data::4 92808 400system.ruby.network.routers0.msg_bytes.Writeback_Control::3 10280 401system.ruby.network.routers1.pwrStateResidencyTicks::UNDEFINED 86746 # Cumulative time (in ticks) in various power states 402system.ruby.network.routers1.percent_links_utilized 7.418209 403system.ruby.network.routers1.msg_count.Control::2 1289 404system.ruby.network.routers1.msg_count.Data::2 1285 405system.ruby.network.routers1.msg_count.Response_Data::4 1289 406system.ruby.network.routers1.msg_count.Writeback_Control::3 1285 407system.ruby.network.routers1.msg_bytes.Control::2 10312 408system.ruby.network.routers1.msg_bytes.Data::2 92520 409system.ruby.network.routers1.msg_bytes.Response_Data::4 92808 410system.ruby.network.routers1.msg_bytes.Writeback_Control::3 10280 411system.ruby.network.routers2.pwrStateResidencyTicks::UNDEFINED 86746 # Cumulative time (in ticks) in various power states 412system.ruby.network.routers2.percent_links_utilized 7.418209 413system.ruby.network.routers2.msg_count.Control::2 1289 414system.ruby.network.routers2.msg_count.Data::2 1285 415system.ruby.network.routers2.msg_count.Response_Data::4 1289 416system.ruby.network.routers2.msg_count.Writeback_Control::3 1285 417system.ruby.network.routers2.msg_bytes.Control::2 10312 418system.ruby.network.routers2.msg_bytes.Data::2 92520 419system.ruby.network.routers2.msg_bytes.Response_Data::4 92808 420system.ruby.network.routers2.msg_bytes.Writeback_Control::3 10280 421system.ruby.network.pwrStateResidencyTicks::UNDEFINED 86746 # Cumulative time (in ticks) in various power states 422system.ruby.network.msg_count.Control 3867 423system.ruby.network.msg_count.Data 3855 424system.ruby.network.msg_count.Response_Data 3867 425system.ruby.network.msg_count.Writeback_Control 3855 426system.ruby.network.msg_byte.Control 30936 427system.ruby.network.msg_byte.Data 277560 428system.ruby.network.msg_byte.Response_Data 278424 429system.ruby.network.msg_byte.Writeback_Control 30840 430system.sys_port_proxy.pwrStateResidencyTicks::UNDEFINED 86746 # Cumulative time (in ticks) in various power states 431system.ruby.network.routers0.throttle0.link_utilization 7.427432 432system.ruby.network.routers0.throttle0.msg_count.Response_Data::4 1289 433system.ruby.network.routers0.throttle0.msg_count.Writeback_Control::3 1285 434system.ruby.network.routers0.throttle0.msg_bytes.Response_Data::4 92808 435system.ruby.network.routers0.throttle0.msg_bytes.Writeback_Control::3 10280 436system.ruby.network.routers0.throttle1.link_utilization 7.408987 437system.ruby.network.routers0.throttle1.msg_count.Control::2 1289 438system.ruby.network.routers0.throttle1.msg_count.Data::2 1285 439system.ruby.network.routers0.throttle1.msg_bytes.Control::2 10312 440system.ruby.network.routers0.throttle1.msg_bytes.Data::2 92520 441system.ruby.network.routers1.throttle0.link_utilization 7.408987 442system.ruby.network.routers1.throttle0.msg_count.Control::2 1289 443system.ruby.network.routers1.throttle0.msg_count.Data::2 1285 444system.ruby.network.routers1.throttle0.msg_bytes.Control::2 10312 445system.ruby.network.routers1.throttle0.msg_bytes.Data::2 92520 446system.ruby.network.routers1.throttle1.link_utilization 7.427432 447system.ruby.network.routers1.throttle1.msg_count.Response_Data::4 1289 448system.ruby.network.routers1.throttle1.msg_count.Writeback_Control::3 1285 449system.ruby.network.routers1.throttle1.msg_bytes.Response_Data::4 92808 450system.ruby.network.routers1.throttle1.msg_bytes.Writeback_Control::3 10280 451system.ruby.network.routers2.throttle0.link_utilization 7.427432 452system.ruby.network.routers2.throttle0.msg_count.Response_Data::4 1289 453system.ruby.network.routers2.throttle0.msg_count.Writeback_Control::3 1285 454system.ruby.network.routers2.throttle0.msg_bytes.Response_Data::4 92808 455system.ruby.network.routers2.throttle0.msg_bytes.Writeback_Control::3 10280 456system.ruby.network.routers2.throttle1.link_utilization 7.408987 457system.ruby.network.routers2.throttle1.msg_count.Control::2 1289 458system.ruby.network.routers2.throttle1.msg_count.Data::2 1285 459system.ruby.network.routers2.throttle1.msg_bytes.Control::2 10312 460system.ruby.network.routers2.throttle1.msg_bytes.Data::2 92520 461system.ruby.delayVCHist.vnet_1::bucket_size 1 # delay histogram for vnet_1 462system.ruby.delayVCHist.vnet_1::max_bucket 9 # delay histogram for vnet_1 463system.ruby.delayVCHist.vnet_1::samples 1289 # delay histogram for vnet_1 464system.ruby.delayVCHist.vnet_1 | 1289 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for vnet_1 465system.ruby.delayVCHist.vnet_1::total 1289 # delay histogram for vnet_1 466system.ruby.delayVCHist.vnet_2::bucket_size 1 # delay histogram for vnet_2 467system.ruby.delayVCHist.vnet_2::max_bucket 9 # delay histogram for vnet_2 468system.ruby.delayVCHist.vnet_2::samples 1285 # delay histogram for vnet_2 469system.ruby.delayVCHist.vnet_2 | 1285 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for vnet_2 470system.ruby.delayVCHist.vnet_2::total 1285 # delay histogram for vnet_2 471system.ruby.LD.latency_hist_seqr::bucket_size 64 472system.ruby.LD.latency_hist_seqr::max_bucket 639 473system.ruby.LD.latency_hist_seqr::samples 715 474system.ruby.LD.latency_hist_seqr::mean 30.464336 475system.ruby.LD.latency_hist_seqr::gmean 8.484057 476system.ruby.LD.latency_hist_seqr::stdev 36.464169 477system.ruby.LD.latency_hist_seqr | 540 75.52% 75.52% | 163 22.80% 98.32% | 10 1.40% 99.72% | 0 0.00% 99.72% | 1 0.14% 99.86% | 1 0.14% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 478system.ruby.LD.latency_hist_seqr::total 715 479system.ruby.LD.hit_latency_hist_seqr::bucket_size 1 480system.ruby.LD.hit_latency_hist_seqr::max_bucket 9 481system.ruby.LD.hit_latency_hist_seqr::samples 320 482system.ruby.LD.hit_latency_hist_seqr::mean 1 483system.ruby.LD.hit_latency_hist_seqr::gmean 1 484system.ruby.LD.hit_latency_hist_seqr | 0 0.00% 0.00% | 320 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 485system.ruby.LD.hit_latency_hist_seqr::total 320 486system.ruby.LD.miss_latency_hist_seqr::bucket_size 64 487system.ruby.LD.miss_latency_hist_seqr::max_bucket 639 488system.ruby.LD.miss_latency_hist_seqr::samples 395 489system.ruby.LD.miss_latency_hist_seqr::mean 54.334177 490system.ruby.LD.miss_latency_hist_seqr::gmean 47.961199 491system.ruby.LD.miss_latency_hist_seqr::stdev 33.663530 492system.ruby.LD.miss_latency_hist_seqr | 220 55.70% 55.70% | 163 41.27% 96.96% | 10 2.53% 99.49% | 0 0.00% 99.49% | 1 0.25% 99.75% | 1 0.25% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 493system.ruby.LD.miss_latency_hist_seqr::total 395 494system.ruby.ST.latency_hist_seqr::bucket_size 64 495system.ruby.ST.latency_hist_seqr::max_bucket 639 496system.ruby.ST.latency_hist_seqr::samples 673 497system.ruby.ST.latency_hist_seqr::mean 17.630015 498system.ruby.ST.latency_hist_seqr::gmean 2.926423 499system.ruby.ST.latency_hist_seqr::stdev 33.570929 500system.ruby.ST.latency_hist_seqr | 555 82.47% 82.47% | 110 16.34% 98.81% | 6 0.89% 99.70% | 0 0.00% 99.70% | 1 0.15% 99.85% | 1 0.15% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 501system.ruby.ST.latency_hist_seqr::total 673 502system.ruby.ST.hit_latency_hist_seqr::bucket_size 1 503system.ruby.ST.hit_latency_hist_seqr::max_bucket 9 504system.ruby.ST.hit_latency_hist_seqr::samples 494 505system.ruby.ST.hit_latency_hist_seqr::mean 1 506system.ruby.ST.hit_latency_hist_seqr::gmean 1 507system.ruby.ST.hit_latency_hist_seqr | 0 0.00% 0.00% | 494 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 508system.ruby.ST.hit_latency_hist_seqr::total 494 509system.ruby.ST.miss_latency_hist_seqr::bucket_size 64 510system.ruby.ST.miss_latency_hist_seqr::max_bucket 639 511system.ruby.ST.miss_latency_hist_seqr::samples 179 512system.ruby.ST.miss_latency_hist_seqr::mean 63.525140 513system.ruby.ST.miss_latency_hist_seqr::gmean 56.666113 514system.ruby.ST.miss_latency_hist_seqr::stdev 37.000656 515system.ruby.ST.miss_latency_hist_seqr | 61 34.08% 34.08% | 110 61.45% 95.53% | 6 3.35% 98.88% | 0 0.00% 98.88% | 1 0.56% 99.44% | 1 0.56% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 516system.ruby.ST.miss_latency_hist_seqr::total 179 517system.ruby.IFETCH.latency_hist_seqr::bucket_size 64 518system.ruby.IFETCH.latency_hist_seqr::max_bucket 639 519system.ruby.IFETCH.latency_hist_seqr::samples 5370 520system.ruby.IFETCH.latency_hist_seqr::mean 8.629609 521system.ruby.IFETCH.latency_hist_seqr::gmean 1.690107 522system.ruby.IFETCH.latency_hist_seqr::stdev 23.432463 523system.ruby.IFETCH.latency_hist_seqr | 4984 92.81% 92.81% | 360 6.70% 99.52% | 20 0.37% 99.89% | 1 0.02% 99.91% | 4 0.07% 99.98% | 0 0.00% 99.98% | 0 0.00% 99.98% | 1 0.02% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 524system.ruby.IFETCH.latency_hist_seqr::total 5370 525system.ruby.IFETCH.hit_latency_hist_seqr::bucket_size 1 526system.ruby.IFETCH.hit_latency_hist_seqr::max_bucket 9 527system.ruby.IFETCH.hit_latency_hist_seqr::samples 4655 528system.ruby.IFETCH.hit_latency_hist_seqr::mean 1 529system.ruby.IFETCH.hit_latency_hist_seqr::gmean 1 530system.ruby.IFETCH.hit_latency_hist_seqr | 0 0.00% 0.00% | 4655 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 531system.ruby.IFETCH.hit_latency_hist_seqr::total 4655 532system.ruby.IFETCH.miss_latency_hist_seqr::bucket_size 64 533system.ruby.IFETCH.miss_latency_hist_seqr::max_bucket 639 534system.ruby.IFETCH.miss_latency_hist_seqr::samples 715 535system.ruby.IFETCH.miss_latency_hist_seqr::mean 58.302098 536system.ruby.IFETCH.miss_latency_hist_seqr::gmean 51.492810 537system.ruby.IFETCH.miss_latency_hist_seqr::stdev 35.756740 538system.ruby.IFETCH.miss_latency_hist_seqr | 329 46.01% 46.01% | 360 50.35% 96.36% | 20 2.80% 99.16% | 1 0.14% 99.30% | 4 0.56% 99.86% | 0 0.00% 99.86% | 0 0.00% 99.86% | 1 0.14% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 539system.ruby.IFETCH.miss_latency_hist_seqr::total 715 540system.ruby.Directory.miss_mach_latency_hist_seqr::bucket_size 64 541system.ruby.Directory.miss_mach_latency_hist_seqr::max_bucket 639 542system.ruby.Directory.miss_mach_latency_hist_seqr::samples 1289 543system.ruby.Directory.miss_mach_latency_hist_seqr::mean 57.811482 544system.ruby.Directory.miss_mach_latency_hist_seqr::gmean 51.058094 545system.ruby.Directory.miss_mach_latency_hist_seqr::stdev 35.397665 546system.ruby.Directory.miss_mach_latency_hist_seqr | 610 47.32% 47.32% | 633 49.11% 96.43% | 36 2.79% 99.22% | 1 0.08% 99.30% | 6 0.47% 99.77% | 2 0.16% 99.92% | 0 0.00% 99.92% | 1 0.08% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 547system.ruby.Directory.miss_mach_latency_hist_seqr::total 1289 548system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request::bucket_size 1 549system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request::max_bucket 9 550system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request::samples 1 551system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request::stdev nan 552system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request | 1 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 553system.ruby.Directory.miss_latency_hist_seqr.issue_to_initial_request::total 1 554system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward::bucket_size 1 555system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward::max_bucket 9 556system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward::samples 1 557system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward::stdev nan 558system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward | 1 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 559system.ruby.Directory.miss_latency_hist_seqr.initial_to_forward::total 1 560system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response::bucket_size 1 561system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response::max_bucket 9 562system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response::samples 1 563system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response::stdev nan 564system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response | 1 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 565system.ruby.Directory.miss_latency_hist_seqr.forward_to_first_response::total 1 566system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::bucket_size 8 567system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::max_bucket 79 568system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::samples 1 569system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::mean 75 570system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::gmean 75.000000 571system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::stdev nan 572system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 1 100.00% 100.00% 573system.ruby.Directory.miss_latency_hist_seqr.first_response_to_completion::total 1 574system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::bucket_size 64 575system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::max_bucket 639 576system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::samples 395 577system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::mean 54.334177 578system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::gmean 47.961199 579system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::stdev 33.663530 580system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr | 220 55.70% 55.70% | 163 41.27% 96.96% | 10 2.53% 99.49% | 0 0.00% 99.49% | 1 0.25% 99.75% | 1 0.25% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 581system.ruby.LD.Directory.miss_type_mach_latency_hist_seqr::total 395 582system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::bucket_size 64 583system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::max_bucket 639 584system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::samples 179 585system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::mean 63.525140 586system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::gmean 56.666113 587system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::stdev 37.000656 588system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr | 61 34.08% 34.08% | 110 61.45% 95.53% | 6 3.35% 98.88% | 0 0.00% 98.88% | 1 0.56% 99.44% | 1 0.56% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 589system.ruby.ST.Directory.miss_type_mach_latency_hist_seqr::total 179 590system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::bucket_size 64 591system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::max_bucket 639 592system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::samples 715 593system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::mean 58.302098 594system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::gmean 51.492810 595system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::stdev 35.756740 596system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr | 329 46.01% 46.01% | 360 50.35% 96.36% | 20 2.80% 99.16% | 1 0.14% 99.30% | 4 0.56% 99.86% | 0 0.00% 99.86% | 0 0.00% 99.86% | 1 0.14% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 597system.ruby.IFETCH.Directory.miss_type_mach_latency_hist_seqr::total 715 598system.ruby.Directory_Controller.GETX 1289 0.00% 0.00% 599system.ruby.Directory_Controller.PUTX 1285 0.00% 0.00% 600system.ruby.Directory_Controller.Memory_Data 1289 0.00% 0.00% 601system.ruby.Directory_Controller.Memory_Ack 1285 0.00% 0.00% 602system.ruby.Directory_Controller.I.GETX 1289 0.00% 0.00% 603system.ruby.Directory_Controller.M.PUTX 1285 0.00% 0.00% 604system.ruby.Directory_Controller.IM.Memory_Data 1289 0.00% 0.00% 605system.ruby.Directory_Controller.MI.Memory_Ack 1285 0.00% 0.00% 606system.ruby.L1Cache_Controller.Load 715 0.00% 0.00% 607system.ruby.L1Cache_Controller.Ifetch 5370 0.00% 0.00% 608system.ruby.L1Cache_Controller.Store 673 0.00% 0.00% 609system.ruby.L1Cache_Controller.Data 1289 0.00% 0.00% 610system.ruby.L1Cache_Controller.Replacement 1285 0.00% 0.00% 611system.ruby.L1Cache_Controller.Writeback_Ack 1285 0.00% 0.00% 612system.ruby.L1Cache_Controller.I.Load 395 0.00% 0.00% 613system.ruby.L1Cache_Controller.I.Ifetch 715 0.00% 0.00% 614system.ruby.L1Cache_Controller.I.Store 179 0.00% 0.00% 615system.ruby.L1Cache_Controller.M.Load 320 0.00% 0.00% 616system.ruby.L1Cache_Controller.M.Ifetch 4655 0.00% 0.00% 617system.ruby.L1Cache_Controller.M.Store 494 0.00% 0.00% 618system.ruby.L1Cache_Controller.M.Replacement 1285 0.00% 0.00% 619system.ruby.L1Cache_Controller.MI.Writeback_Ack 1285 0.00% 0.00% 620system.ruby.L1Cache_Controller.IS.Data 1110 0.00% 0.00% 621system.ruby.L1Cache_Controller.IM.Data 179 0.00% 0.00% 622 623---------- End Simulation Statistics ---------- 624