stats.txt revision 9223:be1c1059438b
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.000012                       # Number of seconds simulated
4sim_ticks                                    11763500                       # Number of ticks simulated
5final_tick                                   11763500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                  53396                       # Simulator instruction rate (inst/s)
8host_op_rate                                    53387                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                              108411505                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 219412                       # Number of bytes of host memory used
11host_seconds                                     0.11                       # Real time elapsed on the host
12sim_insts                                        5792                       # Number of instructions simulated
13sim_ops                                          5792                       # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst             22464                       # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data              6464                       # Number of bytes read from this memory
16system.physmem.bytes_read::total                28928                       # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst        22464                       # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total           22464                       # Number of instructions bytes read from this memory
19system.physmem.num_reads::cpu.inst                351                       # Number of read requests responded to by this memory
20system.physmem.num_reads::cpu.data                101                       # Number of read requests responded to by this memory
21system.physmem.num_reads::total                   452                       # Number of read requests responded to by this memory
22system.physmem.bw_read::cpu.inst           1909635738                       # Total read bandwidth from this memory (bytes/s)
23system.physmem.bw_read::cpu.data            549496323                       # Total read bandwidth from this memory (bytes/s)
24system.physmem.bw_read::total              2459132061                       # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_inst_read::cpu.inst      1909635738                       # Instruction read bandwidth from this memory (bytes/s)
26system.physmem.bw_inst_read::total         1909635738                       # Instruction read bandwidth from this memory (bytes/s)
27system.physmem.bw_total::cpu.inst          1909635738                       # Total bandwidth to/from this memory (bytes/s)
28system.physmem.bw_total::cpu.data           549496323                       # Total bandwidth to/from this memory (bytes/s)
29system.physmem.bw_total::total             2459132061                       # Total bandwidth to/from this memory (bytes/s)
30system.cpu.dtb.read_hits                            0                       # DTB read hits
31system.cpu.dtb.read_misses                          0                       # DTB read misses
32system.cpu.dtb.read_accesses                        0                       # DTB read accesses
33system.cpu.dtb.write_hits                           0                       # DTB write hits
34system.cpu.dtb.write_misses                         0                       # DTB write misses
35system.cpu.dtb.write_accesses                       0                       # DTB write accesses
36system.cpu.dtb.hits                                 0                       # DTB hits
37system.cpu.dtb.misses                               0                       # DTB misses
38system.cpu.dtb.accesses                             0                       # DTB accesses
39system.cpu.itb.read_hits                            0                       # DTB read hits
40system.cpu.itb.read_misses                          0                       # DTB read misses
41system.cpu.itb.read_accesses                        0                       # DTB read accesses
42system.cpu.itb.write_hits                           0                       # DTB write hits
43system.cpu.itb.write_misses                         0                       # DTB write misses
44system.cpu.itb.write_accesses                       0                       # DTB write accesses
45system.cpu.itb.hits                                 0                       # DTB hits
46system.cpu.itb.misses                               0                       # DTB misses
47system.cpu.itb.accesses                             0                       # DTB accesses
48system.cpu.workload.num_syscalls                    9                       # Number of system calls
49system.cpu.numCycles                            23528                       # number of cpu cycles simulated
50system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
51system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
52system.cpu.BPredUnit.lookups                     2457                       # Number of BP lookups
53system.cpu.BPredUnit.condPredicted               2014                       # Number of conditional branches predicted
54system.cpu.BPredUnit.condIncorrect                452                       # Number of conditional branches incorrect
55system.cpu.BPredUnit.BTBLookups                  2037                       # Number of BTB lookups
56system.cpu.BPredUnit.BTBHits                      618                       # Number of BTB hits
57system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
58system.cpu.BPredUnit.usedRAS                      160                       # Number of times the RAS was used to get a target.
59system.cpu.BPredUnit.RASInCorrect                  30                       # Number of incorrect RAS predictions.
60system.cpu.fetch.icacheStallCycles               7380                       # Number of cycles fetch is stalled on an Icache miss
61system.cpu.fetch.Insts                          14306                       # Number of instructions fetch has processed
62system.cpu.fetch.Branches                        2457                       # Number of branches that fetch encountered
63system.cpu.fetch.predictedBranches                778                       # Number of branches that fetch has predicted taken
64system.cpu.fetch.Cycles                          2377                       # Number of cycles fetch has run and was not squashing or blocked
65system.cpu.fetch.SquashCycles                    1402                       # Number of cycles fetch has spent squashing
66system.cpu.fetch.BlockedCycles                    936                       # Number of cycles fetch has spent blocked
67system.cpu.fetch.MiscStallCycles                    1                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
68system.cpu.fetch.CacheLines                      1859                       # Number of cache lines fetched
69system.cpu.fetch.IcacheSquashes                   319                       # Number of outstanding Icache misses that were squashed
70system.cpu.fetch.rateDist::samples              11638                       # Number of instructions fetched each cycle (Total)
71system.cpu.fetch.rateDist::mean              1.229249                       # Number of instructions fetched each cycle (Total)
72system.cpu.fetch.rateDist::stdev             2.662964                       # Number of instructions fetched each cycle (Total)
73system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
74system.cpu.fetch.rateDist::0                     9261     79.58%     79.58% # Number of instructions fetched each cycle (Total)
75system.cpu.fetch.rateDist::1                      173      1.49%     81.06% # Number of instructions fetched each cycle (Total)
76system.cpu.fetch.rateDist::2                      162      1.39%     82.45% # Number of instructions fetched each cycle (Total)
77system.cpu.fetch.rateDist::3                      137      1.18%     83.63% # Number of instructions fetched each cycle (Total)
78system.cpu.fetch.rateDist::4                      198      1.70%     85.33% # Number of instructions fetched each cycle (Total)
79system.cpu.fetch.rateDist::5                      148      1.27%     86.60% # Number of instructions fetched each cycle (Total)
80system.cpu.fetch.rateDist::6                      250      2.15%     88.75% # Number of instructions fetched each cycle (Total)
81system.cpu.fetch.rateDist::7                      106      0.91%     89.66% # Number of instructions fetched each cycle (Total)
82system.cpu.fetch.rateDist::8                     1203     10.34%    100.00% # Number of instructions fetched each cycle (Total)
83system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
84system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
85system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
86system.cpu.fetch.rateDist::total                11638                       # Number of instructions fetched each cycle (Total)
87system.cpu.fetch.branchRate                  0.104429                       # Number of branch fetches per cycle
88system.cpu.fetch.rate                        0.608041                       # Number of inst fetches per cycle
89system.cpu.decode.IdleCycles                     7505                       # Number of cycles decode is idle
90system.cpu.decode.BlockedCycles                  1074                       # Number of cycles decode is blocked
91system.cpu.decode.RunCycles                      2213                       # Number of cycles decode is running
92system.cpu.decode.UnblockCycles                    62                       # Number of cycles decode is unblocking
93system.cpu.decode.SquashCycles                    784                       # Number of cycles decode is squashing
94system.cpu.decode.BranchResolved                  351                       # Number of times decode resolved a branch
95system.cpu.decode.BranchMispred                   161                       # Number of times decode detected a branch misprediction
96system.cpu.decode.DecodedInsts                  12646                       # Number of instructions handled by decode
97system.cpu.decode.SquashedInsts                   460                       # Number of squashed instructions handled by decode
98system.cpu.rename.SquashCycles                    784                       # Number of cycles rename is squashing
99system.cpu.rename.IdleCycles                     7717                       # Number of cycles rename is idle
100system.cpu.rename.BlockCycles                     446                       # Number of cycles rename is blocking
101system.cpu.rename.serializeStallCycles            386                       # count of cycles rename stalled for serializing inst
102system.cpu.rename.RunCycles                      2059                       # Number of cycles rename is running
103system.cpu.rename.UnblockCycles                   246                       # Number of cycles rename is unblocking
104system.cpu.rename.RenamedInsts                  11999                       # Number of instructions processed by rename
105system.cpu.rename.IQFullEvents                     10                       # Number of times rename has blocked due to IQ full
106system.cpu.rename.LSQFullEvents                   203                       # Number of times rename has blocked due to LSQ full
107system.cpu.rename.RenamedOperands               10316                       # Number of destination operands rename has renamed
108system.cpu.rename.RenameLookups                 19600                       # Number of register rename lookups that rename has made
109system.cpu.rename.int_rename_lookups            19545                       # Number of integer rename lookups
110system.cpu.rename.fp_rename_lookups                55                       # Number of floating rename lookups
111system.cpu.rename.CommittedMaps                  4998                       # Number of HB maps that are committed
112system.cpu.rename.UndoneMaps                     5318                       # Number of HB maps that are undone due to squashing
113system.cpu.rename.serializingInsts                 28                       # count of serializing insts renamed
114system.cpu.rename.tempSerializingInsts             28                       # count of temporary serializing insts renamed
115system.cpu.rename.skidInsts                       543                       # count of insts added to the skid buffer
116system.cpu.memDep0.insertedLoads                 2051                       # Number of loads inserted to the mem dependence unit.
117system.cpu.memDep0.insertedStores                1909                       # Number of stores inserted to the mem dependence unit.
118system.cpu.memDep0.conflictingLoads                56                       # Number of conflicting loads.
119system.cpu.memDep0.conflictingStores               30                       # Number of conflicting stores.
120system.cpu.iq.iqInstsAdded                      10820                       # Number of instructions added to the IQ (excludes non-spec)
121system.cpu.iq.iqNonSpecInstsAdded                  64                       # Number of non-speculative instructions added to the IQ
122system.cpu.iq.iqInstsIssued                      9196                       # Number of instructions issued
123system.cpu.iq.iqSquashedInstsIssued               160                       # Number of squashed instructions issued
124system.cpu.iq.iqSquashedInstsExamined            4794                       # Number of squashed instructions iterated over during squash; mainly for profiling
125system.cpu.iq.iqSquashedOperandsExamined         4145                       # Number of squashed operands that are examined and possibly removed from graph
126system.cpu.iq.iqSquashedNonSpecRemoved             48                       # Number of squashed non-spec instructions that were removed
127system.cpu.iq.issued_per_cycle::samples         11638                       # Number of insts issued each cycle
128system.cpu.iq.issued_per_cycle::mean         0.790170                       # Number of insts issued each cycle
129system.cpu.iq.issued_per_cycle::stdev        1.525459                       # Number of insts issued each cycle
130system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
131system.cpu.iq.issued_per_cycle::0                8215     70.59%     70.59% # Number of insts issued each cycle
132system.cpu.iq.issued_per_cycle::1                1109      9.53%     80.12% # Number of insts issued each cycle
133system.cpu.iq.issued_per_cycle::2                 778      6.68%     86.80% # Number of insts issued each cycle
134system.cpu.iq.issued_per_cycle::3                 515      4.43%     91.23% # Number of insts issued each cycle
135system.cpu.iq.issued_per_cycle::4                 472      4.06%     95.28% # Number of insts issued each cycle
136system.cpu.iq.issued_per_cycle::5                 322      2.77%     98.05% # Number of insts issued each cycle
137system.cpu.iq.issued_per_cycle::6                 140      1.20%     99.25% # Number of insts issued each cycle
138system.cpu.iq.issued_per_cycle::7                  48      0.41%     99.66% # Number of insts issued each cycle
139system.cpu.iq.issued_per_cycle::8                  39      0.34%    100.00% # Number of insts issued each cycle
140system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
141system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
142system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
143system.cpu.iq.issued_per_cycle::total           11638                       # Number of insts issued each cycle
144system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
145system.cpu.iq.fu_full::IntAlu                       4      2.34%      2.34% # attempts to use FU when none available
146system.cpu.iq.fu_full::IntMult                      0      0.00%      2.34% # attempts to use FU when none available
147system.cpu.iq.fu_full::IntDiv                       0      0.00%      2.34% # attempts to use FU when none available
148system.cpu.iq.fu_full::FloatAdd                     0      0.00%      2.34% # attempts to use FU when none available
149system.cpu.iq.fu_full::FloatCmp                     0      0.00%      2.34% # attempts to use FU when none available
150system.cpu.iq.fu_full::FloatCvt                     0      0.00%      2.34% # attempts to use FU when none available
151system.cpu.iq.fu_full::FloatMult                    0      0.00%      2.34% # attempts to use FU when none available
152system.cpu.iq.fu_full::FloatDiv                     0      0.00%      2.34% # attempts to use FU when none available
153system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      2.34% # attempts to use FU when none available
154system.cpu.iq.fu_full::SimdAdd                      0      0.00%      2.34% # attempts to use FU when none available
155system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      2.34% # attempts to use FU when none available
156system.cpu.iq.fu_full::SimdAlu                      0      0.00%      2.34% # attempts to use FU when none available
157system.cpu.iq.fu_full::SimdCmp                      0      0.00%      2.34% # attempts to use FU when none available
158system.cpu.iq.fu_full::SimdCvt                      0      0.00%      2.34% # attempts to use FU when none available
159system.cpu.iq.fu_full::SimdMisc                     0      0.00%      2.34% # attempts to use FU when none available
160system.cpu.iq.fu_full::SimdMult                     0      0.00%      2.34% # attempts to use FU when none available
161system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      2.34% # attempts to use FU when none available
162system.cpu.iq.fu_full::SimdShift                    0      0.00%      2.34% # attempts to use FU when none available
163system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      2.34% # attempts to use FU when none available
164system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      2.34% # attempts to use FU when none available
165system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      2.34% # attempts to use FU when none available
166system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      2.34% # attempts to use FU when none available
167system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      2.34% # attempts to use FU when none available
168system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      2.34% # attempts to use FU when none available
169system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      2.34% # attempts to use FU when none available
170system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      2.34% # attempts to use FU when none available
171system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      2.34% # attempts to use FU when none available
172system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      2.34% # attempts to use FU when none available
173system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      2.34% # attempts to use FU when none available
174system.cpu.iq.fu_full::MemRead                     75     43.86%     46.20% # attempts to use FU when none available
175system.cpu.iq.fu_full::MemWrite                    92     53.80%    100.00% # attempts to use FU when none available
176system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
177system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
178system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
179system.cpu.iq.FU_type_0::IntAlu                  5661     61.56%     61.56% # Type of FU issued
180system.cpu.iq.FU_type_0::IntMult                    0      0.00%     61.56% # Type of FU issued
181system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     61.56% # Type of FU issued
182system.cpu.iq.FU_type_0::FloatAdd                   2      0.02%     61.58% # Type of FU issued
183system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     61.58% # Type of FU issued
184system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     61.58% # Type of FU issued
185system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     61.58% # Type of FU issued
186system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     61.58% # Type of FU issued
187system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     61.58% # Type of FU issued
188system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     61.58% # Type of FU issued
189system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     61.58% # Type of FU issued
190system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     61.58% # Type of FU issued
191system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     61.58% # Type of FU issued
192system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     61.58% # Type of FU issued
193system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     61.58% # Type of FU issued
194system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     61.58% # Type of FU issued
195system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     61.58% # Type of FU issued
196system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     61.58% # Type of FU issued
197system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     61.58% # Type of FU issued
198system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     61.58% # Type of FU issued
199system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     61.58% # Type of FU issued
200system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     61.58% # Type of FU issued
201system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     61.58% # Type of FU issued
202system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     61.58% # Type of FU issued
203system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     61.58% # Type of FU issued
204system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     61.58% # Type of FU issued
205system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     61.58% # Type of FU issued
206system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     61.58% # Type of FU issued
207system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     61.58% # Type of FU issued
208system.cpu.iq.FU_type_0::MemRead                 1833     19.93%     81.51% # Type of FU issued
209system.cpu.iq.FU_type_0::MemWrite                1700     18.49%    100.00% # Type of FU issued
210system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
211system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
212system.cpu.iq.FU_type_0::total                   9196                       # Type of FU issued
213system.cpu.iq.rate                           0.390853                       # Inst issue rate
214system.cpu.iq.fu_busy_cnt                         171                       # FU busy when requested
215system.cpu.iq.fu_busy_rate                   0.018595                       # FU busy rate (busy events/executed inst)
216system.cpu.iq.int_inst_queue_reads              30299                       # Number of integer instruction queue reads
217system.cpu.iq.int_inst_queue_writes             15649                       # Number of integer instruction queue writes
218system.cpu.iq.int_inst_queue_wakeup_accesses         8318                       # Number of integer instruction queue wakeup accesses
219system.cpu.iq.fp_inst_queue_reads                  62                       # Number of floating instruction queue reads
220system.cpu.iq.fp_inst_queue_writes                 36                       # Number of floating instruction queue writes
221system.cpu.iq.fp_inst_queue_wakeup_accesses           27                       # Number of floating instruction queue wakeup accesses
222system.cpu.iq.int_alu_accesses                   9333                       # Number of integer alu accesses
223system.cpu.iq.fp_alu_accesses                      34                       # Number of floating point alu accesses
224system.cpu.iew.lsq.thread0.forwLoads               65                       # Number of loads that had data forwarded from stores
225system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
226system.cpu.iew.lsq.thread0.squashedLoads         1090                       # Number of loads squashed
227system.cpu.iew.lsq.thread0.ignoredResponses            1                       # Number of memory responses ignored because the instruction is squashed
228system.cpu.iew.lsq.thread0.memOrderViolation            7                       # Number of memory ordering violations
229system.cpu.iew.lsq.thread0.squashedStores          863                       # Number of stores squashed
230system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
231system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
232system.cpu.iew.lsq.thread0.rescheduledLoads            1                       # Number of loads that were rescheduled
233system.cpu.iew.lsq.thread0.cacheBlocked             0                       # Number of times an access to memory failed due to the cache being blocked
234system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
235system.cpu.iew.iewSquashCycles                    784                       # Number of cycles IEW is squashing
236system.cpu.iew.iewBlockCycles                     229                       # Number of cycles IEW is blocking
237system.cpu.iew.iewUnblockCycles                    24                       # Number of cycles IEW is unblocking
238system.cpu.iew.iewDispatchedInsts               10884                       # Number of instructions dispatched to IQ
239system.cpu.iew.iewDispSquashedInsts               101                       # Number of squashed instructions skipped by dispatch
240system.cpu.iew.iewDispLoadInsts                  2051                       # Number of dispatched load instructions
241system.cpu.iew.iewDispStoreInsts                 1909                       # Number of dispatched store instructions
242system.cpu.iew.iewDispNonSpecInsts                 54                       # Number of dispatched non-speculative instructions
243system.cpu.iew.iewIQFullEvents                     11                       # Number of times the IQ has become full, causing a stall
244system.cpu.iew.iewLSQFullEvents                     3                       # Number of times the LSQ has become full, causing a stall
245system.cpu.iew.memOrderViolationEvents              7                       # Number of memory order violations
246system.cpu.iew.predictedTakenIncorrect             77                       # Number of branches that were predicted taken incorrectly
247system.cpu.iew.predictedNotTakenIncorrect          302                       # Number of branches that were predicted not taken incorrectly
248system.cpu.iew.branchMispredicts                  379                       # Number of branch mispredicts detected at execute
249system.cpu.iew.iewExecutedInsts                  8699                       # Number of executed instructions
250system.cpu.iew.iewExecLoadInsts                  1698                       # Number of load instructions executed
251system.cpu.iew.iewExecSquashedInsts               497                       # Number of squashed instructions skipped in execute
252system.cpu.iew.exec_swp                             0                       # number of swp insts executed
253system.cpu.iew.exec_nop                             0                       # number of nop insts executed
254system.cpu.iew.exec_refs                         3253                       # number of memory reference insts executed
255system.cpu.iew.exec_branches                     1376                       # Number of branches executed
256system.cpu.iew.exec_stores                       1555                       # Number of stores executed
257system.cpu.iew.exec_rate                     0.369730                       # Inst execution rate
258system.cpu.iew.wb_sent                           8502                       # cumulative count of insts sent to commit
259system.cpu.iew.wb_count                          8345                       # cumulative count of insts written-back
260system.cpu.iew.wb_producers                      4327                       # num instructions producing a value
261system.cpu.iew.wb_consumers                      6939                       # num instructions consuming a value
262system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
263system.cpu.iew.wb_rate                       0.354684                       # insts written-back per cycle
264system.cpu.iew.wb_fanout                     0.623577                       # average fanout of values written-back
265system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
266system.cpu.commit.commitSquashedInsts            5101                       # The number of squashed insts skipped by commit
267system.cpu.commit.commitNonSpecStalls              16                       # The number of times commit has been forced to stall to communicate backwards
268system.cpu.commit.branchMispredicts               292                       # The number of times a branch was mispredicted
269system.cpu.commit.committed_per_cycle::samples        10854                       # Number of insts commited each cycle
270system.cpu.commit.committed_per_cycle::mean     0.533628                       # Number of insts commited each cycle
271system.cpu.commit.committed_per_cycle::stdev     1.316329                       # Number of insts commited each cycle
272system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
273system.cpu.commit.committed_per_cycle::0         8424     77.61%     77.61% # Number of insts commited each cycle
274system.cpu.commit.committed_per_cycle::1         1042      9.60%     87.21% # Number of insts commited each cycle
275system.cpu.commit.committed_per_cycle::2          639      5.89%     93.10% # Number of insts commited each cycle
276system.cpu.commit.committed_per_cycle::3          261      2.40%     95.50% # Number of insts commited each cycle
277system.cpu.commit.committed_per_cycle::4          182      1.68%     97.18% # Number of insts commited each cycle
278system.cpu.commit.committed_per_cycle::5          104      0.96%     98.14% # Number of insts commited each cycle
279system.cpu.commit.committed_per_cycle::6           67      0.62%     98.76% # Number of insts commited each cycle
280system.cpu.commit.committed_per_cycle::7           41      0.38%     99.13% # Number of insts commited each cycle
281system.cpu.commit.committed_per_cycle::8           94      0.87%    100.00% # Number of insts commited each cycle
282system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
283system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
284system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
285system.cpu.commit.committed_per_cycle::total        10854                       # Number of insts commited each cycle
286system.cpu.commit.committedInsts                 5792                       # Number of instructions committed
287system.cpu.commit.committedOps                   5792                       # Number of ops (including micro ops) committed
288system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
289system.cpu.commit.refs                           2007                       # Number of memory references committed
290system.cpu.commit.loads                           961                       # Number of loads committed
291system.cpu.commit.membars                           7                       # Number of memory barriers committed
292system.cpu.commit.branches                       1037                       # Number of branches committed
293system.cpu.commit.fp_insts                         22                       # Number of committed floating point instructions.
294system.cpu.commit.int_insts                      5698                       # Number of committed integer instructions.
295system.cpu.commit.function_calls                  103                       # Number of function calls committed.
296system.cpu.commit.bw_lim_events                    94                       # number cycles where commit BW limit reached
297system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
298system.cpu.rob.rob_reads                        21653                       # The number of ROB reads
299system.cpu.rob.rob_writes                       22571                       # The number of ROB writes
300system.cpu.timesIdled                             234                       # Number of times that the entire CPU went into an idle state and unscheduled itself
301system.cpu.idleCycles                           11890                       # Total number of cycles that the CPU has spent unscheduled due to idling
302system.cpu.committedInsts                        5792                       # Number of Instructions Simulated
303system.cpu.committedOps                          5792                       # Number of Ops (including micro ops) Simulated
304system.cpu.committedInsts_total                  5792                       # Number of Instructions Simulated
305system.cpu.cpi                               4.062155                       # CPI: Cycles Per Instruction
306system.cpu.cpi_total                         4.062155                       # CPI: Total CPI of All Threads
307system.cpu.ipc                               0.246175                       # IPC: Instructions Per Cycle
308system.cpu.ipc_total                         0.246175                       # IPC: Total IPC of All Threads
309system.cpu.int_regfile_reads                    13809                       # number of integer regfile reads
310system.cpu.int_regfile_writes                    7224                       # number of integer regfile writes
311system.cpu.fp_regfile_reads                        25                       # number of floating regfile reads
312system.cpu.fp_regfile_writes                        2                       # number of floating regfile writes
313system.cpu.icache.replacements                      0                       # number of replacements
314system.cpu.icache.tagsinuse                172.502715                       # Cycle average of tags in use
315system.cpu.icache.total_refs                     1427                       # Total number of references to valid blocks.
316system.cpu.icache.sampled_refs                    356                       # Sample count of references to valid blocks.
317system.cpu.icache.avg_refs                   4.008427                       # Average number of references to valid blocks.
318system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
319system.cpu.icache.occ_blocks::cpu.inst     172.502715                       # Average occupied blocks per requestor
320system.cpu.icache.occ_percent::cpu.inst      0.084230                       # Average percentage of cache occupancy
321system.cpu.icache.occ_percent::total         0.084230                       # Average percentage of cache occupancy
322system.cpu.icache.ReadReq_hits::cpu.inst         1427                       # number of ReadReq hits
323system.cpu.icache.ReadReq_hits::total            1427                       # number of ReadReq hits
324system.cpu.icache.demand_hits::cpu.inst          1427                       # number of demand (read+write) hits
325system.cpu.icache.demand_hits::total             1427                       # number of demand (read+write) hits
326system.cpu.icache.overall_hits::cpu.inst         1427                       # number of overall hits
327system.cpu.icache.overall_hits::total            1427                       # number of overall hits
328system.cpu.icache.ReadReq_misses::cpu.inst          432                       # number of ReadReq misses
329system.cpu.icache.ReadReq_misses::total           432                       # number of ReadReq misses
330system.cpu.icache.demand_misses::cpu.inst          432                       # number of demand (read+write) misses
331system.cpu.icache.demand_misses::total            432                       # number of demand (read+write) misses
332system.cpu.icache.overall_misses::cpu.inst          432                       # number of overall misses
333system.cpu.icache.overall_misses::total           432                       # number of overall misses
334system.cpu.icache.ReadReq_miss_latency::cpu.inst     16299000                       # number of ReadReq miss cycles
335system.cpu.icache.ReadReq_miss_latency::total     16299000                       # number of ReadReq miss cycles
336system.cpu.icache.demand_miss_latency::cpu.inst     16299000                       # number of demand (read+write) miss cycles
337system.cpu.icache.demand_miss_latency::total     16299000                       # number of demand (read+write) miss cycles
338system.cpu.icache.overall_miss_latency::cpu.inst     16299000                       # number of overall miss cycles
339system.cpu.icache.overall_miss_latency::total     16299000                       # number of overall miss cycles
340system.cpu.icache.ReadReq_accesses::cpu.inst         1859                       # number of ReadReq accesses(hits+misses)
341system.cpu.icache.ReadReq_accesses::total         1859                       # number of ReadReq accesses(hits+misses)
342system.cpu.icache.demand_accesses::cpu.inst         1859                       # number of demand (read+write) accesses
343system.cpu.icache.demand_accesses::total         1859                       # number of demand (read+write) accesses
344system.cpu.icache.overall_accesses::cpu.inst         1859                       # number of overall (read+write) accesses
345system.cpu.icache.overall_accesses::total         1859                       # number of overall (read+write) accesses
346system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.232383                       # miss rate for ReadReq accesses
347system.cpu.icache.ReadReq_miss_rate::total     0.232383                       # miss rate for ReadReq accesses
348system.cpu.icache.demand_miss_rate::cpu.inst     0.232383                       # miss rate for demand accesses
349system.cpu.icache.demand_miss_rate::total     0.232383                       # miss rate for demand accesses
350system.cpu.icache.overall_miss_rate::cpu.inst     0.232383                       # miss rate for overall accesses
351system.cpu.icache.overall_miss_rate::total     0.232383                       # miss rate for overall accesses
352system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 37729.166667                       # average ReadReq miss latency
353system.cpu.icache.ReadReq_avg_miss_latency::total 37729.166667                       # average ReadReq miss latency
354system.cpu.icache.demand_avg_miss_latency::cpu.inst 37729.166667                       # average overall miss latency
355system.cpu.icache.demand_avg_miss_latency::total 37729.166667                       # average overall miss latency
356system.cpu.icache.overall_avg_miss_latency::cpu.inst 37729.166667                       # average overall miss latency
357system.cpu.icache.overall_avg_miss_latency::total 37729.166667                       # average overall miss latency
358system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
359system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
360system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
361system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
362system.cpu.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
363system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
364system.cpu.icache.fast_writes                       0                       # number of fast writes performed
365system.cpu.icache.cache_copies                      0                       # number of cache copies performed
366system.cpu.icache.ReadReq_mshr_hits::cpu.inst           76                       # number of ReadReq MSHR hits
367system.cpu.icache.ReadReq_mshr_hits::total           76                       # number of ReadReq MSHR hits
368system.cpu.icache.demand_mshr_hits::cpu.inst           76                       # number of demand (read+write) MSHR hits
369system.cpu.icache.demand_mshr_hits::total           76                       # number of demand (read+write) MSHR hits
370system.cpu.icache.overall_mshr_hits::cpu.inst           76                       # number of overall MSHR hits
371system.cpu.icache.overall_mshr_hits::total           76                       # number of overall MSHR hits
372system.cpu.icache.ReadReq_mshr_misses::cpu.inst          356                       # number of ReadReq MSHR misses
373system.cpu.icache.ReadReq_mshr_misses::total          356                       # number of ReadReq MSHR misses
374system.cpu.icache.demand_mshr_misses::cpu.inst          356                       # number of demand (read+write) MSHR misses
375system.cpu.icache.demand_mshr_misses::total          356                       # number of demand (read+write) MSHR misses
376system.cpu.icache.overall_mshr_misses::cpu.inst          356                       # number of overall MSHR misses
377system.cpu.icache.overall_mshr_misses::total          356                       # number of overall MSHR misses
378system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     13111000                       # number of ReadReq MSHR miss cycles
379system.cpu.icache.ReadReq_mshr_miss_latency::total     13111000                       # number of ReadReq MSHR miss cycles
380system.cpu.icache.demand_mshr_miss_latency::cpu.inst     13111000                       # number of demand (read+write) MSHR miss cycles
381system.cpu.icache.demand_mshr_miss_latency::total     13111000                       # number of demand (read+write) MSHR miss cycles
382system.cpu.icache.overall_mshr_miss_latency::cpu.inst     13111000                       # number of overall MSHR miss cycles
383system.cpu.icache.overall_mshr_miss_latency::total     13111000                       # number of overall MSHR miss cycles
384system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.191501                       # mshr miss rate for ReadReq accesses
385system.cpu.icache.ReadReq_mshr_miss_rate::total     0.191501                       # mshr miss rate for ReadReq accesses
386system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.191501                       # mshr miss rate for demand accesses
387system.cpu.icache.demand_mshr_miss_rate::total     0.191501                       # mshr miss rate for demand accesses
388system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.191501                       # mshr miss rate for overall accesses
389system.cpu.icache.overall_mshr_miss_rate::total     0.191501                       # mshr miss rate for overall accesses
390system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 36828.651685                       # average ReadReq mshr miss latency
391system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 36828.651685                       # average ReadReq mshr miss latency
392system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 36828.651685                       # average overall mshr miss latency
393system.cpu.icache.demand_avg_mshr_miss_latency::total 36828.651685                       # average overall mshr miss latency
394system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 36828.651685                       # average overall mshr miss latency
395system.cpu.icache.overall_avg_mshr_miss_latency::total 36828.651685                       # average overall mshr miss latency
396system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
397system.cpu.dcache.replacements                      0                       # number of replacements
398system.cpu.dcache.tagsinuse                 63.218136                       # Cycle average of tags in use
399system.cpu.dcache.total_refs                     2196                       # Total number of references to valid blocks.
400system.cpu.dcache.sampled_refs                    101                       # Sample count of references to valid blocks.
401system.cpu.dcache.avg_refs                  21.742574                       # Average number of references to valid blocks.
402system.cpu.dcache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
403system.cpu.dcache.occ_blocks::cpu.data      63.218136                       # Average occupied blocks per requestor
404system.cpu.dcache.occ_percent::cpu.data      0.015434                       # Average percentage of cache occupancy
405system.cpu.dcache.occ_percent::total         0.015434                       # Average percentage of cache occupancy
406system.cpu.dcache.ReadReq_hits::cpu.data         1479                       # number of ReadReq hits
407system.cpu.dcache.ReadReq_hits::total            1479                       # number of ReadReq hits
408system.cpu.dcache.WriteReq_hits::cpu.data          717                       # number of WriteReq hits
409system.cpu.dcache.WriteReq_hits::total            717                       # number of WriteReq hits
410system.cpu.dcache.demand_hits::cpu.data          2196                       # number of demand (read+write) hits
411system.cpu.dcache.demand_hits::total             2196                       # number of demand (read+write) hits
412system.cpu.dcache.overall_hits::cpu.data         2196                       # number of overall hits
413system.cpu.dcache.overall_hits::total            2196                       # number of overall hits
414system.cpu.dcache.ReadReq_misses::cpu.data           91                       # number of ReadReq misses
415system.cpu.dcache.ReadReq_misses::total            91                       # number of ReadReq misses
416system.cpu.dcache.WriteReq_misses::cpu.data          329                       # number of WriteReq misses
417system.cpu.dcache.WriteReq_misses::total          329                       # number of WriteReq misses
418system.cpu.dcache.demand_misses::cpu.data          420                       # number of demand (read+write) misses
419system.cpu.dcache.demand_misses::total            420                       # number of demand (read+write) misses
420system.cpu.dcache.overall_misses::cpu.data          420                       # number of overall misses
421system.cpu.dcache.overall_misses::total           420                       # number of overall misses
422system.cpu.dcache.ReadReq_miss_latency::cpu.data      3732500                       # number of ReadReq miss cycles
423system.cpu.dcache.ReadReq_miss_latency::total      3732500                       # number of ReadReq miss cycles
424system.cpu.dcache.WriteReq_miss_latency::cpu.data     12824500                       # number of WriteReq miss cycles
425system.cpu.dcache.WriteReq_miss_latency::total     12824500                       # number of WriteReq miss cycles
426system.cpu.dcache.demand_miss_latency::cpu.data     16557000                       # number of demand (read+write) miss cycles
427system.cpu.dcache.demand_miss_latency::total     16557000                       # number of demand (read+write) miss cycles
428system.cpu.dcache.overall_miss_latency::cpu.data     16557000                       # number of overall miss cycles
429system.cpu.dcache.overall_miss_latency::total     16557000                       # number of overall miss cycles
430system.cpu.dcache.ReadReq_accesses::cpu.data         1570                       # number of ReadReq accesses(hits+misses)
431system.cpu.dcache.ReadReq_accesses::total         1570                       # number of ReadReq accesses(hits+misses)
432system.cpu.dcache.WriteReq_accesses::cpu.data         1046                       # number of WriteReq accesses(hits+misses)
433system.cpu.dcache.WriteReq_accesses::total         1046                       # number of WriteReq accesses(hits+misses)
434system.cpu.dcache.demand_accesses::cpu.data         2616                       # number of demand (read+write) accesses
435system.cpu.dcache.demand_accesses::total         2616                       # number of demand (read+write) accesses
436system.cpu.dcache.overall_accesses::cpu.data         2616                       # number of overall (read+write) accesses
437system.cpu.dcache.overall_accesses::total         2616                       # number of overall (read+write) accesses
438system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.057962                       # miss rate for ReadReq accesses
439system.cpu.dcache.ReadReq_miss_rate::total     0.057962                       # miss rate for ReadReq accesses
440system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.314532                       # miss rate for WriteReq accesses
441system.cpu.dcache.WriteReq_miss_rate::total     0.314532                       # miss rate for WriteReq accesses
442system.cpu.dcache.demand_miss_rate::cpu.data     0.160550                       # miss rate for demand accesses
443system.cpu.dcache.demand_miss_rate::total     0.160550                       # miss rate for demand accesses
444system.cpu.dcache.overall_miss_rate::cpu.data     0.160550                       # miss rate for overall accesses
445system.cpu.dcache.overall_miss_rate::total     0.160550                       # miss rate for overall accesses
446system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 41016.483516                       # average ReadReq miss latency
447system.cpu.dcache.ReadReq_avg_miss_latency::total 41016.483516                       # average ReadReq miss latency
448system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38980.243161                       # average WriteReq miss latency
449system.cpu.dcache.WriteReq_avg_miss_latency::total 38980.243161                       # average WriteReq miss latency
450system.cpu.dcache.demand_avg_miss_latency::cpu.data 39421.428571                       # average overall miss latency
451system.cpu.dcache.demand_avg_miss_latency::total 39421.428571                       # average overall miss latency
452system.cpu.dcache.overall_avg_miss_latency::cpu.data 39421.428571                       # average overall miss latency
453system.cpu.dcache.overall_avg_miss_latency::total 39421.428571                       # average overall miss latency
454system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
455system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
456system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
457system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
458system.cpu.dcache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
459system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
460system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
461system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
462system.cpu.dcache.ReadReq_mshr_hits::cpu.data           37                       # number of ReadReq MSHR hits
463system.cpu.dcache.ReadReq_mshr_hits::total           37                       # number of ReadReq MSHR hits
464system.cpu.dcache.WriteReq_mshr_hits::cpu.data          282                       # number of WriteReq MSHR hits
465system.cpu.dcache.WriteReq_mshr_hits::total          282                       # number of WriteReq MSHR hits
466system.cpu.dcache.demand_mshr_hits::cpu.data          319                       # number of demand (read+write) MSHR hits
467system.cpu.dcache.demand_mshr_hits::total          319                       # number of demand (read+write) MSHR hits
468system.cpu.dcache.overall_mshr_hits::cpu.data          319                       # number of overall MSHR hits
469system.cpu.dcache.overall_mshr_hits::total          319                       # number of overall MSHR hits
470system.cpu.dcache.ReadReq_mshr_misses::cpu.data           54                       # number of ReadReq MSHR misses
471system.cpu.dcache.ReadReq_mshr_misses::total           54                       # number of ReadReq MSHR misses
472system.cpu.dcache.WriteReq_mshr_misses::cpu.data           47                       # number of WriteReq MSHR misses
473system.cpu.dcache.WriteReq_mshr_misses::total           47                       # number of WriteReq MSHR misses
474system.cpu.dcache.demand_mshr_misses::cpu.data          101                       # number of demand (read+write) MSHR misses
475system.cpu.dcache.demand_mshr_misses::total          101                       # number of demand (read+write) MSHR misses
476system.cpu.dcache.overall_mshr_misses::cpu.data          101                       # number of overall MSHR misses
477system.cpu.dcache.overall_mshr_misses::total          101                       # number of overall MSHR misses
478system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      2168500                       # number of ReadReq MSHR miss cycles
479system.cpu.dcache.ReadReq_mshr_miss_latency::total      2168500                       # number of ReadReq MSHR miss cycles
480system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      2086000                       # number of WriteReq MSHR miss cycles
481system.cpu.dcache.WriteReq_mshr_miss_latency::total      2086000                       # number of WriteReq MSHR miss cycles
482system.cpu.dcache.demand_mshr_miss_latency::cpu.data      4254500                       # number of demand (read+write) MSHR miss cycles
483system.cpu.dcache.demand_mshr_miss_latency::total      4254500                       # number of demand (read+write) MSHR miss cycles
484system.cpu.dcache.overall_mshr_miss_latency::cpu.data      4254500                       # number of overall MSHR miss cycles
485system.cpu.dcache.overall_mshr_miss_latency::total      4254500                       # number of overall MSHR miss cycles
486system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.034395                       # mshr miss rate for ReadReq accesses
487system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.034395                       # mshr miss rate for ReadReq accesses
488system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.044933                       # mshr miss rate for WriteReq accesses
489system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.044933                       # mshr miss rate for WriteReq accesses
490system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.038609                       # mshr miss rate for demand accesses
491system.cpu.dcache.demand_mshr_miss_rate::total     0.038609                       # mshr miss rate for demand accesses
492system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.038609                       # mshr miss rate for overall accesses
493system.cpu.dcache.overall_mshr_miss_rate::total     0.038609                       # mshr miss rate for overall accesses
494system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 40157.407407                       # average ReadReq mshr miss latency
495system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 40157.407407                       # average ReadReq mshr miss latency
496system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 44382.978723                       # average WriteReq mshr miss latency
497system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 44382.978723                       # average WriteReq mshr miss latency
498system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 42123.762376                       # average overall mshr miss latency
499system.cpu.dcache.demand_avg_mshr_miss_latency::total 42123.762376                       # average overall mshr miss latency
500system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 42123.762376                       # average overall mshr miss latency
501system.cpu.dcache.overall_avg_mshr_miss_latency::total 42123.762376                       # average overall mshr miss latency
502system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
503system.cpu.l2cache.replacements                     0                       # number of replacements
504system.cpu.l2cache.tagsinuse               203.045072                       # Cycle average of tags in use
505system.cpu.l2cache.total_refs                       5                       # Total number of references to valid blocks.
506system.cpu.l2cache.sampled_refs                   405                       # Sample count of references to valid blocks.
507system.cpu.l2cache.avg_refs                  0.012346                       # Average number of references to valid blocks.
508system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
509system.cpu.l2cache.occ_blocks::cpu.inst    171.614713                       # Average occupied blocks per requestor
510system.cpu.l2cache.occ_blocks::cpu.data     31.430359                       # Average occupied blocks per requestor
511system.cpu.l2cache.occ_percent::cpu.inst     0.005237                       # Average percentage of cache occupancy
512system.cpu.l2cache.occ_percent::cpu.data     0.000959                       # Average percentage of cache occupancy
513system.cpu.l2cache.occ_percent::total        0.006196                       # Average percentage of cache occupancy
514system.cpu.l2cache.ReadReq_hits::cpu.inst            5                       # number of ReadReq hits
515system.cpu.l2cache.ReadReq_hits::total              5                       # number of ReadReq hits
516system.cpu.l2cache.demand_hits::cpu.inst            5                       # number of demand (read+write) hits
517system.cpu.l2cache.demand_hits::total               5                       # number of demand (read+write) hits
518system.cpu.l2cache.overall_hits::cpu.inst            5                       # number of overall hits
519system.cpu.l2cache.overall_hits::total              5                       # number of overall hits
520system.cpu.l2cache.ReadReq_misses::cpu.inst          351                       # number of ReadReq misses
521system.cpu.l2cache.ReadReq_misses::cpu.data           54                       # number of ReadReq misses
522system.cpu.l2cache.ReadReq_misses::total          405                       # number of ReadReq misses
523system.cpu.l2cache.ReadExReq_misses::cpu.data           47                       # number of ReadExReq misses
524system.cpu.l2cache.ReadExReq_misses::total           47                       # number of ReadExReq misses
525system.cpu.l2cache.demand_misses::cpu.inst          351                       # number of demand (read+write) misses
526system.cpu.l2cache.demand_misses::cpu.data          101                       # number of demand (read+write) misses
527system.cpu.l2cache.demand_misses::total           452                       # number of demand (read+write) misses
528system.cpu.l2cache.overall_misses::cpu.inst          351                       # number of overall misses
529system.cpu.l2cache.overall_misses::cpu.data          101                       # number of overall misses
530system.cpu.l2cache.overall_misses::total          452                       # number of overall misses
531system.cpu.l2cache.ReadReq_miss_latency::cpu.inst     12737500                       # number of ReadReq miss cycles
532system.cpu.l2cache.ReadReq_miss_latency::cpu.data      2108500                       # number of ReadReq miss cycles
533system.cpu.l2cache.ReadReq_miss_latency::total     14846000                       # number of ReadReq miss cycles
534system.cpu.l2cache.ReadExReq_miss_latency::cpu.data      2028500                       # number of ReadExReq miss cycles
535system.cpu.l2cache.ReadExReq_miss_latency::total      2028500                       # number of ReadExReq miss cycles
536system.cpu.l2cache.demand_miss_latency::cpu.inst     12737500                       # number of demand (read+write) miss cycles
537system.cpu.l2cache.demand_miss_latency::cpu.data      4137000                       # number of demand (read+write) miss cycles
538system.cpu.l2cache.demand_miss_latency::total     16874500                       # number of demand (read+write) miss cycles
539system.cpu.l2cache.overall_miss_latency::cpu.inst     12737500                       # number of overall miss cycles
540system.cpu.l2cache.overall_miss_latency::cpu.data      4137000                       # number of overall miss cycles
541system.cpu.l2cache.overall_miss_latency::total     16874500                       # number of overall miss cycles
542system.cpu.l2cache.ReadReq_accesses::cpu.inst          356                       # number of ReadReq accesses(hits+misses)
543system.cpu.l2cache.ReadReq_accesses::cpu.data           54                       # number of ReadReq accesses(hits+misses)
544system.cpu.l2cache.ReadReq_accesses::total          410                       # number of ReadReq accesses(hits+misses)
545system.cpu.l2cache.ReadExReq_accesses::cpu.data           47                       # number of ReadExReq accesses(hits+misses)
546system.cpu.l2cache.ReadExReq_accesses::total           47                       # number of ReadExReq accesses(hits+misses)
547system.cpu.l2cache.demand_accesses::cpu.inst          356                       # number of demand (read+write) accesses
548system.cpu.l2cache.demand_accesses::cpu.data          101                       # number of demand (read+write) accesses
549system.cpu.l2cache.demand_accesses::total          457                       # number of demand (read+write) accesses
550system.cpu.l2cache.overall_accesses::cpu.inst          356                       # number of overall (read+write) accesses
551system.cpu.l2cache.overall_accesses::cpu.data          101                       # number of overall (read+write) accesses
552system.cpu.l2cache.overall_accesses::total          457                       # number of overall (read+write) accesses
553system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.985955                       # miss rate for ReadReq accesses
554system.cpu.l2cache.ReadReq_miss_rate::cpu.data            1                       # miss rate for ReadReq accesses
555system.cpu.l2cache.ReadReq_miss_rate::total     0.987805                       # miss rate for ReadReq accesses
556system.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
557system.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
558system.cpu.l2cache.demand_miss_rate::cpu.inst     0.985955                       # miss rate for demand accesses
559system.cpu.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
560system.cpu.l2cache.demand_miss_rate::total     0.989059                       # miss rate for demand accesses
561system.cpu.l2cache.overall_miss_rate::cpu.inst     0.985955                       # miss rate for overall accesses
562system.cpu.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
563system.cpu.l2cache.overall_miss_rate::total     0.989059                       # miss rate for overall accesses
564system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 36289.173789                       # average ReadReq miss latency
565system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 39046.296296                       # average ReadReq miss latency
566system.cpu.l2cache.ReadReq_avg_miss_latency::total 36656.790123                       # average ReadReq miss latency
567system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 43159.574468                       # average ReadExReq miss latency
568system.cpu.l2cache.ReadExReq_avg_miss_latency::total 43159.574468                       # average ReadExReq miss latency
569system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 36289.173789                       # average overall miss latency
570system.cpu.l2cache.demand_avg_miss_latency::cpu.data 40960.396040                       # average overall miss latency
571system.cpu.l2cache.demand_avg_miss_latency::total 37332.964602                       # average overall miss latency
572system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 36289.173789                       # average overall miss latency
573system.cpu.l2cache.overall_avg_miss_latency::cpu.data 40960.396040                       # average overall miss latency
574system.cpu.l2cache.overall_avg_miss_latency::total 37332.964602                       # average overall miss latency
575system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
576system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
577system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
578system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
579system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
580system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
581system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
582system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
583system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          351                       # number of ReadReq MSHR misses
584system.cpu.l2cache.ReadReq_mshr_misses::cpu.data           54                       # number of ReadReq MSHR misses
585system.cpu.l2cache.ReadReq_mshr_misses::total          405                       # number of ReadReq MSHR misses
586system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           47                       # number of ReadExReq MSHR misses
587system.cpu.l2cache.ReadExReq_mshr_misses::total           47                       # number of ReadExReq MSHR misses
588system.cpu.l2cache.demand_mshr_misses::cpu.inst          351                       # number of demand (read+write) MSHR misses
589system.cpu.l2cache.demand_mshr_misses::cpu.data          101                       # number of demand (read+write) MSHR misses
590system.cpu.l2cache.demand_mshr_misses::total          452                       # number of demand (read+write) MSHR misses
591system.cpu.l2cache.overall_mshr_misses::cpu.inst          351                       # number of overall MSHR misses
592system.cpu.l2cache.overall_mshr_misses::cpu.data          101                       # number of overall MSHR misses
593system.cpu.l2cache.overall_mshr_misses::total          452                       # number of overall MSHR misses
594system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     11613500                       # number of ReadReq MSHR miss cycles
595system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data      1942500                       # number of ReadReq MSHR miss cycles
596system.cpu.l2cache.ReadReq_mshr_miss_latency::total     13556000                       # number of ReadReq MSHR miss cycles
597system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      1882000                       # number of ReadExReq MSHR miss cycles
598system.cpu.l2cache.ReadExReq_mshr_miss_latency::total      1882000                       # number of ReadExReq MSHR miss cycles
599system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     11613500                       # number of demand (read+write) MSHR miss cycles
600system.cpu.l2cache.demand_mshr_miss_latency::cpu.data      3824500                       # number of demand (read+write) MSHR miss cycles
601system.cpu.l2cache.demand_mshr_miss_latency::total     15438000                       # number of demand (read+write) MSHR miss cycles
602system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     11613500                       # number of overall MSHR miss cycles
603system.cpu.l2cache.overall_mshr_miss_latency::cpu.data      3824500                       # number of overall MSHR miss cycles
604system.cpu.l2cache.overall_mshr_miss_latency::total     15438000                       # number of overall MSHR miss cycles
605system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.985955                       # mshr miss rate for ReadReq accesses
606system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadReq accesses
607system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.987805                       # mshr miss rate for ReadReq accesses
608system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
609system.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
610system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.985955                       # mshr miss rate for demand accesses
611system.cpu.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
612system.cpu.l2cache.demand_mshr_miss_rate::total     0.989059                       # mshr miss rate for demand accesses
613system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.985955                       # mshr miss rate for overall accesses
614system.cpu.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
615system.cpu.l2cache.overall_mshr_miss_rate::total     0.989059                       # mshr miss rate for overall accesses
616system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 33086.894587                       # average ReadReq mshr miss latency
617system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 35972.222222                       # average ReadReq mshr miss latency
618system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 33471.604938                       # average ReadReq mshr miss latency
619system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40042.553191                       # average ReadExReq mshr miss latency
620system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40042.553191                       # average ReadExReq mshr miss latency
621system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 33086.894587                       # average overall mshr miss latency
622system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 37866.336634                       # average overall mshr miss latency
623system.cpu.l2cache.demand_avg_mshr_miss_latency::total 34154.867257                       # average overall mshr miss latency
624system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 33086.894587                       # average overall mshr miss latency
625system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 37866.336634                       # average overall mshr miss latency
626system.cpu.l2cache.overall_avg_mshr_miss_latency::total 34154.867257                       # average overall mshr miss latency
627system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
628
629---------- End Simulation Statistics   ----------
630