stats.txt revision 9096
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000011 # Number of seconds simulated 4sim_ticks 10843000 # Number of ticks simulated 5final_tick 10843000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 17631 # Simulator instruction rate (inst/s) 8host_op_rate 22000 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 41635778 # Simulator tick rate (ticks/s) 10host_mem_usage 232604 # Number of bytes of host memory used 11host_seconds 0.26 # Real time elapsed on the host 12sim_insts 4591 # Number of instructions simulated 13sim_ops 5729 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu.inst 17600 # Number of bytes read from this memory 15system.physmem.bytes_read::cpu.data 7872 # Number of bytes read from this memory 16system.physmem.bytes_read::total 25472 # Number of bytes read from this memory 17system.physmem.bytes_inst_read::cpu.inst 17600 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 17600 # Number of instructions bytes read from this memory 19system.physmem.num_reads::cpu.inst 275 # Number of read requests responded to by this memory 20system.physmem.num_reads::cpu.data 123 # Number of read requests responded to by this memory 21system.physmem.num_reads::total 398 # Number of read requests responded to by this memory 22system.physmem.bw_read::cpu.inst 1623167020 # Total read bandwidth from this memory (bytes/s) 23system.physmem.bw_read::cpu.data 725998340 # Total read bandwidth from this memory (bytes/s) 24system.physmem.bw_read::total 2349165360 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_inst_read::cpu.inst 1623167020 # Instruction read bandwidth from this memory (bytes/s) 26system.physmem.bw_inst_read::total 1623167020 # Instruction read bandwidth from this memory (bytes/s) 27system.physmem.bw_total::cpu.inst 1623167020 # Total bandwidth to/from this memory (bytes/s) 28system.physmem.bw_total::cpu.data 725998340 # Total bandwidth to/from this memory (bytes/s) 29system.physmem.bw_total::total 2349165360 # Total bandwidth to/from this memory (bytes/s) 30system.cpu.dtb.inst_hits 0 # ITB inst hits 31system.cpu.dtb.inst_misses 0 # ITB inst misses 32system.cpu.dtb.read_hits 0 # DTB read hits 33system.cpu.dtb.read_misses 0 # DTB read misses 34system.cpu.dtb.write_hits 0 # DTB write hits 35system.cpu.dtb.write_misses 0 # DTB write misses 36system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed 37system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 38system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 39system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 40system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB 41system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions 42system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch 43system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions 44system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions 45system.cpu.dtb.read_accesses 0 # DTB read accesses 46system.cpu.dtb.write_accesses 0 # DTB write accesses 47system.cpu.dtb.inst_accesses 0 # ITB inst accesses 48system.cpu.dtb.hits 0 # DTB hits 49system.cpu.dtb.misses 0 # DTB misses 50system.cpu.dtb.accesses 0 # DTB accesses 51system.cpu.itb.inst_hits 0 # ITB inst hits 52system.cpu.itb.inst_misses 0 # ITB inst misses 53system.cpu.itb.read_hits 0 # DTB read hits 54system.cpu.itb.read_misses 0 # DTB read misses 55system.cpu.itb.write_hits 0 # DTB write hits 56system.cpu.itb.write_misses 0 # DTB write misses 57system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed 58system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 59system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 60system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 61system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB 62system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions 63system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch 64system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions 65system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 66system.cpu.itb.read_accesses 0 # DTB read accesses 67system.cpu.itb.write_accesses 0 # DTB write accesses 68system.cpu.itb.inst_accesses 0 # ITB inst accesses 69system.cpu.itb.hits 0 # DTB hits 70system.cpu.itb.misses 0 # DTB misses 71system.cpu.itb.accesses 0 # DTB accesses 72system.cpu.workload.num_syscalls 13 # Number of system calls 73system.cpu.numCycles 21687 # number of cpu cycles simulated 74system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 75system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 76system.cpu.BPredUnit.lookups 2517 # Number of BP lookups 77system.cpu.BPredUnit.condPredicted 1836 # Number of conditional branches predicted 78system.cpu.BPredUnit.condIncorrect 456 # Number of conditional branches incorrect 79system.cpu.BPredUnit.BTBLookups 1920 # Number of BTB lookups 80system.cpu.BPredUnit.BTBHits 676 # Number of BTB hits 81system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 82system.cpu.BPredUnit.usedRAS 253 # Number of times the RAS was used to get a target. 83system.cpu.BPredUnit.RASInCorrect 57 # Number of incorrect RAS predictions. 84system.cpu.fetch.icacheStallCycles 7080 # Number of cycles fetch is stalled on an Icache miss 85system.cpu.fetch.Insts 12862 # Number of instructions fetch has processed 86system.cpu.fetch.Branches 2517 # Number of branches that fetch encountered 87system.cpu.fetch.predictedBranches 929 # Number of branches that fetch has predicted taken 88system.cpu.fetch.Cycles 2805 # Number of cycles fetch has run and was not squashing or blocked 89system.cpu.fetch.SquashCycles 1740 # Number of cycles fetch has spent squashing 90system.cpu.fetch.BlockedCycles 2260 # Number of cycles fetch has spent blocked 91system.cpu.fetch.MiscStallCycles 1 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 92system.cpu.fetch.CacheLines 1997 # Number of cache lines fetched 93system.cpu.fetch.IcacheSquashes 304 # Number of outstanding Icache misses that were squashed 94system.cpu.fetch.rateDist::samples 13334 # Number of instructions fetched each cycle (Total) 95system.cpu.fetch.rateDist::mean 1.230988 # Number of instructions fetched each cycle (Total) 96system.cpu.fetch.rateDist::stdev 2.652427 # Number of instructions fetched each cycle (Total) 97system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 98system.cpu.fetch.rateDist::0 10529 78.96% 78.96% # Number of instructions fetched each cycle (Total) 99system.cpu.fetch.rateDist::1 255 1.91% 80.88% # Number of instructions fetched each cycle (Total) 100system.cpu.fetch.rateDist::2 171 1.28% 82.16% # Number of instructions fetched each cycle (Total) 101system.cpu.fetch.rateDist::3 221 1.66% 83.82% # Number of instructions fetched each cycle (Total) 102system.cpu.fetch.rateDist::4 220 1.65% 85.47% # Number of instructions fetched each cycle (Total) 103system.cpu.fetch.rateDist::5 289 2.17% 87.63% # Number of instructions fetched each cycle (Total) 104system.cpu.fetch.rateDist::6 122 0.91% 88.55% # Number of instructions fetched each cycle (Total) 105system.cpu.fetch.rateDist::7 119 0.89% 89.44% # Number of instructions fetched each cycle (Total) 106system.cpu.fetch.rateDist::8 1408 10.56% 100.00% # Number of instructions fetched each cycle (Total) 107system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 108system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 109system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 110system.cpu.fetch.rateDist::total 13334 # Number of instructions fetched each cycle (Total) 111system.cpu.fetch.branchRate 0.116060 # Number of branch fetches per cycle 112system.cpu.fetch.rate 0.593074 # Number of inst fetches per cycle 113system.cpu.decode.IdleCycles 7240 # Number of cycles decode is idle 114system.cpu.decode.BlockedCycles 2427 # Number of cycles decode is blocked 115system.cpu.decode.RunCycles 2551 # Number of cycles decode is running 116system.cpu.decode.UnblockCycles 88 # Number of cycles decode is unblocking 117system.cpu.decode.SquashCycles 1028 # Number of cycles decode is squashing 118system.cpu.decode.BranchResolved 446 # Number of times decode resolved a branch 119system.cpu.decode.BranchMispred 164 # Number of times decode detected a branch misprediction 120system.cpu.decode.DecodedInsts 14296 # Number of instructions handled by decode 121system.cpu.decode.SquashedInsts 558 # Number of squashed instructions handled by decode 122system.cpu.rename.SquashCycles 1028 # Number of cycles rename is squashing 123system.cpu.rename.IdleCycles 7514 # Number of cycles rename is idle 124system.cpu.rename.BlockCycles 500 # Number of cycles rename is blocking 125system.cpu.rename.serializeStallCycles 1638 # count of cycles rename stalled for serializing inst 126system.cpu.rename.RunCycles 2347 # Number of cycles rename is running 127system.cpu.rename.UnblockCycles 307 # Number of cycles rename is unblocking 128system.cpu.rename.RenamedInsts 13390 # Number of instructions processed by rename 129system.cpu.rename.IQFullEvents 19 # Number of times rename has blocked due to IQ full 130system.cpu.rename.LSQFullEvents 246 # Number of times rename has blocked due to LSQ full 131system.cpu.rename.RenamedOperands 13047 # Number of destination operands rename has renamed 132system.cpu.rename.RenameLookups 61618 # Number of register rename lookups that rename has made 133system.cpu.rename.int_rename_lookups 60098 # Number of integer rename lookups 134system.cpu.rename.fp_rename_lookups 1520 # Number of floating rename lookups 135system.cpu.rename.CommittedMaps 5673 # Number of HB maps that are committed 136system.cpu.rename.UndoneMaps 7374 # Number of HB maps that are undone due to squashing 137system.cpu.rename.serializingInsts 46 # count of serializing insts renamed 138system.cpu.rename.tempSerializingInsts 42 # count of temporary serializing insts renamed 139system.cpu.rename.skidInsts 753 # count of insts added to the skid buffer 140system.cpu.memDep0.insertedLoads 2834 # Number of loads inserted to the mem dependence unit. 141system.cpu.memDep0.insertedStores 1819 # Number of stores inserted to the mem dependence unit. 142system.cpu.memDep0.conflictingLoads 45 # Number of conflicting loads. 143system.cpu.memDep0.conflictingStores 25 # Number of conflicting stores. 144system.cpu.iq.iqInstsAdded 11727 # Number of instructions added to the IQ (excludes non-spec) 145system.cpu.iq.iqNonSpecInstsAdded 53 # Number of non-speculative instructions added to the IQ 146system.cpu.iq.iqInstsIssued 9087 # Number of instructions issued 147system.cpu.iq.iqSquashedInstsIssued 132 # Number of squashed instructions issued 148system.cpu.iq.iqSquashedInstsExamined 5777 # Number of squashed instructions iterated over during squash; mainly for profiling 149system.cpu.iq.iqSquashedOperandsExamined 16432 # Number of squashed operands that are examined and possibly removed from graph 150system.cpu.iq.iqSquashedNonSpecRemoved 16 # Number of squashed non-spec instructions that were removed 151system.cpu.iq.issued_per_cycle::samples 13334 # Number of insts issued each cycle 152system.cpu.iq.issued_per_cycle::mean 0.681491 # Number of insts issued each cycle 153system.cpu.iq.issued_per_cycle::stdev 1.365437 # Number of insts issued each cycle 154system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 155system.cpu.iq.issued_per_cycle::0 9565 71.73% 71.73% # Number of insts issued each cycle 156system.cpu.iq.issued_per_cycle::1 1503 11.27% 83.01% # Number of insts issued each cycle 157system.cpu.iq.issued_per_cycle::2 815 6.11% 89.12% # Number of insts issued each cycle 158system.cpu.iq.issued_per_cycle::3 548 4.11% 93.23% # Number of insts issued each cycle 159system.cpu.iq.issued_per_cycle::4 447 3.35% 96.58% # Number of insts issued each cycle 160system.cpu.iq.issued_per_cycle::5 275 2.06% 98.64% # Number of insts issued each cycle 161system.cpu.iq.issued_per_cycle::6 130 0.97% 99.62% # Number of insts issued each cycle 162system.cpu.iq.issued_per_cycle::7 41 0.31% 99.93% # Number of insts issued each cycle 163system.cpu.iq.issued_per_cycle::8 10 0.07% 100.00% # Number of insts issued each cycle 164system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 165system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 166system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 167system.cpu.iq.issued_per_cycle::total 13334 # Number of insts issued each cycle 168system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 169system.cpu.iq.fu_full::IntAlu 6 2.86% 2.86% # attempts to use FU when none available 170system.cpu.iq.fu_full::IntMult 0 0.00% 2.86% # attempts to use FU when none available 171system.cpu.iq.fu_full::IntDiv 0 0.00% 2.86% # attempts to use FU when none available 172system.cpu.iq.fu_full::FloatAdd 0 0.00% 2.86% # attempts to use FU when none available 173system.cpu.iq.fu_full::FloatCmp 0 0.00% 2.86% # attempts to use FU when none available 174system.cpu.iq.fu_full::FloatCvt 0 0.00% 2.86% # attempts to use FU when none available 175system.cpu.iq.fu_full::FloatMult 0 0.00% 2.86% # attempts to use FU when none available 176system.cpu.iq.fu_full::FloatDiv 0 0.00% 2.86% # attempts to use FU when none available 177system.cpu.iq.fu_full::FloatSqrt 0 0.00% 2.86% # attempts to use FU when none available 178system.cpu.iq.fu_full::SimdAdd 0 0.00% 2.86% # attempts to use FU when none available 179system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 2.86% # attempts to use FU when none available 180system.cpu.iq.fu_full::SimdAlu 0 0.00% 2.86% # attempts to use FU when none available 181system.cpu.iq.fu_full::SimdCmp 0 0.00% 2.86% # attempts to use FU when none available 182system.cpu.iq.fu_full::SimdCvt 0 0.00% 2.86% # attempts to use FU when none available 183system.cpu.iq.fu_full::SimdMisc 0 0.00% 2.86% # attempts to use FU when none available 184system.cpu.iq.fu_full::SimdMult 0 0.00% 2.86% # attempts to use FU when none available 185system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 2.86% # attempts to use FU when none available 186system.cpu.iq.fu_full::SimdShift 0 0.00% 2.86% # attempts to use FU when none available 187system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 2.86% # attempts to use FU when none available 188system.cpu.iq.fu_full::SimdSqrt 0 0.00% 2.86% # attempts to use FU when none available 189system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 2.86% # attempts to use FU when none available 190system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 2.86% # attempts to use FU when none available 191system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 2.86% # attempts to use FU when none available 192system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 2.86% # attempts to use FU when none available 193system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 2.86% # attempts to use FU when none available 194system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 2.86% # attempts to use FU when none available 195system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 2.86% # attempts to use FU when none available 196system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 2.86% # attempts to use FU when none available 197system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 2.86% # attempts to use FU when none available 198system.cpu.iq.fu_full::MemRead 142 67.62% 70.48% # attempts to use FU when none available 199system.cpu.iq.fu_full::MemWrite 62 29.52% 100.00% # attempts to use FU when none available 200system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 201system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 202system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 203system.cpu.iq.FU_type_0::IntAlu 5478 60.28% 60.28% # Type of FU issued 204system.cpu.iq.FU_type_0::IntMult 8 0.09% 60.37% # Type of FU issued 205system.cpu.iq.FU_type_0::IntDiv 0 0.00% 60.37% # Type of FU issued 206system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 60.37% # Type of FU issued 207system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 60.37% # Type of FU issued 208system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 60.37% # Type of FU issued 209system.cpu.iq.FU_type_0::FloatMult 0 0.00% 60.37% # Type of FU issued 210system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 60.37% # Type of FU issued 211system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 60.37% # Type of FU issued 212system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 60.37% # Type of FU issued 213system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 60.37% # Type of FU issued 214system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 60.37% # Type of FU issued 215system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 60.37% # Type of FU issued 216system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 60.37% # Type of FU issued 217system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 60.37% # Type of FU issued 218system.cpu.iq.FU_type_0::SimdMult 0 0.00% 60.37% # Type of FU issued 219system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 60.37% # Type of FU issued 220system.cpu.iq.FU_type_0::SimdShift 0 0.00% 60.37% # Type of FU issued 221system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 60.37% # Type of FU issued 222system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 60.37% # Type of FU issued 223system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 60.37% # Type of FU issued 224system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 60.37% # Type of FU issued 225system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 60.37% # Type of FU issued 226system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 60.37% # Type of FU issued 227system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 60.37% # Type of FU issued 228system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.03% 60.40% # Type of FU issued 229system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 60.40% # Type of FU issued 230system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 60.40% # Type of FU issued 231system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 60.40% # Type of FU issued 232system.cpu.iq.FU_type_0::MemRead 2349 25.85% 86.26% # Type of FU issued 233system.cpu.iq.FU_type_0::MemWrite 1249 13.74% 100.00% # Type of FU issued 234system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 235system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 236system.cpu.iq.FU_type_0::total 9087 # Type of FU issued 237system.cpu.iq.rate 0.419007 # Inst issue rate 238system.cpu.iq.fu_busy_cnt 210 # FU busy when requested 239system.cpu.iq.fu_busy_rate 0.023110 # FU busy rate (busy events/executed inst) 240system.cpu.iq.int_inst_queue_reads 31814 # Number of integer instruction queue reads 241system.cpu.iq.int_inst_queue_writes 17497 # Number of integer instruction queue writes 242system.cpu.iq.int_inst_queue_wakeup_accesses 8174 # Number of integer instruction queue wakeup accesses 243system.cpu.iq.fp_inst_queue_reads 36 # Number of floating instruction queue reads 244system.cpu.iq.fp_inst_queue_writes 76 # Number of floating instruction queue writes 245system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses 246system.cpu.iq.int_alu_accesses 9277 # Number of integer alu accesses 247system.cpu.iq.fp_alu_accesses 20 # Number of floating point alu accesses 248system.cpu.iew.lsq.thread0.forwLoads 57 # Number of loads that had data forwarded from stores 249system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 250system.cpu.iew.lsq.thread0.squashedLoads 1634 # Number of loads squashed 251system.cpu.iew.lsq.thread0.ignoredResponses 3 # Number of memory responses ignored because the instruction is squashed 252system.cpu.iew.lsq.thread0.memOrderViolation 19 # Number of memory ordering violations 253system.cpu.iew.lsq.thread0.squashedStores 881 # Number of stores squashed 254system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 255system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 256system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 257system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked 258system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 259system.cpu.iew.iewSquashCycles 1028 # Number of cycles IEW is squashing 260system.cpu.iew.iewBlockCycles 203 # Number of cycles IEW is blocking 261system.cpu.iew.iewUnblockCycles 24 # Number of cycles IEW is unblocking 262system.cpu.iew.iewDispatchedInsts 11780 # Number of instructions dispatched to IQ 263system.cpu.iew.iewDispSquashedInsts 137 # Number of squashed instructions skipped by dispatch 264system.cpu.iew.iewDispLoadInsts 2834 # Number of dispatched load instructions 265system.cpu.iew.iewDispStoreInsts 1819 # Number of dispatched store instructions 266system.cpu.iew.iewDispNonSpecInsts 41 # Number of dispatched non-speculative instructions 267system.cpu.iew.iewIQFullEvents 14 # Number of times the IQ has become full, causing a stall 268system.cpu.iew.iewLSQFullEvents 1 # Number of times the LSQ has become full, causing a stall 269system.cpu.iew.memOrderViolationEvents 19 # Number of memory order violations 270system.cpu.iew.predictedTakenIncorrect 89 # Number of branches that were predicted taken incorrectly 271system.cpu.iew.predictedNotTakenIncorrect 334 # Number of branches that were predicted not taken incorrectly 272system.cpu.iew.branchMispredicts 423 # Number of branch mispredicts detected at execute 273system.cpu.iew.iewExecutedInsts 8660 # Number of executed instructions 274system.cpu.iew.iewExecLoadInsts 2140 # Number of load instructions executed 275system.cpu.iew.iewExecSquashedInsts 427 # Number of squashed instructions skipped in execute 276system.cpu.iew.exec_swp 0 # number of swp insts executed 277system.cpu.iew.exec_nop 0 # number of nop insts executed 278system.cpu.iew.exec_refs 3344 # number of memory reference insts executed 279system.cpu.iew.exec_branches 1407 # Number of branches executed 280system.cpu.iew.exec_stores 1204 # Number of stores executed 281system.cpu.iew.exec_rate 0.399318 # Inst execution rate 282system.cpu.iew.wb_sent 8336 # cumulative count of insts sent to commit 283system.cpu.iew.wb_count 8190 # cumulative count of insts written-back 284system.cpu.iew.wb_producers 3858 # num instructions producing a value 285system.cpu.iew.wb_consumers 7806 # num instructions consuming a value 286system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 287system.cpu.iew.wb_rate 0.377646 # insts written-back per cycle 288system.cpu.iew.wb_fanout 0.494235 # average fanout of values written-back 289system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 290system.cpu.commit.commitCommittedInsts 4591 # The number of committed instructions 291system.cpu.commit.commitCommittedOps 5729 # The number of committed instructions 292system.cpu.commit.commitSquashedInsts 6051 # The number of squashed insts skipped by commit 293system.cpu.commit.commitNonSpecStalls 37 # The number of times commit has been forced to stall to communicate backwards 294system.cpu.commit.branchMispredicts 369 # The number of times a branch was mispredicted 295system.cpu.commit.committed_per_cycle::samples 12307 # Number of insts commited each cycle 296system.cpu.commit.committed_per_cycle::mean 0.465507 # Number of insts commited each cycle 297system.cpu.commit.committed_per_cycle::stdev 1.263835 # Number of insts commited each cycle 298system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 299system.cpu.commit.committed_per_cycle::0 9888 80.34% 80.34% # Number of insts commited each cycle 300system.cpu.commit.committed_per_cycle::1 1205 9.79% 90.14% # Number of insts commited each cycle 301system.cpu.commit.committed_per_cycle::2 432 3.51% 93.65% # Number of insts commited each cycle 302system.cpu.commit.committed_per_cycle::3 264 2.15% 95.79% # Number of insts commited each cycle 303system.cpu.commit.committed_per_cycle::4 159 1.29% 97.08% # Number of insts commited each cycle 304system.cpu.commit.committed_per_cycle::5 164 1.33% 98.42% # Number of insts commited each cycle 305system.cpu.commit.committed_per_cycle::6 55 0.45% 98.86% # Number of insts commited each cycle 306system.cpu.commit.committed_per_cycle::7 38 0.31% 99.17% # Number of insts commited each cycle 307system.cpu.commit.committed_per_cycle::8 102 0.83% 100.00% # Number of insts commited each cycle 308system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 309system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 310system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 311system.cpu.commit.committed_per_cycle::total 12307 # Number of insts commited each cycle 312system.cpu.commit.committedInsts 4591 # Number of instructions committed 313system.cpu.commit.committedOps 5729 # Number of ops (including micro ops) committed 314system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 315system.cpu.commit.refs 2138 # Number of memory references committed 316system.cpu.commit.loads 1200 # Number of loads committed 317system.cpu.commit.membars 12 # Number of memory barriers committed 318system.cpu.commit.branches 944 # Number of branches committed 319system.cpu.commit.fp_insts 16 # Number of committed floating point instructions. 320system.cpu.commit.int_insts 4976 # Number of committed integer instructions. 321system.cpu.commit.function_calls 82 # Number of function calls committed. 322system.cpu.commit.bw_lim_events 102 # number cycles where commit BW limit reached 323system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 324system.cpu.rob.rob_reads 23828 # The number of ROB reads 325system.cpu.rob.rob_writes 24602 # The number of ROB writes 326system.cpu.timesIdled 202 # Number of times that the entire CPU went into an idle state and unscheduled itself 327system.cpu.idleCycles 8353 # Total number of cycles that the CPU has spent unscheduled due to idling 328system.cpu.committedInsts 4591 # Number of Instructions Simulated 329system.cpu.committedOps 5729 # Number of Ops (including micro ops) Simulated 330system.cpu.committedInsts_total 4591 # Number of Instructions Simulated 331system.cpu.cpi 4.723807 # CPI: Cycles Per Instruction 332system.cpu.cpi_total 4.723807 # CPI: Total CPI of All Threads 333system.cpu.ipc 0.211694 # IPC: Instructions Per Cycle 334system.cpu.ipc_total 0.211694 # IPC: Total IPC of All Threads 335system.cpu.int_regfile_reads 39657 # number of integer regfile reads 336system.cpu.int_regfile_writes 8076 # number of integer regfile writes 337system.cpu.fp_regfile_reads 16 # number of floating regfile reads 338system.cpu.misc_regfile_reads 15863 # number of misc regfile reads 339system.cpu.misc_regfile_writes 24 # number of misc regfile writes 340system.cpu.icache.replacements 5 # number of replacements 341system.cpu.icache.tagsinuse 149.186170 # Cycle average of tags in use 342system.cpu.icache.total_refs 1630 # Total number of references to valid blocks. 343system.cpu.icache.sampled_refs 296 # Sample count of references to valid blocks. 344system.cpu.icache.avg_refs 5.506757 # Average number of references to valid blocks. 345system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 346system.cpu.icache.occ_blocks::cpu.inst 149.186170 # Average occupied blocks per requestor 347system.cpu.icache.occ_percent::cpu.inst 0.072845 # Average percentage of cache occupancy 348system.cpu.icache.occ_percent::total 0.072845 # Average percentage of cache occupancy 349system.cpu.icache.ReadReq_hits::cpu.inst 1630 # number of ReadReq hits 350system.cpu.icache.ReadReq_hits::total 1630 # number of ReadReq hits 351system.cpu.icache.demand_hits::cpu.inst 1630 # number of demand (read+write) hits 352system.cpu.icache.demand_hits::total 1630 # number of demand (read+write) hits 353system.cpu.icache.overall_hits::cpu.inst 1630 # number of overall hits 354system.cpu.icache.overall_hits::total 1630 # number of overall hits 355system.cpu.icache.ReadReq_misses::cpu.inst 367 # number of ReadReq misses 356system.cpu.icache.ReadReq_misses::total 367 # number of ReadReq misses 357system.cpu.icache.demand_misses::cpu.inst 367 # number of demand (read+write) misses 358system.cpu.icache.demand_misses::total 367 # number of demand (read+write) misses 359system.cpu.icache.overall_misses::cpu.inst 367 # number of overall misses 360system.cpu.icache.overall_misses::total 367 # number of overall misses 361system.cpu.icache.ReadReq_miss_latency::cpu.inst 13154000 # number of ReadReq miss cycles 362system.cpu.icache.ReadReq_miss_latency::total 13154000 # number of ReadReq miss cycles 363system.cpu.icache.demand_miss_latency::cpu.inst 13154000 # number of demand (read+write) miss cycles 364system.cpu.icache.demand_miss_latency::total 13154000 # number of demand (read+write) miss cycles 365system.cpu.icache.overall_miss_latency::cpu.inst 13154000 # number of overall miss cycles 366system.cpu.icache.overall_miss_latency::total 13154000 # number of overall miss cycles 367system.cpu.icache.ReadReq_accesses::cpu.inst 1997 # number of ReadReq accesses(hits+misses) 368system.cpu.icache.ReadReq_accesses::total 1997 # number of ReadReq accesses(hits+misses) 369system.cpu.icache.demand_accesses::cpu.inst 1997 # number of demand (read+write) accesses 370system.cpu.icache.demand_accesses::total 1997 # number of demand (read+write) accesses 371system.cpu.icache.overall_accesses::cpu.inst 1997 # number of overall (read+write) accesses 372system.cpu.icache.overall_accesses::total 1997 # number of overall (read+write) accesses 373system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.183776 # miss rate for ReadReq accesses 374system.cpu.icache.ReadReq_miss_rate::total 0.183776 # miss rate for ReadReq accesses 375system.cpu.icache.demand_miss_rate::cpu.inst 0.183776 # miss rate for demand accesses 376system.cpu.icache.demand_miss_rate::total 0.183776 # miss rate for demand accesses 377system.cpu.icache.overall_miss_rate::cpu.inst 0.183776 # miss rate for overall accesses 378system.cpu.icache.overall_miss_rate::total 0.183776 # miss rate for overall accesses 379system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 35841.961853 # average ReadReq miss latency 380system.cpu.icache.ReadReq_avg_miss_latency::total 35841.961853 # average ReadReq miss latency 381system.cpu.icache.demand_avg_miss_latency::cpu.inst 35841.961853 # average overall miss latency 382system.cpu.icache.demand_avg_miss_latency::total 35841.961853 # average overall miss latency 383system.cpu.icache.overall_avg_miss_latency::cpu.inst 35841.961853 # average overall miss latency 384system.cpu.icache.overall_avg_miss_latency::total 35841.961853 # average overall miss latency 385system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 386system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 387system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked 388system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 389system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 390system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 391system.cpu.icache.fast_writes 0 # number of fast writes performed 392system.cpu.icache.cache_copies 0 # number of cache copies performed 393system.cpu.icache.ReadReq_mshr_hits::cpu.inst 71 # number of ReadReq MSHR hits 394system.cpu.icache.ReadReq_mshr_hits::total 71 # number of ReadReq MSHR hits 395system.cpu.icache.demand_mshr_hits::cpu.inst 71 # number of demand (read+write) MSHR hits 396system.cpu.icache.demand_mshr_hits::total 71 # number of demand (read+write) MSHR hits 397system.cpu.icache.overall_mshr_hits::cpu.inst 71 # number of overall MSHR hits 398system.cpu.icache.overall_mshr_hits::total 71 # number of overall MSHR hits 399system.cpu.icache.ReadReq_mshr_misses::cpu.inst 296 # number of ReadReq MSHR misses 400system.cpu.icache.ReadReq_mshr_misses::total 296 # number of ReadReq MSHR misses 401system.cpu.icache.demand_mshr_misses::cpu.inst 296 # number of demand (read+write) MSHR misses 402system.cpu.icache.demand_mshr_misses::total 296 # number of demand (read+write) MSHR misses 403system.cpu.icache.overall_mshr_misses::cpu.inst 296 # number of overall MSHR misses 404system.cpu.icache.overall_mshr_misses::total 296 # number of overall MSHR misses 405system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 10405500 # number of ReadReq MSHR miss cycles 406system.cpu.icache.ReadReq_mshr_miss_latency::total 10405500 # number of ReadReq MSHR miss cycles 407system.cpu.icache.demand_mshr_miss_latency::cpu.inst 10405500 # number of demand (read+write) MSHR miss cycles 408system.cpu.icache.demand_mshr_miss_latency::total 10405500 # number of demand (read+write) MSHR miss cycles 409system.cpu.icache.overall_mshr_miss_latency::cpu.inst 10405500 # number of overall MSHR miss cycles 410system.cpu.icache.overall_mshr_miss_latency::total 10405500 # number of overall MSHR miss cycles 411system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.148222 # mshr miss rate for ReadReq accesses 412system.cpu.icache.ReadReq_mshr_miss_rate::total 0.148222 # mshr miss rate for ReadReq accesses 413system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.148222 # mshr miss rate for demand accesses 414system.cpu.icache.demand_mshr_miss_rate::total 0.148222 # mshr miss rate for demand accesses 415system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.148222 # mshr miss rate for overall accesses 416system.cpu.icache.overall_mshr_miss_rate::total 0.148222 # mshr miss rate for overall accesses 417system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35153.716216 # average ReadReq mshr miss latency 418system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35153.716216 # average ReadReq mshr miss latency 419system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35153.716216 # average overall mshr miss latency 420system.cpu.icache.demand_avg_mshr_miss_latency::total 35153.716216 # average overall mshr miss latency 421system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35153.716216 # average overall mshr miss latency 422system.cpu.icache.overall_avg_mshr_miss_latency::total 35153.716216 # average overall mshr miss latency 423system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 424system.cpu.dcache.replacements 0 # number of replacements 425system.cpu.dcache.tagsinuse 86.628845 # Cycle average of tags in use 426system.cpu.dcache.total_refs 2404 # Total number of references to valid blocks. 427system.cpu.dcache.sampled_refs 149 # Sample count of references to valid blocks. 428system.cpu.dcache.avg_refs 16.134228 # Average number of references to valid blocks. 429system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 430system.cpu.dcache.occ_blocks::cpu.data 86.628845 # Average occupied blocks per requestor 431system.cpu.dcache.occ_percent::cpu.data 0.021150 # Average percentage of cache occupancy 432system.cpu.dcache.occ_percent::total 0.021150 # Average percentage of cache occupancy 433system.cpu.dcache.ReadReq_hits::cpu.data 1780 # number of ReadReq hits 434system.cpu.dcache.ReadReq_hits::total 1780 # number of ReadReq hits 435system.cpu.dcache.WriteReq_hits::cpu.data 602 # number of WriteReq hits 436system.cpu.dcache.WriteReq_hits::total 602 # number of WriteReq hits 437system.cpu.dcache.LoadLockedReq_hits::cpu.data 11 # number of LoadLockedReq hits 438system.cpu.dcache.LoadLockedReq_hits::total 11 # number of LoadLockedReq hits 439system.cpu.dcache.StoreCondReq_hits::cpu.data 11 # number of StoreCondReq hits 440system.cpu.dcache.StoreCondReq_hits::total 11 # number of StoreCondReq hits 441system.cpu.dcache.demand_hits::cpu.data 2382 # number of demand (read+write) hits 442system.cpu.dcache.demand_hits::total 2382 # number of demand (read+write) hits 443system.cpu.dcache.overall_hits::cpu.data 2382 # number of overall hits 444system.cpu.dcache.overall_hits::total 2382 # number of overall hits 445system.cpu.dcache.ReadReq_misses::cpu.data 190 # number of ReadReq misses 446system.cpu.dcache.ReadReq_misses::total 190 # number of ReadReq misses 447system.cpu.dcache.WriteReq_misses::cpu.data 311 # number of WriteReq misses 448system.cpu.dcache.WriteReq_misses::total 311 # number of WriteReq misses 449system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses 450system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses 451system.cpu.dcache.demand_misses::cpu.data 501 # number of demand (read+write) misses 452system.cpu.dcache.demand_misses::total 501 # number of demand (read+write) misses 453system.cpu.dcache.overall_misses::cpu.data 501 # number of overall misses 454system.cpu.dcache.overall_misses::total 501 # number of overall misses 455system.cpu.dcache.ReadReq_miss_latency::cpu.data 6900500 # number of ReadReq miss cycles 456system.cpu.dcache.ReadReq_miss_latency::total 6900500 # number of ReadReq miss cycles 457system.cpu.dcache.WriteReq_miss_latency::cpu.data 12710500 # number of WriteReq miss cycles 458system.cpu.dcache.WriteReq_miss_latency::total 12710500 # number of WriteReq miss cycles 459system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 76500 # number of LoadLockedReq miss cycles 460system.cpu.dcache.LoadLockedReq_miss_latency::total 76500 # number of LoadLockedReq miss cycles 461system.cpu.dcache.demand_miss_latency::cpu.data 19611000 # number of demand (read+write) miss cycles 462system.cpu.dcache.demand_miss_latency::total 19611000 # number of demand (read+write) miss cycles 463system.cpu.dcache.overall_miss_latency::cpu.data 19611000 # number of overall miss cycles 464system.cpu.dcache.overall_miss_latency::total 19611000 # number of overall miss cycles 465system.cpu.dcache.ReadReq_accesses::cpu.data 1970 # number of ReadReq accesses(hits+misses) 466system.cpu.dcache.ReadReq_accesses::total 1970 # number of ReadReq accesses(hits+misses) 467system.cpu.dcache.WriteReq_accesses::cpu.data 913 # number of WriteReq accesses(hits+misses) 468system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses) 469system.cpu.dcache.LoadLockedReq_accesses::cpu.data 13 # number of LoadLockedReq accesses(hits+misses) 470system.cpu.dcache.LoadLockedReq_accesses::total 13 # number of LoadLockedReq accesses(hits+misses) 471system.cpu.dcache.StoreCondReq_accesses::cpu.data 11 # number of StoreCondReq accesses(hits+misses) 472system.cpu.dcache.StoreCondReq_accesses::total 11 # number of StoreCondReq accesses(hits+misses) 473system.cpu.dcache.demand_accesses::cpu.data 2883 # number of demand (read+write) accesses 474system.cpu.dcache.demand_accesses::total 2883 # number of demand (read+write) accesses 475system.cpu.dcache.overall_accesses::cpu.data 2883 # number of overall (read+write) accesses 476system.cpu.dcache.overall_accesses::total 2883 # number of overall (read+write) accesses 477system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.096447 # miss rate for ReadReq accesses 478system.cpu.dcache.ReadReq_miss_rate::total 0.096447 # miss rate for ReadReq accesses 479system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.340635 # miss rate for WriteReq accesses 480system.cpu.dcache.WriteReq_miss_rate::total 0.340635 # miss rate for WriteReq accesses 481system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.153846 # miss rate for LoadLockedReq accesses 482system.cpu.dcache.LoadLockedReq_miss_rate::total 0.153846 # miss rate for LoadLockedReq accesses 483system.cpu.dcache.demand_miss_rate::cpu.data 0.173777 # miss rate for demand accesses 484system.cpu.dcache.demand_miss_rate::total 0.173777 # miss rate for demand accesses 485system.cpu.dcache.overall_miss_rate::cpu.data 0.173777 # miss rate for overall accesses 486system.cpu.dcache.overall_miss_rate::total 0.173777 # miss rate for overall accesses 487system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 36318.421053 # average ReadReq miss latency 488system.cpu.dcache.ReadReq_avg_miss_latency::total 36318.421053 # average ReadReq miss latency 489system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 40869.774920 # average WriteReq miss latency 490system.cpu.dcache.WriteReq_avg_miss_latency::total 40869.774920 # average WriteReq miss latency 491system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 38250 # average LoadLockedReq miss latency 492system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 38250 # average LoadLockedReq miss latency 493system.cpu.dcache.demand_avg_miss_latency::cpu.data 39143.712575 # average overall miss latency 494system.cpu.dcache.demand_avg_miss_latency::total 39143.712575 # average overall miss latency 495system.cpu.dcache.overall_avg_miss_latency::cpu.data 39143.712575 # average overall miss latency 496system.cpu.dcache.overall_avg_miss_latency::total 39143.712575 # average overall miss latency 497system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 498system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 499system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked 500system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 501system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 502system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 503system.cpu.dcache.fast_writes 0 # number of fast writes performed 504system.cpu.dcache.cache_copies 0 # number of cache copies performed 505system.cpu.dcache.ReadReq_mshr_hits::cpu.data 83 # number of ReadReq MSHR hits 506system.cpu.dcache.ReadReq_mshr_hits::total 83 # number of ReadReq MSHR hits 507system.cpu.dcache.WriteReq_mshr_hits::cpu.data 269 # number of WriteReq MSHR hits 508system.cpu.dcache.WriteReq_mshr_hits::total 269 # number of WriteReq MSHR hits 509system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits 510system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits 511system.cpu.dcache.demand_mshr_hits::cpu.data 352 # number of demand (read+write) MSHR hits 512system.cpu.dcache.demand_mshr_hits::total 352 # number of demand (read+write) MSHR hits 513system.cpu.dcache.overall_mshr_hits::cpu.data 352 # number of overall MSHR hits 514system.cpu.dcache.overall_mshr_hits::total 352 # number of overall MSHR hits 515system.cpu.dcache.ReadReq_mshr_misses::cpu.data 107 # number of ReadReq MSHR misses 516system.cpu.dcache.ReadReq_mshr_misses::total 107 # number of ReadReq MSHR misses 517system.cpu.dcache.WriteReq_mshr_misses::cpu.data 42 # number of WriteReq MSHR misses 518system.cpu.dcache.WriteReq_mshr_misses::total 42 # number of WriteReq MSHR misses 519system.cpu.dcache.demand_mshr_misses::cpu.data 149 # number of demand (read+write) MSHR misses 520system.cpu.dcache.demand_mshr_misses::total 149 # number of demand (read+write) MSHR misses 521system.cpu.dcache.overall_mshr_misses::cpu.data 149 # number of overall MSHR misses 522system.cpu.dcache.overall_mshr_misses::total 149 # number of overall MSHR misses 523system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3667500 # number of ReadReq MSHR miss cycles 524system.cpu.dcache.ReadReq_mshr_miss_latency::total 3667500 # number of ReadReq MSHR miss cycles 525system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1713000 # number of WriteReq MSHR miss cycles 526system.cpu.dcache.WriteReq_mshr_miss_latency::total 1713000 # number of WriteReq MSHR miss cycles 527system.cpu.dcache.demand_mshr_miss_latency::cpu.data 5380500 # number of demand (read+write) MSHR miss cycles 528system.cpu.dcache.demand_mshr_miss_latency::total 5380500 # number of demand (read+write) MSHR miss cycles 529system.cpu.dcache.overall_mshr_miss_latency::cpu.data 5380500 # number of overall MSHR miss cycles 530system.cpu.dcache.overall_mshr_miss_latency::total 5380500 # number of overall MSHR miss cycles 531system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.054315 # mshr miss rate for ReadReq accesses 532system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.054315 # mshr miss rate for ReadReq accesses 533system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.046002 # mshr miss rate for WriteReq accesses 534system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.046002 # mshr miss rate for WriteReq accesses 535system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.051682 # mshr miss rate for demand accesses 536system.cpu.dcache.demand_mshr_miss_rate::total 0.051682 # mshr miss rate for demand accesses 537system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.051682 # mshr miss rate for overall accesses 538system.cpu.dcache.overall_mshr_miss_rate::total 0.051682 # mshr miss rate for overall accesses 539system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 34275.700935 # average ReadReq mshr miss latency 540system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 34275.700935 # average ReadReq mshr miss latency 541system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 40785.714286 # average WriteReq mshr miss latency 542system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 40785.714286 # average WriteReq mshr miss latency 543system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 36110.738255 # average overall mshr miss latency 544system.cpu.dcache.demand_avg_mshr_miss_latency::total 36110.738255 # average overall mshr miss latency 545system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 36110.738255 # average overall mshr miss latency 546system.cpu.dcache.overall_avg_mshr_miss_latency::total 36110.738255 # average overall mshr miss latency 547system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 548system.cpu.l2cache.replacements 0 # number of replacements 549system.cpu.l2cache.tagsinuse 186.552400 # Cycle average of tags in use 550system.cpu.l2cache.total_refs 41 # Total number of references to valid blocks. 551system.cpu.l2cache.sampled_refs 356 # Sample count of references to valid blocks. 552system.cpu.l2cache.avg_refs 0.115169 # Average number of references to valid blocks. 553system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 554system.cpu.l2cache.occ_blocks::cpu.inst 140.494709 # Average occupied blocks per requestor 555system.cpu.l2cache.occ_blocks::cpu.data 46.057690 # Average occupied blocks per requestor 556system.cpu.l2cache.occ_percent::cpu.inst 0.004288 # Average percentage of cache occupancy 557system.cpu.l2cache.occ_percent::cpu.data 0.001406 # Average percentage of cache occupancy 558system.cpu.l2cache.occ_percent::total 0.005693 # Average percentage of cache occupancy 559system.cpu.l2cache.ReadReq_hits::cpu.inst 19 # number of ReadReq hits 560system.cpu.l2cache.ReadReq_hits::cpu.data 22 # number of ReadReq hits 561system.cpu.l2cache.ReadReq_hits::total 41 # number of ReadReq hits 562system.cpu.l2cache.demand_hits::cpu.inst 19 # number of demand (read+write) hits 563system.cpu.l2cache.demand_hits::cpu.data 22 # number of demand (read+write) hits 564system.cpu.l2cache.demand_hits::total 41 # number of demand (read+write) hits 565system.cpu.l2cache.overall_hits::cpu.inst 19 # number of overall hits 566system.cpu.l2cache.overall_hits::cpu.data 22 # number of overall hits 567system.cpu.l2cache.overall_hits::total 41 # number of overall hits 568system.cpu.l2cache.ReadReq_misses::cpu.inst 277 # number of ReadReq misses 569system.cpu.l2cache.ReadReq_misses::cpu.data 85 # number of ReadReq misses 570system.cpu.l2cache.ReadReq_misses::total 362 # number of ReadReq misses 571system.cpu.l2cache.ReadExReq_misses::cpu.data 42 # number of ReadExReq misses 572system.cpu.l2cache.ReadExReq_misses::total 42 # number of ReadExReq misses 573system.cpu.l2cache.demand_misses::cpu.inst 277 # number of demand (read+write) misses 574system.cpu.l2cache.demand_misses::cpu.data 127 # number of demand (read+write) misses 575system.cpu.l2cache.demand_misses::total 404 # number of demand (read+write) misses 576system.cpu.l2cache.overall_misses::cpu.inst 277 # number of overall misses 577system.cpu.l2cache.overall_misses::cpu.data 127 # number of overall misses 578system.cpu.l2cache.overall_misses::total 404 # number of overall misses 579system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 9973000 # number of ReadReq miss cycles 580system.cpu.l2cache.ReadReq_miss_latency::cpu.data 3362000 # number of ReadReq miss cycles 581system.cpu.l2cache.ReadReq_miss_latency::total 13335000 # number of ReadReq miss cycles 582system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1665500 # number of ReadExReq miss cycles 583system.cpu.l2cache.ReadExReq_miss_latency::total 1665500 # number of ReadExReq miss cycles 584system.cpu.l2cache.demand_miss_latency::cpu.inst 9973000 # number of demand (read+write) miss cycles 585system.cpu.l2cache.demand_miss_latency::cpu.data 5027500 # number of demand (read+write) miss cycles 586system.cpu.l2cache.demand_miss_latency::total 15000500 # number of demand (read+write) miss cycles 587system.cpu.l2cache.overall_miss_latency::cpu.inst 9973000 # number of overall miss cycles 588system.cpu.l2cache.overall_miss_latency::cpu.data 5027500 # number of overall miss cycles 589system.cpu.l2cache.overall_miss_latency::total 15000500 # number of overall miss cycles 590system.cpu.l2cache.ReadReq_accesses::cpu.inst 296 # number of ReadReq accesses(hits+misses) 591system.cpu.l2cache.ReadReq_accesses::cpu.data 107 # number of ReadReq accesses(hits+misses) 592system.cpu.l2cache.ReadReq_accesses::total 403 # number of ReadReq accesses(hits+misses) 593system.cpu.l2cache.ReadExReq_accesses::cpu.data 42 # number of ReadExReq accesses(hits+misses) 594system.cpu.l2cache.ReadExReq_accesses::total 42 # number of ReadExReq accesses(hits+misses) 595system.cpu.l2cache.demand_accesses::cpu.inst 296 # number of demand (read+write) accesses 596system.cpu.l2cache.demand_accesses::cpu.data 149 # number of demand (read+write) accesses 597system.cpu.l2cache.demand_accesses::total 445 # number of demand (read+write) accesses 598system.cpu.l2cache.overall_accesses::cpu.inst 296 # number of overall (read+write) accesses 599system.cpu.l2cache.overall_accesses::cpu.data 149 # number of overall (read+write) accesses 600system.cpu.l2cache.overall_accesses::total 445 # number of overall (read+write) accesses 601system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.935811 # miss rate for ReadReq accesses 602system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.794393 # miss rate for ReadReq accesses 603system.cpu.l2cache.ReadReq_miss_rate::total 0.898263 # miss rate for ReadReq accesses 604system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 605system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 606system.cpu.l2cache.demand_miss_rate::cpu.inst 0.935811 # miss rate for demand accesses 607system.cpu.l2cache.demand_miss_rate::cpu.data 0.852349 # miss rate for demand accesses 608system.cpu.l2cache.demand_miss_rate::total 0.907865 # miss rate for demand accesses 609system.cpu.l2cache.overall_miss_rate::cpu.inst 0.935811 # miss rate for overall accesses 610system.cpu.l2cache.overall_miss_rate::cpu.data 0.852349 # miss rate for overall accesses 611system.cpu.l2cache.overall_miss_rate::total 0.907865 # miss rate for overall accesses 612system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 36003.610108 # average ReadReq miss latency 613system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 39552.941176 # average ReadReq miss latency 614system.cpu.l2cache.ReadReq_avg_miss_latency::total 36837.016575 # average ReadReq miss latency 615system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 39654.761905 # average ReadExReq miss latency 616system.cpu.l2cache.ReadExReq_avg_miss_latency::total 39654.761905 # average ReadExReq miss latency 617system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 36003.610108 # average overall miss latency 618system.cpu.l2cache.demand_avg_miss_latency::cpu.data 39586.614173 # average overall miss latency 619system.cpu.l2cache.demand_avg_miss_latency::total 37129.950495 # average overall miss latency 620system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 36003.610108 # average overall miss latency 621system.cpu.l2cache.overall_avg_miss_latency::cpu.data 39586.614173 # average overall miss latency 622system.cpu.l2cache.overall_avg_miss_latency::total 37129.950495 # average overall miss latency 623system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 624system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 625system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 626system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 627system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 628system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 629system.cpu.l2cache.fast_writes 0 # number of fast writes performed 630system.cpu.l2cache.cache_copies 0 # number of cache copies performed 631system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 2 # number of ReadReq MSHR hits 632system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 4 # number of ReadReq MSHR hits 633system.cpu.l2cache.ReadReq_mshr_hits::total 6 # number of ReadReq MSHR hits 634system.cpu.l2cache.demand_mshr_hits::cpu.inst 2 # number of demand (read+write) MSHR hits 635system.cpu.l2cache.demand_mshr_hits::cpu.data 4 # number of demand (read+write) MSHR hits 636system.cpu.l2cache.demand_mshr_hits::total 6 # number of demand (read+write) MSHR hits 637system.cpu.l2cache.overall_mshr_hits::cpu.inst 2 # number of overall MSHR hits 638system.cpu.l2cache.overall_mshr_hits::cpu.data 4 # number of overall MSHR hits 639system.cpu.l2cache.overall_mshr_hits::total 6 # number of overall MSHR hits 640system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 275 # number of ReadReq MSHR misses 641system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 81 # number of ReadReq MSHR misses 642system.cpu.l2cache.ReadReq_mshr_misses::total 356 # number of ReadReq MSHR misses 643system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 42 # number of ReadExReq MSHR misses 644system.cpu.l2cache.ReadExReq_mshr_misses::total 42 # number of ReadExReq MSHR misses 645system.cpu.l2cache.demand_mshr_misses::cpu.inst 275 # number of demand (read+write) MSHR misses 646system.cpu.l2cache.demand_mshr_misses::cpu.data 123 # number of demand (read+write) MSHR misses 647system.cpu.l2cache.demand_mshr_misses::total 398 # number of demand (read+write) MSHR misses 648system.cpu.l2cache.overall_mshr_misses::cpu.inst 275 # number of overall MSHR misses 649system.cpu.l2cache.overall_mshr_misses::cpu.data 123 # number of overall MSHR misses 650system.cpu.l2cache.overall_mshr_misses::total 398 # number of overall MSHR misses 651system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 9090000 # number of ReadReq MSHR miss cycles 652system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2983000 # number of ReadReq MSHR miss cycles 653system.cpu.l2cache.ReadReq_mshr_miss_latency::total 12073000 # number of ReadReq MSHR miss cycles 654system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1532500 # number of ReadExReq MSHR miss cycles 655system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1532500 # number of ReadExReq MSHR miss cycles 656system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 9090000 # number of demand (read+write) MSHR miss cycles 657system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 4515500 # number of demand (read+write) MSHR miss cycles 658system.cpu.l2cache.demand_mshr_miss_latency::total 13605500 # number of demand (read+write) MSHR miss cycles 659system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 9090000 # number of overall MSHR miss cycles 660system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 4515500 # number of overall MSHR miss cycles 661system.cpu.l2cache.overall_mshr_miss_latency::total 13605500 # number of overall MSHR miss cycles 662system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.929054 # mshr miss rate for ReadReq accesses 663system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.757009 # mshr miss rate for ReadReq accesses 664system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.883375 # mshr miss rate for ReadReq accesses 665system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 666system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 667system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.929054 # mshr miss rate for demand accesses 668system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.825503 # mshr miss rate for demand accesses 669system.cpu.l2cache.demand_mshr_miss_rate::total 0.894382 # mshr miss rate for demand accesses 670system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.929054 # mshr miss rate for overall accesses 671system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.825503 # mshr miss rate for overall accesses 672system.cpu.l2cache.overall_mshr_miss_rate::total 0.894382 # mshr miss rate for overall accesses 673system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 33054.545455 # average ReadReq mshr miss latency 674system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 36827.160494 # average ReadReq mshr miss latency 675system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 33912.921348 # average ReadReq mshr miss latency 676system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 36488.095238 # average ReadExReq mshr miss latency 677system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 36488.095238 # average ReadExReq mshr miss latency 678system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 33054.545455 # average overall mshr miss latency 679system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 36711.382114 # average overall mshr miss latency 680system.cpu.l2cache.demand_avg_mshr_miss_latency::total 34184.673367 # average overall mshr miss latency 681system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 33054.545455 # average overall mshr miss latency 682system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 36711.382114 # average overall mshr miss latency 683system.cpu.l2cache.overall_avg_mshr_miss_latency::total 34184.673367 # average overall mshr miss latency 684system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 685 686---------- End Simulation Statistics ---------- 687