stats.txt revision 11680:b4d943429dc6
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000020 # Number of seconds simulated 4sim_ticks 20299000 # Number of ticks simulated 5final_tick 20299000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 44590 # Simulator instruction rate (inst/s) 8host_op_rate 52212 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 197038809 # Simulator tick rate (ticks/s) 10host_mem_usage 265156 # Number of bytes of host memory used 11host_seconds 0.10 # Real time elapsed on the host 12sim_insts 4592 # Number of instructions simulated 13sim_ops 5378 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.pwrStateResidencyTicks::UNDEFINED 20299000 # Cumulative time (in ticks) in various power states 17system.physmem.bytes_read::cpu.inst 18560 # Number of bytes read from this memory 18system.physmem.bytes_read::cpu.data 8128 # Number of bytes read from this memory 19system.physmem.bytes_read::cpu.l2cache.prefetcher 1728 # Number of bytes read from this memory 20system.physmem.bytes_read::total 28416 # Number of bytes read from this memory 21system.physmem.bytes_inst_read::cpu.inst 18560 # Number of instructions bytes read from this memory 22system.physmem.bytes_inst_read::total 18560 # Number of instructions bytes read from this memory 23system.physmem.num_reads::cpu.inst 290 # Number of read requests responded to by this memory 24system.physmem.num_reads::cpu.data 127 # Number of read requests responded to by this memory 25system.physmem.num_reads::cpu.l2cache.prefetcher 27 # Number of read requests responded to by this memory 26system.physmem.num_reads::total 444 # Number of read requests responded to by this memory 27system.physmem.bw_read::cpu.inst 914330755 # Total read bandwidth from this memory (bytes/s) 28system.physmem.bw_read::cpu.data 400413813 # Total read bandwidth from this memory (bytes/s) 29system.physmem.bw_read::cpu.l2cache.prefetcher 85127346 # Total read bandwidth from this memory (bytes/s) 30system.physmem.bw_read::total 1399871915 # Total read bandwidth from this memory (bytes/s) 31system.physmem.bw_inst_read::cpu.inst 914330755 # Instruction read bandwidth from this memory (bytes/s) 32system.physmem.bw_inst_read::total 914330755 # Instruction read bandwidth from this memory (bytes/s) 33system.physmem.bw_total::cpu.inst 914330755 # Total bandwidth to/from this memory (bytes/s) 34system.physmem.bw_total::cpu.data 400413813 # Total bandwidth to/from this memory (bytes/s) 35system.physmem.bw_total::cpu.l2cache.prefetcher 85127346 # Total bandwidth to/from this memory (bytes/s) 36system.physmem.bw_total::total 1399871915 # Total bandwidth to/from this memory (bytes/s) 37system.physmem.readReqs 445 # Number of read requests accepted 38system.physmem.writeReqs 0 # Number of write requests accepted 39system.physmem.readBursts 445 # Number of DRAM read bursts, including those serviced by the write queue 40system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue 41system.physmem.bytesReadDRAM 28480 # Total number of bytes read from DRAM 42system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 43system.physmem.bytesWritten 0 # Total number of bytes written to DRAM 44system.physmem.bytesReadSys 28480 # Total read bytes from the system interface side 45system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 46system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 47system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 48system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write 49system.physmem.perBankRdBursts::0 103 # Per bank write bursts 50system.physmem.perBankRdBursts::1 48 # Per bank write bursts 51system.physmem.perBankRdBursts::2 19 # Per bank write bursts 52system.physmem.perBankRdBursts::3 45 # Per bank write bursts 53system.physmem.perBankRdBursts::4 19 # Per bank write bursts 54system.physmem.perBankRdBursts::5 37 # Per bank write bursts 55system.physmem.perBankRdBursts::6 46 # Per bank write bursts 56system.physmem.perBankRdBursts::7 10 # Per bank write bursts 57system.physmem.perBankRdBursts::8 4 # Per bank write bursts 58system.physmem.perBankRdBursts::9 8 # Per bank write bursts 59system.physmem.perBankRdBursts::10 27 # Per bank write bursts 60system.physmem.perBankRdBursts::11 47 # Per bank write bursts 61system.physmem.perBankRdBursts::12 17 # Per bank write bursts 62system.physmem.perBankRdBursts::13 8 # Per bank write bursts 63system.physmem.perBankRdBursts::14 0 # Per bank write bursts 64system.physmem.perBankRdBursts::15 7 # Per bank write bursts 65system.physmem.perBankWrBursts::0 0 # Per bank write bursts 66system.physmem.perBankWrBursts::1 0 # Per bank write bursts 67system.physmem.perBankWrBursts::2 0 # Per bank write bursts 68system.physmem.perBankWrBursts::3 0 # Per bank write bursts 69system.physmem.perBankWrBursts::4 0 # Per bank write bursts 70system.physmem.perBankWrBursts::5 0 # Per bank write bursts 71system.physmem.perBankWrBursts::6 0 # Per bank write bursts 72system.physmem.perBankWrBursts::7 0 # Per bank write bursts 73system.physmem.perBankWrBursts::8 0 # Per bank write bursts 74system.physmem.perBankWrBursts::9 0 # Per bank write bursts 75system.physmem.perBankWrBursts::10 0 # Per bank write bursts 76system.physmem.perBankWrBursts::11 0 # Per bank write bursts 77system.physmem.perBankWrBursts::12 0 # Per bank write bursts 78system.physmem.perBankWrBursts::13 0 # Per bank write bursts 79system.physmem.perBankWrBursts::14 0 # Per bank write bursts 80system.physmem.perBankWrBursts::15 0 # Per bank write bursts 81system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 82system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 83system.physmem.totGap 20257500 # Total gap between requests 84system.physmem.readPktSize::0 0 # Read request sizes (log2) 85system.physmem.readPktSize::1 0 # Read request sizes (log2) 86system.physmem.readPktSize::2 0 # Read request sizes (log2) 87system.physmem.readPktSize::3 0 # Read request sizes (log2) 88system.physmem.readPktSize::4 0 # Read request sizes (log2) 89system.physmem.readPktSize::5 0 # Read request sizes (log2) 90system.physmem.readPktSize::6 445 # Read request sizes (log2) 91system.physmem.writePktSize::0 0 # Write request sizes (log2) 92system.physmem.writePktSize::1 0 # Write request sizes (log2) 93system.physmem.writePktSize::2 0 # Write request sizes (log2) 94system.physmem.writePktSize::3 0 # Write request sizes (log2) 95system.physmem.writePktSize::4 0 # Write request sizes (log2) 96system.physmem.writePktSize::5 0 # Write request sizes (log2) 97system.physmem.writePktSize::6 0 # Write request sizes (log2) 98system.physmem.rdQLenPdf::0 241 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::1 137 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::2 36 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::3 16 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::4 5 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::6 2 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::7 2 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::8 2 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::9 2 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 128system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 129system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 130system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 131system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 132system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 189system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 190system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 191system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 192system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 193system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see 194system.physmem.bytesPerActivate::samples 62 # Bytes accessed per row activation 195system.physmem.bytesPerActivate::mean 435.612903 # Bytes accessed per row activation 196system.physmem.bytesPerActivate::gmean 295.342416 # Bytes accessed per row activation 197system.physmem.bytesPerActivate::stdev 353.563376 # Bytes accessed per row activation 198system.physmem.bytesPerActivate::0-127 8 12.90% 12.90% # Bytes accessed per row activation 199system.physmem.bytesPerActivate::128-255 16 25.81% 38.71% # Bytes accessed per row activation 200system.physmem.bytesPerActivate::256-383 10 16.13% 54.84% # Bytes accessed per row activation 201system.physmem.bytesPerActivate::384-511 7 11.29% 66.13% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::512-639 2 3.23% 69.35% # Bytes accessed per row activation 203system.physmem.bytesPerActivate::640-767 3 4.84% 74.19% # Bytes accessed per row activation 204system.physmem.bytesPerActivate::768-895 2 3.23% 77.42% # Bytes accessed per row activation 205system.physmem.bytesPerActivate::896-1023 4 6.45% 83.87% # Bytes accessed per row activation 206system.physmem.bytesPerActivate::1024-1151 10 16.13% 100.00% # Bytes accessed per row activation 207system.physmem.bytesPerActivate::total 62 # Bytes accessed per row activation 208system.physmem.totQLat 6110750 # Total ticks spent queuing 209system.physmem.totMemAccLat 14454500 # Total ticks spent from burst creation until serviced by the DRAM 210system.physmem.totBusLat 2225000 # Total ticks spent in databus transfers 211system.physmem.avgQLat 13732.02 # Average queueing delay per DRAM burst 212system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 213system.physmem.avgMemAccLat 32482.02 # Average memory access latency per DRAM burst 214system.physmem.avgRdBW 1403.02 # Average DRAM read bandwidth in MiByte/s 215system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s 216system.physmem.avgRdBWSys 1403.02 # Average system read bandwidth in MiByte/s 217system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 218system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 219system.physmem.busUtil 10.96 # Data bus utilization in percentage 220system.physmem.busUtilRead 10.96 # Data bus utilization in percentage for reads 221system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes 222system.physmem.avgRdQLen 1.84 # Average read queue length when enqueuing 223system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing 224system.physmem.readRowHits 373 # Number of row buffer hits during reads 225system.physmem.writeRowHits 0 # Number of row buffer hits during writes 226system.physmem.readRowHitRate 83.82 # Row buffer hit rate for reads 227system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 228system.physmem.avgGap 45522.47 # Average gap between requests 229system.physmem.pageHitRate 83.82 # Row buffer hit rate, read and write combined 230system.physmem_0.actEnergy 349860 # Energy for activate commands per rank (pJ) 231system.physmem_0.preEnergy 170775 # Energy for precharge commands per rank (pJ) 232system.physmem_0.readEnergy 2334780 # Energy for read commands per rank (pJ) 233system.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ) 234system.physmem_0.refreshEnergy 1229280.000000 # Energy for refresh commands per rank (pJ) 235system.physmem_0.actBackEnergy 3572760 # Energy for active background per rank (pJ) 236system.physmem_0.preBackEnergy 28800 # Energy for precharge background per rank (pJ) 237system.physmem_0.actPowerDownEnergy 5648700 # Energy for active power-down per rank (pJ) 238system.physmem_0.prePowerDownEnergy 960 # Energy for precharge power-down per rank (pJ) 239system.physmem_0.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ) 240system.physmem_0.totalEnergy 13335915 # Total energy per rank (pJ) 241system.physmem_0.averagePower 656.941626 # Core power per rank (mW) 242system.physmem_0.totalIdleTime 12232500 # Total Idle time Per DRAM Rank 243system.physmem_0.memoryStateTime::IDLE 19000 # Time in different power states 244system.physmem_0.memoryStateTime::REF 520000 # Time in different power states 245system.physmem_0.memoryStateTime::SREF 0 # Time in different power states 246system.physmem_0.memoryStateTime::PRE_PDN 2500 # Time in different power states 247system.physmem_0.memoryStateTime::ACT 7376750 # Time in different power states 248system.physmem_0.memoryStateTime::ACT_PDN 12380750 # Time in different power states 249system.physmem_1.actEnergy 164220 # Energy for activate commands per rank (pJ) 250system.physmem_1.preEnergy 64515 # Energy for precharge commands per rank (pJ) 251system.physmem_1.readEnergy 842520 # Energy for read commands per rank (pJ) 252system.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ) 253system.physmem_1.refreshEnergy 1229280.000000 # Energy for refresh commands per rank (pJ) 254system.physmem_1.actBackEnergy 1468320 # Energy for active background per rank (pJ) 255system.physmem_1.preBackEnergy 69120 # Energy for precharge background per rank (pJ) 256system.physmem_1.actPowerDownEnergy 7424250 # Energy for active power-down per rank (pJ) 257system.physmem_1.prePowerDownEnergy 237600 # Energy for precharge power-down per rank (pJ) 258system.physmem_1.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ) 259system.physmem_1.totalEnergy 11499825 # Total energy per rank (pJ) 260system.physmem_1.averagePower 566.493842 # Core power per rank (mW) 261system.physmem_1.totalIdleTime 16895250 # Total Idle time Per DRAM Rank 262system.physmem_1.memoryStateTime::IDLE 110000 # Time in different power states 263system.physmem_1.memoryStateTime::REF 520000 # Time in different power states 264system.physmem_1.memoryStateTime::SREF 0 # Time in different power states 265system.physmem_1.memoryStateTime::PRE_PDN 618500 # Time in different power states 266system.physmem_1.memoryStateTime::ACT 2773750 # Time in different power states 267system.physmem_1.memoryStateTime::ACT_PDN 16276750 # Time in different power states 268system.pwrStateResidencyTicks::UNDEFINED 20299000 # Cumulative time (in ticks) in various power states 269system.cpu.branchPred.lookups 2441 # Number of BP lookups 270system.cpu.branchPred.condPredicted 1444 # Number of conditional branches predicted 271system.cpu.branchPred.condIncorrect 522 # Number of conditional branches incorrect 272system.cpu.branchPred.BTBLookups 916 # Number of BTB lookups 273system.cpu.branchPred.BTBHits 449 # Number of BTB hits 274system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 275system.cpu.branchPred.BTBHitPct 49.017467 # BTB Hit Percentage 276system.cpu.branchPred.usedRAS 286 # Number of times the RAS was used to get a target. 277system.cpu.branchPred.RASInCorrect 57 # Number of incorrect RAS predictions. 278system.cpu.branchPred.indirectLookups 163 # Number of indirect predictor lookups. 279system.cpu.branchPred.indirectHits 13 # Number of indirect target hits. 280system.cpu.branchPred.indirectMisses 150 # Number of indirect misses. 281system.cpu.branchPredindirectMispredicted 59 # Number of mispredicted indirect branches. 282system.cpu_clk_domain.clock 500 # Clock period in ticks 283system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 20299000 # Cumulative time (in ticks) in various power states 284system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested 285system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst 286system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst 287system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst 288system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst 289system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst 290system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst 291system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst 292system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits 293system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses 294system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits 295system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses 296system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits 297system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses 298system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed 299system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 300system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 301system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 302system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB 303system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions 304system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch 305system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions 306system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions 307system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses 308system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses 309system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses 310system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits 311system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses 312system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses 313system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 20299000 # Cumulative time (in ticks) in various power states 314system.cpu.dtb.walker.walks 0 # Table walker walks requested 315system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst 316system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst 317system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst 318system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst 319system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst 320system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst 321system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst 322system.cpu.dtb.inst_hits 0 # ITB inst hits 323system.cpu.dtb.inst_misses 0 # ITB inst misses 324system.cpu.dtb.read_hits 0 # DTB read hits 325system.cpu.dtb.read_misses 0 # DTB read misses 326system.cpu.dtb.write_hits 0 # DTB write hits 327system.cpu.dtb.write_misses 0 # DTB write misses 328system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed 329system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 330system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 331system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 332system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB 333system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions 334system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch 335system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions 336system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions 337system.cpu.dtb.read_accesses 0 # DTB read accesses 338system.cpu.dtb.write_accesses 0 # DTB write accesses 339system.cpu.dtb.inst_accesses 0 # ITB inst accesses 340system.cpu.dtb.hits 0 # DTB hits 341system.cpu.dtb.misses 0 # DTB misses 342system.cpu.dtb.accesses 0 # DTB accesses 343system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 20299000 # Cumulative time (in ticks) in various power states 344system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested 345system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst 346system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst 347system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst 348system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst 349system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst 350system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst 351system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst 352system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits 353system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses 354system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits 355system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses 356system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits 357system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses 358system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed 359system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 360system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 361system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 362system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB 363system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions 364system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch 365system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions 366system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions 367system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses 368system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses 369system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses 370system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits 371system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses 372system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses 373system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 20299000 # Cumulative time (in ticks) in various power states 374system.cpu.itb.walker.walks 0 # Table walker walks requested 375system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst 376system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst 377system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst 378system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst 379system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst 380system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst 381system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst 382system.cpu.itb.inst_hits 0 # ITB inst hits 383system.cpu.itb.inst_misses 0 # ITB inst misses 384system.cpu.itb.read_hits 0 # DTB read hits 385system.cpu.itb.read_misses 0 # DTB read misses 386system.cpu.itb.write_hits 0 # DTB write hits 387system.cpu.itb.write_misses 0 # DTB write misses 388system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed 389system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 390system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 391system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 392system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB 393system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions 394system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch 395system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions 396system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 397system.cpu.itb.read_accesses 0 # DTB read accesses 398system.cpu.itb.write_accesses 0 # DTB write accesses 399system.cpu.itb.inst_accesses 0 # ITB inst accesses 400system.cpu.itb.hits 0 # DTB hits 401system.cpu.itb.misses 0 # DTB misses 402system.cpu.itb.accesses 0 # DTB accesses 403system.cpu.workload.num_syscalls 13 # Number of system calls 404system.cpu.pwrStateResidencyTicks::ON 20299000 # Cumulative time (in ticks) in various power states 405system.cpu.numCycles 40599 # number of cpu cycles simulated 406system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 407system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 408system.cpu.fetch.icacheStallCycles 6170 # Number of cycles fetch is stalled on an Icache miss 409system.cpu.fetch.Insts 11468 # Number of instructions fetch has processed 410system.cpu.fetch.Branches 2441 # Number of branches that fetch encountered 411system.cpu.fetch.predictedBranches 748 # Number of branches that fetch has predicted taken 412system.cpu.fetch.Cycles 8322 # Number of cycles fetch has run and was not squashing or blocked 413system.cpu.fetch.SquashCycles 1087 # Number of cycles fetch has spent squashing 414system.cpu.fetch.MiscStallCycles 161 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 415system.cpu.fetch.PendingTrapStallCycles 286 # Number of stall cycles due to pending traps 416system.cpu.fetch.IcacheWaitRetryStallCycles 434 # Number of stall cycles due to full MSHR 417system.cpu.fetch.CacheLines 3907 # Number of cache lines fetched 418system.cpu.fetch.IcacheSquashes 179 # Number of outstanding Icache misses that were squashed 419system.cpu.fetch.rateDist::samples 15916 # Number of instructions fetched each cycle (Total) 420system.cpu.fetch.rateDist::mean 0.856748 # Number of instructions fetched each cycle (Total) 421system.cpu.fetch.rateDist::stdev 1.206522 # Number of instructions fetched each cycle (Total) 422system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 423system.cpu.fetch.rateDist::0 9525 59.85% 59.85% # Number of instructions fetched each cycle (Total) 424system.cpu.fetch.rateDist::1 2508 15.76% 75.60% # Number of instructions fetched each cycle (Total) 425system.cpu.fetch.rateDist::2 521 3.27% 78.88% # Number of instructions fetched each cycle (Total) 426system.cpu.fetch.rateDist::3 3362 21.12% 100.00% # Number of instructions fetched each cycle (Total) 427system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 428system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 429system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total) 430system.cpu.fetch.rateDist::total 15916 # Number of instructions fetched each cycle (Total) 431system.cpu.fetch.branchRate 0.060125 # Number of branch fetches per cycle 432system.cpu.fetch.rate 0.282470 # Number of inst fetches per cycle 433system.cpu.decode.IdleCycles 5812 # Number of cycles decode is idle 434system.cpu.decode.BlockedCycles 4409 # Number of cycles decode is blocked 435system.cpu.decode.RunCycles 5179 # Number of cycles decode is running 436system.cpu.decode.UnblockCycles 132 # Number of cycles decode is unblocking 437system.cpu.decode.SquashCycles 384 # Number of cycles decode is squashing 438system.cpu.decode.BranchResolved 374 # Number of times decode resolved a branch 439system.cpu.decode.BranchMispred 162 # Number of times decode detected a branch misprediction 440system.cpu.decode.DecodedInsts 10178 # Number of instructions handled by decode 441system.cpu.decode.SquashedInsts 1683 # Number of squashed instructions handled by decode 442system.cpu.rename.SquashCycles 384 # Number of cycles rename is squashing 443system.cpu.rename.IdleCycles 6925 # Number of cycles rename is idle 444system.cpu.rename.BlockCycles 1165 # Number of cycles rename is blocking 445system.cpu.rename.serializeStallCycles 2515 # count of cycles rename stalled for serializing inst 446system.cpu.rename.RunCycles 4188 # Number of cycles rename is running 447system.cpu.rename.UnblockCycles 739 # Number of cycles rename is unblocking 448system.cpu.rename.RenamedInsts 9100 # Number of instructions processed by rename 449system.cpu.rename.SquashedInsts 467 # Number of squashed instructions processed by rename 450system.cpu.rename.ROBFullEvents 24 # Number of times rename has blocked due to ROB full 451system.cpu.rename.IQFullEvents 1 # Number of times rename has blocked due to IQ full 452system.cpu.rename.LQFullEvents 28 # Number of times rename has blocked due to LQ full 453system.cpu.rename.SQFullEvents 631 # Number of times rename has blocked due to SQ full 454system.cpu.rename.RenamedOperands 9458 # Number of destination operands rename has renamed 455system.cpu.rename.RenameLookups 41150 # Number of register rename lookups that rename has made 456system.cpu.rename.int_rename_lookups 10006 # Number of integer rename lookups 457system.cpu.rename.fp_rename_lookups 17 # Number of floating rename lookups 458system.cpu.rename.CommittedMaps 5494 # Number of HB maps that are committed 459system.cpu.rename.UndoneMaps 3964 # Number of HB maps that are undone due to squashing 460system.cpu.rename.serializingInsts 29 # count of serializing insts renamed 461system.cpu.rename.tempSerializingInsts 27 # count of temporary serializing insts renamed 462system.cpu.rename.skidInsts 330 # count of insts added to the skid buffer 463system.cpu.memDep0.insertedLoads 1823 # Number of loads inserted to the mem dependence unit. 464system.cpu.memDep0.insertedStores 1289 # Number of stores inserted to the mem dependence unit. 465system.cpu.memDep0.conflictingLoads 1 # Number of conflicting loads. 466system.cpu.memDep0.conflictingStores 0 # Number of conflicting stores. 467system.cpu.iq.iqInstsAdded 8513 # Number of instructions added to the IQ (excludes non-spec) 468system.cpu.iq.iqNonSpecInstsAdded 38 # Number of non-speculative instructions added to the IQ 469system.cpu.iq.iqInstsIssued 7228 # Number of instructions issued 470system.cpu.iq.iqSquashedInstsIssued 182 # Number of squashed instructions issued 471system.cpu.iq.iqSquashedInstsExamined 3173 # Number of squashed instructions iterated over during squash; mainly for profiling 472system.cpu.iq.iqSquashedOperandsExamined 8254 # Number of squashed operands that are examined and possibly removed from graph 473system.cpu.iq.iqSquashedNonSpecRemoved 1 # Number of squashed non-spec instructions that were removed 474system.cpu.iq.issued_per_cycle::samples 15916 # Number of insts issued each cycle 475system.cpu.iq.issued_per_cycle::mean 0.454134 # Number of insts issued each cycle 476system.cpu.iq.issued_per_cycle::stdev 0.844472 # Number of insts issued each cycle 477system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 478system.cpu.iq.issued_per_cycle::0 11653 73.22% 73.22% # Number of insts issued each cycle 479system.cpu.iq.issued_per_cycle::1 1992 12.52% 85.73% # Number of insts issued each cycle 480system.cpu.iq.issued_per_cycle::2 1620 10.18% 95.91% # Number of insts issued each cycle 481system.cpu.iq.issued_per_cycle::3 608 3.82% 99.73% # Number of insts issued each cycle 482system.cpu.iq.issued_per_cycle::4 43 0.27% 100.00% # Number of insts issued each cycle 483system.cpu.iq.issued_per_cycle::5 0 0.00% 100.00% # Number of insts issued each cycle 484system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle 485system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle 486system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle 487system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 488system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 489system.cpu.iq.issued_per_cycle::max_value 4 # Number of insts issued each cycle 490system.cpu.iq.issued_per_cycle::total 15916 # Number of insts issued each cycle 491system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 492system.cpu.iq.fu_full::IntAlu 416 28.85% 28.85% # attempts to use FU when none available 493system.cpu.iq.fu_full::IntMult 0 0.00% 28.85% # attempts to use FU when none available 494system.cpu.iq.fu_full::IntDiv 0 0.00% 28.85% # attempts to use FU when none available 495system.cpu.iq.fu_full::FloatAdd 0 0.00% 28.85% # attempts to use FU when none available 496system.cpu.iq.fu_full::FloatCmp 0 0.00% 28.85% # attempts to use FU when none available 497system.cpu.iq.fu_full::FloatCvt 0 0.00% 28.85% # attempts to use FU when none available 498system.cpu.iq.fu_full::FloatMult 0 0.00% 28.85% # attempts to use FU when none available 499system.cpu.iq.fu_full::FloatDiv 0 0.00% 28.85% # attempts to use FU when none available 500system.cpu.iq.fu_full::FloatSqrt 0 0.00% 28.85% # attempts to use FU when none available 501system.cpu.iq.fu_full::SimdAdd 0 0.00% 28.85% # attempts to use FU when none available 502system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 28.85% # attempts to use FU when none available 503system.cpu.iq.fu_full::SimdAlu 0 0.00% 28.85% # attempts to use FU when none available 504system.cpu.iq.fu_full::SimdCmp 0 0.00% 28.85% # attempts to use FU when none available 505system.cpu.iq.fu_full::SimdCvt 0 0.00% 28.85% # attempts to use FU when none available 506system.cpu.iq.fu_full::SimdMisc 0 0.00% 28.85% # attempts to use FU when none available 507system.cpu.iq.fu_full::SimdMult 0 0.00% 28.85% # attempts to use FU when none available 508system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 28.85% # attempts to use FU when none available 509system.cpu.iq.fu_full::SimdShift 0 0.00% 28.85% # attempts to use FU when none available 510system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 28.85% # attempts to use FU when none available 511system.cpu.iq.fu_full::SimdSqrt 0 0.00% 28.85% # attempts to use FU when none available 512system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 28.85% # attempts to use FU when none available 513system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 28.85% # attempts to use FU when none available 514system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 28.85% # attempts to use FU when none available 515system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 28.85% # attempts to use FU when none available 516system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 28.85% # attempts to use FU when none available 517system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 28.85% # attempts to use FU when none available 518system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 28.85% # attempts to use FU when none available 519system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 28.85% # attempts to use FU when none available 520system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 28.85% # attempts to use FU when none available 521system.cpu.iq.fu_full::MemRead 475 32.94% 61.79% # attempts to use FU when none available 522system.cpu.iq.fu_full::MemWrite 551 38.21% 100.00% # attempts to use FU when none available 523system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 524system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 525system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 526system.cpu.iq.FU_type_0::IntAlu 4533 62.71% 62.71% # Type of FU issued 527system.cpu.iq.FU_type_0::IntMult 5 0.07% 62.78% # Type of FU issued 528system.cpu.iq.FU_type_0::IntDiv 0 0.00% 62.78% # Type of FU issued 529system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 62.78% # Type of FU issued 530system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 62.78% # Type of FU issued 531system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 62.78% # Type of FU issued 532system.cpu.iq.FU_type_0::FloatMult 0 0.00% 62.78% # Type of FU issued 533system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 62.78% # Type of FU issued 534system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 62.78% # Type of FU issued 535system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 62.78% # Type of FU issued 536system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 62.78% # Type of FU issued 537system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 62.78% # Type of FU issued 538system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 62.78% # Type of FU issued 539system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 62.78% # Type of FU issued 540system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 62.78% # Type of FU issued 541system.cpu.iq.FU_type_0::SimdMult 0 0.00% 62.78% # Type of FU issued 542system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 62.78% # Type of FU issued 543system.cpu.iq.FU_type_0::SimdShift 0 0.00% 62.78% # Type of FU issued 544system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 62.78% # Type of FU issued 545system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 62.78% # Type of FU issued 546system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 62.78% # Type of FU issued 547system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 62.78% # Type of FU issued 548system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 62.78% # Type of FU issued 549system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 62.78% # Type of FU issued 550system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 62.78% # Type of FU issued 551system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.04% 62.83% # Type of FU issued 552system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 62.83% # Type of FU issued 553system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 62.83% # Type of FU issued 554system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 62.83% # Type of FU issued 555system.cpu.iq.FU_type_0::MemRead 1605 22.21% 85.03% # Type of FU issued 556system.cpu.iq.FU_type_0::MemWrite 1082 14.97% 100.00% # Type of FU issued 557system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 558system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 559system.cpu.iq.FU_type_0::total 7228 # Type of FU issued 560system.cpu.iq.rate 0.178034 # Inst issue rate 561system.cpu.iq.fu_busy_cnt 1442 # FU busy when requested 562system.cpu.iq.fu_busy_rate 0.199502 # FU busy rate (busy events/executed inst) 563system.cpu.iq.int_inst_queue_reads 31952 # Number of integer instruction queue reads 564system.cpu.iq.int_inst_queue_writes 11715 # Number of integer instruction queue writes 565system.cpu.iq.int_inst_queue_wakeup_accesses 6617 # Number of integer instruction queue wakeup accesses 566system.cpu.iq.fp_inst_queue_reads 44 # Number of floating instruction queue reads 567system.cpu.iq.fp_inst_queue_writes 16 # Number of floating instruction queue writes 568system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses 569system.cpu.iq.int_alu_accesses 8642 # Number of integer alu accesses 570system.cpu.iq.fp_alu_accesses 28 # Number of floating point alu accesses 571system.cpu.iew.lsq.thread0.forwLoads 12 # Number of loads that had data forwarded from stores 572system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 573system.cpu.iew.lsq.thread0.squashedLoads 796 # Number of loads squashed 574system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed 575system.cpu.iew.lsq.thread0.memOrderViolation 7 # Number of memory ordering violations 576system.cpu.iew.lsq.thread0.squashedStores 351 # Number of stores squashed 577system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 578system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 579system.cpu.iew.lsq.thread0.rescheduledLoads 7 # Number of loads that were rescheduled 580system.cpu.iew.lsq.thread0.cacheBlocked 18 # Number of times an access to memory failed due to the cache being blocked 581system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 582system.cpu.iew.iewSquashCycles 384 # Number of cycles IEW is squashing 583system.cpu.iew.iewBlockCycles 345 # Number of cycles IEW is blocking 584system.cpu.iew.iewUnblockCycles 11 # Number of cycles IEW is unblocking 585system.cpu.iew.iewDispatchedInsts 8564 # Number of instructions dispatched to IQ 586system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch 587system.cpu.iew.iewDispLoadInsts 1823 # Number of dispatched load instructions 588system.cpu.iew.iewDispStoreInsts 1289 # Number of dispatched store instructions 589system.cpu.iew.iewDispNonSpecInsts 26 # Number of dispatched non-speculative instructions 590system.cpu.iew.iewIQFullEvents 3 # Number of times the IQ has become full, causing a stall 591system.cpu.iew.iewLSQFullEvents 6 # Number of times the LSQ has become full, causing a stall 592system.cpu.iew.memOrderViolationEvents 7 # Number of memory order violations 593system.cpu.iew.predictedTakenIncorrect 60 # Number of branches that were predicted taken incorrectly 594system.cpu.iew.predictedNotTakenIncorrect 318 # Number of branches that were predicted not taken incorrectly 595system.cpu.iew.branchMispredicts 378 # Number of branch mispredicts detected at execute 596system.cpu.iew.iewExecutedInsts 6821 # Number of executed instructions 597system.cpu.iew.iewExecLoadInsts 1422 # Number of load instructions executed 598system.cpu.iew.iewExecSquashedInsts 407 # Number of squashed instructions skipped in execute 599system.cpu.iew.exec_swp 0 # number of swp insts executed 600system.cpu.iew.exec_nop 13 # number of nop insts executed 601system.cpu.iew.exec_refs 2447 # number of memory reference insts executed 602system.cpu.iew.exec_branches 1298 # Number of branches executed 603system.cpu.iew.exec_stores 1025 # Number of stores executed 604system.cpu.iew.exec_rate 0.168009 # Inst execution rate 605system.cpu.iew.wb_sent 6677 # cumulative count of insts sent to commit 606system.cpu.iew.wb_count 6633 # cumulative count of insts written-back 607system.cpu.iew.wb_producers 2981 # num instructions producing a value 608system.cpu.iew.wb_consumers 5419 # num instructions consuming a value 609system.cpu.iew.wb_rate 0.163378 # insts written-back per cycle 610system.cpu.iew.wb_fanout 0.550101 # average fanout of values written-back 611system.cpu.commit.commitSquashedInsts 2706 # The number of squashed insts skipped by commit 612system.cpu.commit.commitNonSpecStalls 37 # The number of times commit has been forced to stall to communicate backwards 613system.cpu.commit.branchMispredicts 363 # The number of times a branch was mispredicted 614system.cpu.commit.committed_per_cycle::samples 15349 # Number of insts commited each cycle 615system.cpu.commit.committed_per_cycle::mean 0.350381 # Number of insts commited each cycle 616system.cpu.commit.committed_per_cycle::stdev 0.988718 # Number of insts commited each cycle 617system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 618system.cpu.commit.committed_per_cycle::0 12681 82.62% 82.62% # Number of insts commited each cycle 619system.cpu.commit.committed_per_cycle::1 1407 9.17% 91.78% # Number of insts commited each cycle 620system.cpu.commit.committed_per_cycle::2 599 3.90% 95.69% # Number of insts commited each cycle 621system.cpu.commit.committed_per_cycle::3 298 1.94% 97.63% # Number of insts commited each cycle 622system.cpu.commit.committed_per_cycle::4 170 1.11% 98.74% # Number of insts commited each cycle 623system.cpu.commit.committed_per_cycle::5 79 0.51% 99.25% # Number of insts commited each cycle 624system.cpu.commit.committed_per_cycle::6 44 0.29% 99.54% # Number of insts commited each cycle 625system.cpu.commit.committed_per_cycle::7 28 0.18% 99.72% # Number of insts commited each cycle 626system.cpu.commit.committed_per_cycle::8 43 0.28% 100.00% # Number of insts commited each cycle 627system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 628system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 629system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 630system.cpu.commit.committed_per_cycle::total 15349 # Number of insts commited each cycle 631system.cpu.commit.committedInsts 4592 # Number of instructions committed 632system.cpu.commit.committedOps 5378 # Number of ops (including micro ops) committed 633system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 634system.cpu.commit.refs 1965 # Number of memory references committed 635system.cpu.commit.loads 1027 # Number of loads committed 636system.cpu.commit.membars 12 # Number of memory barriers committed 637system.cpu.commit.branches 1008 # Number of branches committed 638system.cpu.commit.fp_insts 16 # Number of committed floating point instructions. 639system.cpu.commit.int_insts 4624 # Number of committed integer instructions. 640system.cpu.commit.function_calls 82 # Number of function calls committed. 641system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction 642system.cpu.commit.op_class_0::IntAlu 3406 63.33% 63.33% # Class of committed instruction 643system.cpu.commit.op_class_0::IntMult 4 0.07% 63.41% # Class of committed instruction 644system.cpu.commit.op_class_0::IntDiv 0 0.00% 63.41% # Class of committed instruction 645system.cpu.commit.op_class_0::FloatAdd 0 0.00% 63.41% # Class of committed instruction 646system.cpu.commit.op_class_0::FloatCmp 0 0.00% 63.41% # Class of committed instruction 647system.cpu.commit.op_class_0::FloatCvt 0 0.00% 63.41% # Class of committed instruction 648system.cpu.commit.op_class_0::FloatMult 0 0.00% 63.41% # Class of committed instruction 649system.cpu.commit.op_class_0::FloatDiv 0 0.00% 63.41% # Class of committed instruction 650system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 63.41% # Class of committed instruction 651system.cpu.commit.op_class_0::SimdAdd 0 0.00% 63.41% # Class of committed instruction 652system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 63.41% # Class of committed instruction 653system.cpu.commit.op_class_0::SimdAlu 0 0.00% 63.41% # Class of committed instruction 654system.cpu.commit.op_class_0::SimdCmp 0 0.00% 63.41% # Class of committed instruction 655system.cpu.commit.op_class_0::SimdCvt 0 0.00% 63.41% # Class of committed instruction 656system.cpu.commit.op_class_0::SimdMisc 0 0.00% 63.41% # Class of committed instruction 657system.cpu.commit.op_class_0::SimdMult 0 0.00% 63.41% # Class of committed instruction 658system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 63.41% # Class of committed instruction 659system.cpu.commit.op_class_0::SimdShift 0 0.00% 63.41% # Class of committed instruction 660system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 63.41% # Class of committed instruction 661system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 63.41% # Class of committed instruction 662system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 63.41% # Class of committed instruction 663system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 63.41% # Class of committed instruction 664system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 63.41% # Class of committed instruction 665system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 63.41% # Class of committed instruction 666system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 63.41% # Class of committed instruction 667system.cpu.commit.op_class_0::SimdFloatMisc 3 0.06% 63.46% # Class of committed instruction 668system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 63.46% # Class of committed instruction 669system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 63.46% # Class of committed instruction 670system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 63.46% # Class of committed instruction 671system.cpu.commit.op_class_0::MemRead 1027 19.10% 82.56% # Class of committed instruction 672system.cpu.commit.op_class_0::MemWrite 938 17.44% 100.00% # Class of committed instruction 673system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 674system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 675system.cpu.commit.op_class_0::total 5378 # Class of committed instruction 676system.cpu.commit.bw_lim_events 43 # number cycles where commit BW limit reached 677system.cpu.rob.rob_reads 23233 # The number of ROB reads 678system.cpu.rob.rob_writes 16740 # The number of ROB writes 679system.cpu.timesIdled 212 # Number of times that the entire CPU went into an idle state and unscheduled itself 680system.cpu.idleCycles 24683 # Total number of cycles that the CPU has spent unscheduled due to idling 681system.cpu.committedInsts 4592 # Number of Instructions Simulated 682system.cpu.committedOps 5378 # Number of Ops (including micro ops) Simulated 683system.cpu.cpi 8.841246 # CPI: Cycles Per Instruction 684system.cpu.cpi_total 8.841246 # CPI: Total CPI of All Threads 685system.cpu.ipc 0.113106 # IPC: Instructions Per Cycle 686system.cpu.ipc_total 0.113106 # IPC: Total IPC of All Threads 687system.cpu.int_regfile_reads 6772 # number of integer regfile reads 688system.cpu.int_regfile_writes 3788 # number of integer regfile writes 689system.cpu.fp_regfile_reads 16 # number of floating regfile reads 690system.cpu.cc_regfile_reads 24220 # number of cc regfile reads 691system.cpu.cc_regfile_writes 2924 # number of cc regfile writes 692system.cpu.misc_regfile_reads 2559 # number of misc regfile reads 693system.cpu.misc_regfile_writes 24 # number of misc regfile writes 694system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 20299000 # Cumulative time (in ticks) in various power states 695system.cpu.dcache.tags.replacements 1 # number of replacements 696system.cpu.dcache.tags.tagsinuse 84.063183 # Cycle average of tags in use 697system.cpu.dcache.tags.total_refs 1930 # Total number of references to valid blocks. 698system.cpu.dcache.tags.sampled_refs 143 # Sample count of references to valid blocks. 699system.cpu.dcache.tags.avg_refs 13.496503 # Average number of references to valid blocks. 700system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 701system.cpu.dcache.tags.occ_blocks::cpu.data 84.063183 # Average occupied blocks per requestor 702system.cpu.dcache.tags.occ_percent::cpu.data 0.164186 # Average percentage of cache occupancy 703system.cpu.dcache.tags.occ_percent::total 0.164186 # Average percentage of cache occupancy 704system.cpu.dcache.tags.occ_task_id_blocks::1024 142 # Occupied blocks per task id 705system.cpu.dcache.tags.age_task_id_blocks_1024::0 52 # Occupied blocks per task id 706system.cpu.dcache.tags.age_task_id_blocks_1024::1 90 # Occupied blocks per task id 707system.cpu.dcache.tags.occ_task_id_percent::1024 0.277344 # Percentage of cache occupancy per task id 708system.cpu.dcache.tags.tag_accesses 4723 # Number of tag accesses 709system.cpu.dcache.tags.data_accesses 4723 # Number of data accesses 710system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 20299000 # Cumulative time (in ticks) in various power states 711system.cpu.dcache.ReadReq_hits::cpu.data 1188 # number of ReadReq hits 712system.cpu.dcache.ReadReq_hits::total 1188 # number of ReadReq hits 713system.cpu.dcache.WriteReq_hits::cpu.data 722 # number of WriteReq hits 714system.cpu.dcache.WriteReq_hits::total 722 # number of WriteReq hits 715system.cpu.dcache.LoadLockedReq_hits::cpu.data 9 # number of LoadLockedReq hits 716system.cpu.dcache.LoadLockedReq_hits::total 9 # number of LoadLockedReq hits 717system.cpu.dcache.StoreCondReq_hits::cpu.data 11 # number of StoreCondReq hits 718system.cpu.dcache.StoreCondReq_hits::total 11 # number of StoreCondReq hits 719system.cpu.dcache.demand_hits::cpu.data 1910 # number of demand (read+write) hits 720system.cpu.dcache.demand_hits::total 1910 # number of demand (read+write) hits 721system.cpu.dcache.overall_hits::cpu.data 1910 # number of overall hits 722system.cpu.dcache.overall_hits::total 1910 # number of overall hits 723system.cpu.dcache.ReadReq_misses::cpu.data 167 # number of ReadReq misses 724system.cpu.dcache.ReadReq_misses::total 167 # number of ReadReq misses 725system.cpu.dcache.WriteReq_misses::cpu.data 191 # number of WriteReq misses 726system.cpu.dcache.WriteReq_misses::total 191 # number of WriteReq misses 727system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses 728system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses 729system.cpu.dcache.demand_misses::cpu.data 358 # number of demand (read+write) misses 730system.cpu.dcache.demand_misses::total 358 # number of demand (read+write) misses 731system.cpu.dcache.overall_misses::cpu.data 358 # number of overall misses 732system.cpu.dcache.overall_misses::total 358 # number of overall misses 733system.cpu.dcache.ReadReq_miss_latency::cpu.data 12032500 # number of ReadReq miss cycles 734system.cpu.dcache.ReadReq_miss_latency::total 12032500 # number of ReadReq miss cycles 735system.cpu.dcache.WriteReq_miss_latency::cpu.data 8019500 # number of WriteReq miss cycles 736system.cpu.dcache.WriteReq_miss_latency::total 8019500 # number of WriteReq miss cycles 737system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 139000 # number of LoadLockedReq miss cycles 738system.cpu.dcache.LoadLockedReq_miss_latency::total 139000 # number of LoadLockedReq miss cycles 739system.cpu.dcache.demand_miss_latency::cpu.data 20052000 # number of demand (read+write) miss cycles 740system.cpu.dcache.demand_miss_latency::total 20052000 # number of demand (read+write) miss cycles 741system.cpu.dcache.overall_miss_latency::cpu.data 20052000 # number of overall miss cycles 742system.cpu.dcache.overall_miss_latency::total 20052000 # number of overall miss cycles 743system.cpu.dcache.ReadReq_accesses::cpu.data 1355 # number of ReadReq accesses(hits+misses) 744system.cpu.dcache.ReadReq_accesses::total 1355 # number of ReadReq accesses(hits+misses) 745system.cpu.dcache.WriteReq_accesses::cpu.data 913 # number of WriteReq accesses(hits+misses) 746system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses) 747system.cpu.dcache.LoadLockedReq_accesses::cpu.data 11 # number of LoadLockedReq accesses(hits+misses) 748system.cpu.dcache.LoadLockedReq_accesses::total 11 # number of LoadLockedReq accesses(hits+misses) 749system.cpu.dcache.StoreCondReq_accesses::cpu.data 11 # number of StoreCondReq accesses(hits+misses) 750system.cpu.dcache.StoreCondReq_accesses::total 11 # number of StoreCondReq accesses(hits+misses) 751system.cpu.dcache.demand_accesses::cpu.data 2268 # number of demand (read+write) accesses 752system.cpu.dcache.demand_accesses::total 2268 # number of demand (read+write) accesses 753system.cpu.dcache.overall_accesses::cpu.data 2268 # number of overall (read+write) accesses 754system.cpu.dcache.overall_accesses::total 2268 # number of overall (read+write) accesses 755system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.123247 # miss rate for ReadReq accesses 756system.cpu.dcache.ReadReq_miss_rate::total 0.123247 # miss rate for ReadReq accesses 757system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.209200 # miss rate for WriteReq accesses 758system.cpu.dcache.WriteReq_miss_rate::total 0.209200 # miss rate for WriteReq accesses 759system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.181818 # miss rate for LoadLockedReq accesses 760system.cpu.dcache.LoadLockedReq_miss_rate::total 0.181818 # miss rate for LoadLockedReq accesses 761system.cpu.dcache.demand_miss_rate::cpu.data 0.157848 # miss rate for demand accesses 762system.cpu.dcache.demand_miss_rate::total 0.157848 # miss rate for demand accesses 763system.cpu.dcache.overall_miss_rate::cpu.data 0.157848 # miss rate for overall accesses 764system.cpu.dcache.overall_miss_rate::total 0.157848 # miss rate for overall accesses 765system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 72050.898204 # average ReadReq miss latency 766system.cpu.dcache.ReadReq_avg_miss_latency::total 72050.898204 # average ReadReq miss latency 767system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 41986.910995 # average WriteReq miss latency 768system.cpu.dcache.WriteReq_avg_miss_latency::total 41986.910995 # average WriteReq miss latency 769system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 69500 # average LoadLockedReq miss latency 770system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 69500 # average LoadLockedReq miss latency 771system.cpu.dcache.demand_avg_miss_latency::cpu.data 56011.173184 # average overall miss latency 772system.cpu.dcache.demand_avg_miss_latency::total 56011.173184 # average overall miss latency 773system.cpu.dcache.overall_avg_miss_latency::cpu.data 56011.173184 # average overall miss latency 774system.cpu.dcache.overall_avg_miss_latency::total 56011.173184 # average overall miss latency 775system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 776system.cpu.dcache.blocked_cycles::no_targets 853 # number of cycles access was blocked 777system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked 778system.cpu.dcache.blocked::no_targets 18 # number of cycles access was blocked 779system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 780system.cpu.dcache.avg_blocked_cycles::no_targets 47.388889 # average number of cycles each access was blocked 781system.cpu.dcache.writebacks::writebacks 1 # number of writebacks 782system.cpu.dcache.writebacks::total 1 # number of writebacks 783system.cpu.dcache.ReadReq_mshr_hits::cpu.data 64 # number of ReadReq MSHR hits 784system.cpu.dcache.ReadReq_mshr_hits::total 64 # number of ReadReq MSHR hits 785system.cpu.dcache.WriteReq_mshr_hits::cpu.data 150 # number of WriteReq MSHR hits 786system.cpu.dcache.WriteReq_mshr_hits::total 150 # number of WriteReq MSHR hits 787system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits 788system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits 789system.cpu.dcache.demand_mshr_hits::cpu.data 214 # number of demand (read+write) MSHR hits 790system.cpu.dcache.demand_mshr_hits::total 214 # number of demand (read+write) MSHR hits 791system.cpu.dcache.overall_mshr_hits::cpu.data 214 # number of overall MSHR hits 792system.cpu.dcache.overall_mshr_hits::total 214 # number of overall MSHR hits 793system.cpu.dcache.ReadReq_mshr_misses::cpu.data 103 # number of ReadReq MSHR misses 794system.cpu.dcache.ReadReq_mshr_misses::total 103 # number of ReadReq MSHR misses 795system.cpu.dcache.WriteReq_mshr_misses::cpu.data 41 # number of WriteReq MSHR misses 796system.cpu.dcache.WriteReq_mshr_misses::total 41 # number of WriteReq MSHR misses 797system.cpu.dcache.demand_mshr_misses::cpu.data 144 # number of demand (read+write) MSHR misses 798system.cpu.dcache.demand_mshr_misses::total 144 # number of demand (read+write) MSHR misses 799system.cpu.dcache.overall_mshr_misses::cpu.data 144 # number of overall MSHR misses 800system.cpu.dcache.overall_mshr_misses::total 144 # number of overall MSHR misses 801system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 7984500 # number of ReadReq MSHR miss cycles 802system.cpu.dcache.ReadReq_mshr_miss_latency::total 7984500 # number of ReadReq MSHR miss cycles 803system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2595500 # number of WriteReq MSHR miss cycles 804system.cpu.dcache.WriteReq_mshr_miss_latency::total 2595500 # number of WriteReq MSHR miss cycles 805system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10580000 # number of demand (read+write) MSHR miss cycles 806system.cpu.dcache.demand_mshr_miss_latency::total 10580000 # number of demand (read+write) MSHR miss cycles 807system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10580000 # number of overall MSHR miss cycles 808system.cpu.dcache.overall_mshr_miss_latency::total 10580000 # number of overall MSHR miss cycles 809system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.076015 # mshr miss rate for ReadReq accesses 810system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.076015 # mshr miss rate for ReadReq accesses 811system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.044907 # mshr miss rate for WriteReq accesses 812system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.044907 # mshr miss rate for WriteReq accesses 813system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.063492 # mshr miss rate for demand accesses 814system.cpu.dcache.demand_mshr_miss_rate::total 0.063492 # mshr miss rate for demand accesses 815system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.063492 # mshr miss rate for overall accesses 816system.cpu.dcache.overall_mshr_miss_rate::total 0.063492 # mshr miss rate for overall accesses 817system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 77519.417476 # average ReadReq mshr miss latency 818system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 77519.417476 # average ReadReq mshr miss latency 819system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 63304.878049 # average WriteReq mshr miss latency 820system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 63304.878049 # average WriteReq mshr miss latency 821system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 73472.222222 # average overall mshr miss latency 822system.cpu.dcache.demand_avg_mshr_miss_latency::total 73472.222222 # average overall mshr miss latency 823system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 73472.222222 # average overall mshr miss latency 824system.cpu.dcache.overall_avg_mshr_miss_latency::total 73472.222222 # average overall mshr miss latency 825system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 20299000 # Cumulative time (in ticks) in various power states 826system.cpu.icache.tags.replacements 44 # number of replacements 827system.cpu.icache.tags.tagsinuse 137.515573 # Cycle average of tags in use 828system.cpu.icache.tags.total_refs 3540 # Total number of references to valid blocks. 829system.cpu.icache.tags.sampled_refs 299 # Sample count of references to valid blocks. 830system.cpu.icache.tags.avg_refs 11.839465 # Average number of references to valid blocks. 831system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 832system.cpu.icache.tags.occ_blocks::cpu.inst 137.515573 # Average occupied blocks per requestor 833system.cpu.icache.tags.occ_percent::cpu.inst 0.268585 # Average percentage of cache occupancy 834system.cpu.icache.tags.occ_percent::total 0.268585 # Average percentage of cache occupancy 835system.cpu.icache.tags.occ_task_id_blocks::1024 255 # Occupied blocks per task id 836system.cpu.icache.tags.age_task_id_blocks_1024::0 145 # Occupied blocks per task id 837system.cpu.icache.tags.age_task_id_blocks_1024::1 110 # Occupied blocks per task id 838system.cpu.icache.tags.occ_task_id_percent::1024 0.498047 # Percentage of cache occupancy per task id 839system.cpu.icache.tags.tag_accesses 8109 # Number of tag accesses 840system.cpu.icache.tags.data_accesses 8109 # Number of data accesses 841system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 20299000 # Cumulative time (in ticks) in various power states 842system.cpu.icache.ReadReq_hits::cpu.inst 3540 # number of ReadReq hits 843system.cpu.icache.ReadReq_hits::total 3540 # number of ReadReq hits 844system.cpu.icache.demand_hits::cpu.inst 3540 # number of demand (read+write) hits 845system.cpu.icache.demand_hits::total 3540 # number of demand (read+write) hits 846system.cpu.icache.overall_hits::cpu.inst 3540 # number of overall hits 847system.cpu.icache.overall_hits::total 3540 # number of overall hits 848system.cpu.icache.ReadReq_misses::cpu.inst 365 # number of ReadReq misses 849system.cpu.icache.ReadReq_misses::total 365 # number of ReadReq misses 850system.cpu.icache.demand_misses::cpu.inst 365 # number of demand (read+write) misses 851system.cpu.icache.demand_misses::total 365 # number of demand (read+write) misses 852system.cpu.icache.overall_misses::cpu.inst 365 # number of overall misses 853system.cpu.icache.overall_misses::total 365 # number of overall misses 854system.cpu.icache.ReadReq_miss_latency::cpu.inst 25051490 # number of ReadReq miss cycles 855system.cpu.icache.ReadReq_miss_latency::total 25051490 # number of ReadReq miss cycles 856system.cpu.icache.demand_miss_latency::cpu.inst 25051490 # number of demand (read+write) miss cycles 857system.cpu.icache.demand_miss_latency::total 25051490 # number of demand (read+write) miss cycles 858system.cpu.icache.overall_miss_latency::cpu.inst 25051490 # number of overall miss cycles 859system.cpu.icache.overall_miss_latency::total 25051490 # number of overall miss cycles 860system.cpu.icache.ReadReq_accesses::cpu.inst 3905 # number of ReadReq accesses(hits+misses) 861system.cpu.icache.ReadReq_accesses::total 3905 # number of ReadReq accesses(hits+misses) 862system.cpu.icache.demand_accesses::cpu.inst 3905 # number of demand (read+write) accesses 863system.cpu.icache.demand_accesses::total 3905 # number of demand (read+write) accesses 864system.cpu.icache.overall_accesses::cpu.inst 3905 # number of overall (read+write) accesses 865system.cpu.icache.overall_accesses::total 3905 # number of overall (read+write) accesses 866system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.093470 # miss rate for ReadReq accesses 867system.cpu.icache.ReadReq_miss_rate::total 0.093470 # miss rate for ReadReq accesses 868system.cpu.icache.demand_miss_rate::cpu.inst 0.093470 # miss rate for demand accesses 869system.cpu.icache.demand_miss_rate::total 0.093470 # miss rate for demand accesses 870system.cpu.icache.overall_miss_rate::cpu.inst 0.093470 # miss rate for overall accesses 871system.cpu.icache.overall_miss_rate::total 0.093470 # miss rate for overall accesses 872system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 68634.219178 # average ReadReq miss latency 873system.cpu.icache.ReadReq_avg_miss_latency::total 68634.219178 # average ReadReq miss latency 874system.cpu.icache.demand_avg_miss_latency::cpu.inst 68634.219178 # average overall miss latency 875system.cpu.icache.demand_avg_miss_latency::total 68634.219178 # average overall miss latency 876system.cpu.icache.overall_avg_miss_latency::cpu.inst 68634.219178 # average overall miss latency 877system.cpu.icache.overall_avg_miss_latency::total 68634.219178 # average overall miss latency 878system.cpu.icache.blocked_cycles::no_mshrs 9850 # number of cycles access was blocked 879system.cpu.icache.blocked_cycles::no_targets 47 # number of cycles access was blocked 880system.cpu.icache.blocked::no_mshrs 96 # number of cycles access was blocked 881system.cpu.icache.blocked::no_targets 1 # number of cycles access was blocked 882system.cpu.icache.avg_blocked_cycles::no_mshrs 102.604167 # average number of cycles each access was blocked 883system.cpu.icache.avg_blocked_cycles::no_targets 47 # average number of cycles each access was blocked 884system.cpu.icache.writebacks::writebacks 44 # number of writebacks 885system.cpu.icache.writebacks::total 44 # number of writebacks 886system.cpu.icache.ReadReq_mshr_hits::cpu.inst 66 # number of ReadReq MSHR hits 887system.cpu.icache.ReadReq_mshr_hits::total 66 # number of ReadReq MSHR hits 888system.cpu.icache.demand_mshr_hits::cpu.inst 66 # number of demand (read+write) MSHR hits 889system.cpu.icache.demand_mshr_hits::total 66 # number of demand (read+write) MSHR hits 890system.cpu.icache.overall_mshr_hits::cpu.inst 66 # number of overall MSHR hits 891system.cpu.icache.overall_mshr_hits::total 66 # number of overall MSHR hits 892system.cpu.icache.ReadReq_mshr_misses::cpu.inst 299 # number of ReadReq MSHR misses 893system.cpu.icache.ReadReq_mshr_misses::total 299 # number of ReadReq MSHR misses 894system.cpu.icache.demand_mshr_misses::cpu.inst 299 # number of demand (read+write) MSHR misses 895system.cpu.icache.demand_mshr_misses::total 299 # number of demand (read+write) MSHR misses 896system.cpu.icache.overall_mshr_misses::cpu.inst 299 # number of overall MSHR misses 897system.cpu.icache.overall_mshr_misses::total 299 # number of overall MSHR misses 898system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 22011990 # number of ReadReq MSHR miss cycles 899system.cpu.icache.ReadReq_mshr_miss_latency::total 22011990 # number of ReadReq MSHR miss cycles 900system.cpu.icache.demand_mshr_miss_latency::cpu.inst 22011990 # number of demand (read+write) MSHR miss cycles 901system.cpu.icache.demand_mshr_miss_latency::total 22011990 # number of demand (read+write) MSHR miss cycles 902system.cpu.icache.overall_mshr_miss_latency::cpu.inst 22011990 # number of overall MSHR miss cycles 903system.cpu.icache.overall_mshr_miss_latency::total 22011990 # number of overall MSHR miss cycles 904system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.076569 # mshr miss rate for ReadReq accesses 905system.cpu.icache.ReadReq_mshr_miss_rate::total 0.076569 # mshr miss rate for ReadReq accesses 906system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.076569 # mshr miss rate for demand accesses 907system.cpu.icache.demand_mshr_miss_rate::total 0.076569 # mshr miss rate for demand accesses 908system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.076569 # mshr miss rate for overall accesses 909system.cpu.icache.overall_mshr_miss_rate::total 0.076569 # mshr miss rate for overall accesses 910system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 73618.695652 # average ReadReq mshr miss latency 911system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 73618.695652 # average ReadReq mshr miss latency 912system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 73618.695652 # average overall mshr miss latency 913system.cpu.icache.demand_avg_mshr_miss_latency::total 73618.695652 # average overall mshr miss latency 914system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 73618.695652 # average overall mshr miss latency 915system.cpu.icache.overall_avg_mshr_miss_latency::total 73618.695652 # average overall mshr miss latency 916system.cpu.l2cache.prefetcher.pwrStateResidencyTicks::UNDEFINED 20299000 # Cumulative time (in ticks) in various power states 917system.cpu.l2cache.prefetcher.num_hwpf_issued 112 # number of hwpf issued 918system.cpu.l2cache.prefetcher.pfIdentified 112 # number of prefetch candidates identified 919system.cpu.l2cache.prefetcher.pfBufferHit 0 # number of redundant prefetches already in prefetch queue 920system.cpu.l2cache.prefetcher.pfInCache 0 # number of redundant prefetches already in cache/mshr dropped 921system.cpu.l2cache.prefetcher.pfRemovedFull 0 # number of prefetches dropped due to prefetch queue size 922system.cpu.l2cache.prefetcher.pfSpanPage 0 # number of prefetches not generated due to page crossing 923system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 20299000 # Cumulative time (in ticks) in various power states 924system.cpu.l2cache.tags.replacements 0 # number of replacements 925system.cpu.l2cache.tags.tagsinuse 17.353048 # Cycle average of tags in use 926system.cpu.l2cache.tags.total_refs 3 # Total number of references to valid blocks. 927system.cpu.l2cache.tags.sampled_refs 41 # Sample count of references to valid blocks. 928system.cpu.l2cache.tags.avg_refs 0.073171 # Average number of references to valid blocks. 929system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 930system.cpu.l2cache.tags.occ_blocks::writebacks 9.225603 # Average occupied blocks per requestor 931system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 8.127445 # Average occupied blocks per requestor 932system.cpu.l2cache.tags.occ_percent::writebacks 0.000563 # Average percentage of cache occupancy 933system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.000496 # Average percentage of cache occupancy 934system.cpu.l2cache.tags.occ_percent::total 0.001059 # Average percentage of cache occupancy 935system.cpu.l2cache.tags.occ_task_id_blocks::1022 13 # Occupied blocks per task id 936system.cpu.l2cache.tags.occ_task_id_blocks::1024 28 # Occupied blocks per task id 937system.cpu.l2cache.tags.age_task_id_blocks_1022::0 8 # Occupied blocks per task id 938system.cpu.l2cache.tags.age_task_id_blocks_1022::1 5 # Occupied blocks per task id 939system.cpu.l2cache.tags.age_task_id_blocks_1024::0 23 # Occupied blocks per task id 940system.cpu.l2cache.tags.age_task_id_blocks_1024::1 5 # Occupied blocks per task id 941system.cpu.l2cache.tags.occ_task_id_percent::1022 0.000793 # Percentage of cache occupancy per task id 942system.cpu.l2cache.tags.occ_task_id_percent::1024 0.001709 # Percentage of cache occupancy per task id 943system.cpu.l2cache.tags.tag_accesses 7676 # Number of tag accesses 944system.cpu.l2cache.tags.data_accesses 7676 # Number of data accesses 945system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 20299000 # Cumulative time (in ticks) in various power states 946system.cpu.l2cache.WritebackClean_hits::writebacks 33 # number of WritebackClean hits 947system.cpu.l2cache.WritebackClean_hits::total 33 # number of WritebackClean hits 948system.cpu.l2cache.ReadExReq_hits::cpu.data 11 # number of ReadExReq hits 949system.cpu.l2cache.ReadExReq_hits::total 11 # number of ReadExReq hits 950system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 8 # number of ReadCleanReq hits 951system.cpu.l2cache.ReadCleanReq_hits::total 8 # number of ReadCleanReq hits 952system.cpu.l2cache.demand_hits::cpu.inst 8 # number of demand (read+write) hits 953system.cpu.l2cache.demand_hits::cpu.data 11 # number of demand (read+write) hits 954system.cpu.l2cache.demand_hits::total 19 # number of demand (read+write) hits 955system.cpu.l2cache.overall_hits::cpu.inst 8 # number of overall hits 956system.cpu.l2cache.overall_hits::cpu.data 11 # number of overall hits 957system.cpu.l2cache.overall_hits::total 19 # number of overall hits 958system.cpu.l2cache.ReadExReq_misses::cpu.data 30 # number of ReadExReq misses 959system.cpu.l2cache.ReadExReq_misses::total 30 # number of ReadExReq misses 960system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 291 # number of ReadCleanReq misses 961system.cpu.l2cache.ReadCleanReq_misses::total 291 # number of ReadCleanReq misses 962system.cpu.l2cache.ReadSharedReq_misses::cpu.data 103 # number of ReadSharedReq misses 963system.cpu.l2cache.ReadSharedReq_misses::total 103 # number of ReadSharedReq misses 964system.cpu.l2cache.demand_misses::cpu.inst 291 # number of demand (read+write) misses 965system.cpu.l2cache.demand_misses::cpu.data 133 # number of demand (read+write) misses 966system.cpu.l2cache.demand_misses::total 424 # number of demand (read+write) misses 967system.cpu.l2cache.overall_misses::cpu.inst 291 # number of overall misses 968system.cpu.l2cache.overall_misses::cpu.data 133 # number of overall misses 969system.cpu.l2cache.overall_misses::total 424 # number of overall misses 970system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2461000 # number of ReadExReq miss cycles 971system.cpu.l2cache.ReadExReq_miss_latency::total 2461000 # number of ReadExReq miss cycles 972system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 21652500 # number of ReadCleanReq miss cycles 973system.cpu.l2cache.ReadCleanReq_miss_latency::total 21652500 # number of ReadCleanReq miss cycles 974system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 7825000 # number of ReadSharedReq miss cycles 975system.cpu.l2cache.ReadSharedReq_miss_latency::total 7825000 # number of ReadSharedReq miss cycles 976system.cpu.l2cache.demand_miss_latency::cpu.inst 21652500 # number of demand (read+write) miss cycles 977system.cpu.l2cache.demand_miss_latency::cpu.data 10286000 # number of demand (read+write) miss cycles 978system.cpu.l2cache.demand_miss_latency::total 31938500 # number of demand (read+write) miss cycles 979system.cpu.l2cache.overall_miss_latency::cpu.inst 21652500 # number of overall miss cycles 980system.cpu.l2cache.overall_miss_latency::cpu.data 10286000 # number of overall miss cycles 981system.cpu.l2cache.overall_miss_latency::total 31938500 # number of overall miss cycles 982system.cpu.l2cache.WritebackClean_accesses::writebacks 33 # number of WritebackClean accesses(hits+misses) 983system.cpu.l2cache.WritebackClean_accesses::total 33 # number of WritebackClean accesses(hits+misses) 984system.cpu.l2cache.ReadExReq_accesses::cpu.data 41 # number of ReadExReq accesses(hits+misses) 985system.cpu.l2cache.ReadExReq_accesses::total 41 # number of ReadExReq accesses(hits+misses) 986system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 299 # number of ReadCleanReq accesses(hits+misses) 987system.cpu.l2cache.ReadCleanReq_accesses::total 299 # number of ReadCleanReq accesses(hits+misses) 988system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 103 # number of ReadSharedReq accesses(hits+misses) 989system.cpu.l2cache.ReadSharedReq_accesses::total 103 # number of ReadSharedReq accesses(hits+misses) 990system.cpu.l2cache.demand_accesses::cpu.inst 299 # number of demand (read+write) accesses 991system.cpu.l2cache.demand_accesses::cpu.data 144 # number of demand (read+write) accesses 992system.cpu.l2cache.demand_accesses::total 443 # number of demand (read+write) accesses 993system.cpu.l2cache.overall_accesses::cpu.inst 299 # number of overall (read+write) accesses 994system.cpu.l2cache.overall_accesses::cpu.data 144 # number of overall (read+write) accesses 995system.cpu.l2cache.overall_accesses::total 443 # number of overall (read+write) accesses 996system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.731707 # miss rate for ReadExReq accesses 997system.cpu.l2cache.ReadExReq_miss_rate::total 0.731707 # miss rate for ReadExReq accesses 998system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.973244 # miss rate for ReadCleanReq accesses 999system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.973244 # miss rate for ReadCleanReq accesses 1000system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 1 # miss rate for ReadSharedReq accesses 1001system.cpu.l2cache.ReadSharedReq_miss_rate::total 1 # miss rate for ReadSharedReq accesses 1002system.cpu.l2cache.demand_miss_rate::cpu.inst 0.973244 # miss rate for demand accesses 1003system.cpu.l2cache.demand_miss_rate::cpu.data 0.923611 # miss rate for demand accesses 1004system.cpu.l2cache.demand_miss_rate::total 0.957111 # miss rate for demand accesses 1005system.cpu.l2cache.overall_miss_rate::cpu.inst 0.973244 # miss rate for overall accesses 1006system.cpu.l2cache.overall_miss_rate::cpu.data 0.923611 # miss rate for overall accesses 1007system.cpu.l2cache.overall_miss_rate::total 0.957111 # miss rate for overall accesses 1008system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 82033.333333 # average ReadExReq miss latency 1009system.cpu.l2cache.ReadExReq_avg_miss_latency::total 82033.333333 # average ReadExReq miss latency 1010system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 74407.216495 # average ReadCleanReq miss latency 1011system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 74407.216495 # average ReadCleanReq miss latency 1012system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 75970.873786 # average ReadSharedReq miss latency 1013system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 75970.873786 # average ReadSharedReq miss latency 1014system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 74407.216495 # average overall miss latency 1015system.cpu.l2cache.demand_avg_miss_latency::cpu.data 77338.345865 # average overall miss latency 1016system.cpu.l2cache.demand_avg_miss_latency::total 75326.650943 # average overall miss latency 1017system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 74407.216495 # average overall miss latency 1018system.cpu.l2cache.overall_avg_miss_latency::cpu.data 77338.345865 # average overall miss latency 1019system.cpu.l2cache.overall_avg_miss_latency::total 75326.650943 # average overall miss latency 1020system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 1021system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 1022system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 1023system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 1024system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 1025system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 1026system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 1 # number of ReadCleanReq MSHR hits 1027system.cpu.l2cache.ReadCleanReq_mshr_hits::total 1 # number of ReadCleanReq MSHR hits 1028system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 5 # number of ReadSharedReq MSHR hits 1029system.cpu.l2cache.ReadSharedReq_mshr_hits::total 5 # number of ReadSharedReq MSHR hits 1030system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits 1031system.cpu.l2cache.demand_mshr_hits::cpu.data 5 # number of demand (read+write) MSHR hits 1032system.cpu.l2cache.demand_mshr_hits::total 6 # number of demand (read+write) MSHR hits 1033system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits 1034system.cpu.l2cache.overall_mshr_hits::cpu.data 5 # number of overall MSHR hits 1035system.cpu.l2cache.overall_mshr_hits::total 6 # number of overall MSHR hits 1036system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 53 # number of HardPFReq MSHR misses 1037system.cpu.l2cache.HardPFReq_mshr_misses::total 53 # number of HardPFReq MSHR misses 1038system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 30 # number of ReadExReq MSHR misses 1039system.cpu.l2cache.ReadExReq_mshr_misses::total 30 # number of ReadExReq MSHR misses 1040system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 290 # number of ReadCleanReq MSHR misses 1041system.cpu.l2cache.ReadCleanReq_mshr_misses::total 290 # number of ReadCleanReq MSHR misses 1042system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 98 # number of ReadSharedReq MSHR misses 1043system.cpu.l2cache.ReadSharedReq_mshr_misses::total 98 # number of ReadSharedReq MSHR misses 1044system.cpu.l2cache.demand_mshr_misses::cpu.inst 290 # number of demand (read+write) MSHR misses 1045system.cpu.l2cache.demand_mshr_misses::cpu.data 128 # number of demand (read+write) MSHR misses 1046system.cpu.l2cache.demand_mshr_misses::total 418 # number of demand (read+write) MSHR misses 1047system.cpu.l2cache.overall_mshr_misses::cpu.inst 290 # number of overall MSHR misses 1048system.cpu.l2cache.overall_mshr_misses::cpu.data 128 # number of overall MSHR misses 1049system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 53 # number of overall MSHR misses 1050system.cpu.l2cache.overall_mshr_misses::total 471 # number of overall MSHR misses 1051system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 1766926 # number of HardPFReq MSHR miss cycles 1052system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 1766926 # number of HardPFReq MSHR miss cycles 1053system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2281000 # number of ReadExReq MSHR miss cycles 1054system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2281000 # number of ReadExReq MSHR miss cycles 1055system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 19850000 # number of ReadCleanReq MSHR miss cycles 1056system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 19850000 # number of ReadCleanReq MSHR miss cycles 1057system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 6909500 # number of ReadSharedReq MSHR miss cycles 1058system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 6909500 # number of ReadSharedReq MSHR miss cycles 1059system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 19850000 # number of demand (read+write) MSHR miss cycles 1060system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 9190500 # number of demand (read+write) MSHR miss cycles 1061system.cpu.l2cache.demand_mshr_miss_latency::total 29040500 # number of demand (read+write) MSHR miss cycles 1062system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 19850000 # number of overall MSHR miss cycles 1063system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 9190500 # number of overall MSHR miss cycles 1064system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 1766926 # number of overall MSHR miss cycles 1065system.cpu.l2cache.overall_mshr_miss_latency::total 30807426 # number of overall MSHR miss cycles 1066system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses 1067system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses 1068system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.731707 # mshr miss rate for ReadExReq accesses 1069system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.731707 # mshr miss rate for ReadExReq accesses 1070system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.969900 # mshr miss rate for ReadCleanReq accesses 1071system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.969900 # mshr miss rate for ReadCleanReq accesses 1072system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.951456 # mshr miss rate for ReadSharedReq accesses 1073system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.951456 # mshr miss rate for ReadSharedReq accesses 1074system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.969900 # mshr miss rate for demand accesses 1075system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.888889 # mshr miss rate for demand accesses 1076system.cpu.l2cache.demand_mshr_miss_rate::total 0.943567 # mshr miss rate for demand accesses 1077system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.969900 # mshr miss rate for overall accesses 1078system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.888889 # mshr miss rate for overall accesses 1079system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses 1080system.cpu.l2cache.overall_mshr_miss_rate::total 1.063205 # mshr miss rate for overall accesses 1081system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 33338.226415 # average HardPFReq mshr miss latency 1082system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 33338.226415 # average HardPFReq mshr miss latency 1083system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 76033.333333 # average ReadExReq mshr miss latency 1084system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 76033.333333 # average ReadExReq mshr miss latency 1085system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 68448.275862 # average ReadCleanReq mshr miss latency 1086system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 68448.275862 # average ReadCleanReq mshr miss latency 1087system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 70505.102041 # average ReadSharedReq mshr miss latency 1088system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 70505.102041 # average ReadSharedReq mshr miss latency 1089system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 68448.275862 # average overall mshr miss latency 1090system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71800.781250 # average overall mshr miss latency 1091system.cpu.l2cache.demand_avg_mshr_miss_latency::total 69474.880383 # average overall mshr miss latency 1092system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 68448.275862 # average overall mshr miss latency 1093system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71800.781250 # average overall mshr miss latency 1094system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 33338.226415 # average overall mshr miss latency 1095system.cpu.l2cache.overall_avg_mshr_miss_latency::total 65408.547771 # average overall mshr miss latency 1096system.cpu.toL2Bus.snoop_filter.tot_requests 488 # Total number of requests made to the snoop filter. 1097system.cpu.toL2Bus.snoop_filter.hit_single_requests 74 # Number of requests hitting in the snoop filter with a single holder of the requested data. 1098system.cpu.toL2Bus.snoop_filter.hit_multi_requests 12 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. 1099system.cpu.toL2Bus.snoop_filter.tot_snoops 26 # Total number of snoops made to the snoop filter. 1100system.cpu.toL2Bus.snoop_filter.hit_single_snoops 24 # Number of snoops hitting in the snoop filter with a single holder of the requested data. 1101system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 2 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. 1102system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 20299000 # Cumulative time (in ticks) in various power states 1103system.cpu.toL2Bus.trans_dist::ReadResp 401 # Transaction distribution 1104system.cpu.toL2Bus.trans_dist::WritebackClean 45 # Transaction distribution 1105system.cpu.toL2Bus.trans_dist::HardPFReq 69 # Transaction distribution 1106system.cpu.toL2Bus.trans_dist::ReadExReq 41 # Transaction distribution 1107system.cpu.toL2Bus.trans_dist::ReadExResp 41 # Transaction distribution 1108system.cpu.toL2Bus.trans_dist::ReadCleanReq 299 # Transaction distribution 1109system.cpu.toL2Bus.trans_dist::ReadSharedReq 103 # Transaction distribution 1110system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 642 # Packet count per connected master and slave (bytes) 1111system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 288 # Packet count per connected master and slave (bytes) 1112system.cpu.toL2Bus.pkt_count::total 930 # Packet count per connected master and slave (bytes) 1113system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 21952 # Cumulative packet size per connected master and slave (bytes) 1114system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9216 # Cumulative packet size per connected master and slave (bytes) 1115system.cpu.toL2Bus.pkt_size::total 31168 # Cumulative packet size per connected master and slave (bytes) 1116system.cpu.toL2Bus.snoops 69 # Total snoops (count) 1117system.cpu.toL2Bus.snoopTraffic 0 # Total snoop traffic (bytes) 1118system.cpu.toL2Bus.snoop_fanout::samples 512 # Request fanout histogram 1119system.cpu.toL2Bus.snoop_fanout::mean 0.134766 # Request fanout histogram 1120system.cpu.toL2Bus.snoop_fanout::stdev 0.353072 # Request fanout histogram 1121system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 1122system.cpu.toL2Bus.snoop_fanout::0 445 86.91% 86.91% # Request fanout histogram 1123system.cpu.toL2Bus.snoop_fanout::1 65 12.70% 99.61% # Request fanout histogram 1124system.cpu.toL2Bus.snoop_fanout::2 2 0.39% 100.00% # Request fanout histogram 1125system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 1126system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram 1127system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram 1128system.cpu.toL2Bus.snoop_fanout::total 512 # Request fanout histogram 1129system.cpu.toL2Bus.reqLayer0.occupancy 289000 # Layer occupancy (ticks) 1130system.cpu.toL2Bus.reqLayer0.utilization 1.4 # Layer utilization (%) 1131system.cpu.toL2Bus.respLayer0.occupancy 448999 # Layer occupancy (ticks) 1132system.cpu.toL2Bus.respLayer0.utilization 2.2 # Layer utilization (%) 1133system.cpu.toL2Bus.respLayer1.occupancy 216995 # Layer occupancy (ticks) 1134system.cpu.toL2Bus.respLayer1.utilization 1.1 # Layer utilization (%) 1135system.membus.snoop_filter.tot_requests 445 # Total number of requests made to the snoop filter. 1136system.membus.snoop_filter.hit_single_requests 35 # Number of requests hitting in the snoop filter with a single holder of the requested data. 1137system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. 1138system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. 1139system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. 1140system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. 1141system.membus.pwrStateResidencyTicks::UNDEFINED 20299000 # Cumulative time (in ticks) in various power states 1142system.membus.trans_dist::ReadResp 414 # Transaction distribution 1143system.membus.trans_dist::ReadExReq 30 # Transaction distribution 1144system.membus.trans_dist::ReadExResp 30 # Transaction distribution 1145system.membus.trans_dist::ReadSharedReq 415 # Transaction distribution 1146system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 889 # Packet count per connected master and slave (bytes) 1147system.membus.pkt_count::total 889 # Packet count per connected master and slave (bytes) 1148system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 28416 # Cumulative packet size per connected master and slave (bytes) 1149system.membus.pkt_size::total 28416 # Cumulative packet size per connected master and slave (bytes) 1150system.membus.snoops 0 # Total snoops (count) 1151system.membus.snoopTraffic 0 # Total snoop traffic (bytes) 1152system.membus.snoop_fanout::samples 445 # Request fanout histogram 1153system.membus.snoop_fanout::mean 0 # Request fanout histogram 1154system.membus.snoop_fanout::stdev 0 # Request fanout histogram 1155system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 1156system.membus.snoop_fanout::0 445 100.00% 100.00% # Request fanout histogram 1157system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram 1158system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 1159system.membus.snoop_fanout::min_value 0 # Request fanout histogram 1160system.membus.snoop_fanout::max_value 0 # Request fanout histogram 1161system.membus.snoop_fanout::total 445 # Request fanout histogram 1162system.membus.reqLayer0.occupancy 564444 # Layer occupancy (ticks) 1163system.membus.reqLayer0.utilization 2.8 # Layer utilization (%) 1164system.membus.respLayer1.occupancy 2334750 # Layer occupancy (ticks) 1165system.membus.respLayer1.utilization 11.5 # Layer utilization (%) 1166 1167---------- End Simulation Statistics ---------- 1168