stats.txt revision 10585
17860SN/A
27860SN/A---------- Begin Simulation Statistics ----------
310409Sandreas.hansson@arm.comsim_seconds                                  0.000012                       # Number of seconds simulated
410409Sandreas.hansson@arm.comsim_ticks                                    11859500                       # Number of ticks simulated
510409Sandreas.hansson@arm.comfinal_tick                                   11859500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
67860SN/Asim_freq                                 1000000000000                       # Frequency of simulated ticks
710433Sandreas.hansson@arm.comhost_inst_rate                                  34923                       # Simulator instruction rate (inst/s)
810433Sandreas.hansson@arm.comhost_op_rate                                    40896                       # Simulator op (including micro ops) rate (op/s)
910433Sandreas.hansson@arm.comhost_tick_rate                               90188816                       # Simulator tick rate (ticks/s)
1010433Sandreas.hansson@arm.comhost_mem_usage                                 248256                       # Number of bytes of host memory used
1110433Sandreas.hansson@arm.comhost_seconds                                     0.13                       # Real time elapsed on the host
129459Ssaidi@eecs.umich.edusim_insts                                        4591                       # Number of instructions simulated
1310352Sandreas.hansson@arm.comsim_ops                                          5377                       # Number of ops (including micro ops) simulated
1410036SAli.Saidi@ARM.comsystem.voltage_domain.voltage                       1                       # Voltage in Volts
1510036SAli.Saidi@ARM.comsystem.clk_domain.clock                          1000                       # Clock period in ticks
1610409Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.inst              3776                       # Number of bytes read from this memory
1710409Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.data              5888                       # Number of bytes read from this memory
1810409Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.l2cache.prefetcher        37184                       # Number of bytes read from this memory
1910409Sandreas.hansson@arm.comsystem.physmem.bytes_read::total                46848                       # Number of bytes read from this memory
2010409Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::cpu.inst         3776                       # Number of instructions bytes read from this memory
2110409Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::total            3776                       # Number of instructions bytes read from this memory
2210409Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.inst                 59                       # Number of read requests responded to by this memory
2310409Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.data                 92                       # Number of read requests responded to by this memory
2410409Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.l2cache.prefetcher          581                       # Number of read requests responded to by this memory
2510409Sandreas.hansson@arm.comsystem.physmem.num_reads::total                   732                       # Number of read requests responded to by this memory
2610409Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.inst            318394536                       # Total read bandwidth from this memory (bytes/s)
2710409Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.data            496479615                       # Total read bandwidth from this memory (bytes/s)
2810409Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.l2cache.prefetcher   3135376702                       # Total read bandwidth from this memory (bytes/s)
2910409Sandreas.hansson@arm.comsystem.physmem.bw_read::total              3950250854                       # Total read bandwidth from this memory (bytes/s)
3010409Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::cpu.inst       318394536                       # Instruction read bandwidth from this memory (bytes/s)
3110409Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::total          318394536                       # Instruction read bandwidth from this memory (bytes/s)
3210409Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.inst           318394536                       # Total bandwidth to/from this memory (bytes/s)
3310409Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.data           496479615                       # Total bandwidth to/from this memory (bytes/s)
3410409Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.l2cache.prefetcher   3135376702                       # Total bandwidth to/from this memory (bytes/s)
3510409Sandreas.hansson@arm.comsystem.physmem.bw_total::total             3950250854                       # Total bandwidth to/from this memory (bytes/s)
3610409Sandreas.hansson@arm.comsystem.physmem.readReqs                           733                       # Number of read requests accepted
379978Sandreas.hansson@arm.comsystem.physmem.writeReqs                            0                       # Number of write requests accepted
3810409Sandreas.hansson@arm.comsystem.physmem.readBursts                         733                       # Number of DRAM read bursts, including those serviced by the write queue
399978Sandreas.hansson@arm.comsystem.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
4010409Sandreas.hansson@arm.comsystem.physmem.bytesReadDRAM                    46912                       # Total number of bytes read from DRAM
419978Sandreas.hansson@arm.comsystem.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
429978Sandreas.hansson@arm.comsystem.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
4310409Sandreas.hansson@arm.comsystem.physmem.bytesReadSys                     46912                       # Total read bytes from the system interface side
449978Sandreas.hansson@arm.comsystem.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
459978Sandreas.hansson@arm.comsystem.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
469978Sandreas.hansson@arm.comsystem.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
479978Sandreas.hansson@arm.comsystem.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
4810409Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::0                 143                       # Per bank write bursts
4910409Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::1                  90                       # Per bank write bursts
5010409Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::2                  40                       # Per bank write bursts
5110409Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::3                  73                       # Per bank write bursts
5210409Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::4                  58                       # Per bank write bursts
5310409Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::5                  88                       # Per bank write bursts
5410409Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::6                  52                       # Per bank write bursts
5510409Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::7                  18                       # Per bank write bursts
5610409Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::8                  12                       # Per bank write bursts
5710409Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::9                  28                       # Per bank write bursts
5810409Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::10                 34                       # Per bank write bursts
5910409Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::11                 47                       # Per bank write bursts
6010409Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::12                 17                       # Per bank write bursts
6110409Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::13                 19                       # Per bank write bursts
629978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::14                  0                       # Per bank write bursts
6310409Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::15                 14                       # Per bank write bursts
649978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
659978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
669978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
679978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
689978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
699978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
709978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
719978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
729978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
739978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
749978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
759978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
769978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
779978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
789978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
799978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
809978Sandreas.hansson@arm.comsystem.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
819978Sandreas.hansson@arm.comsystem.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
8210409Sandreas.hansson@arm.comsystem.physmem.totGap                        11846500                       # Total gap between requests
839978Sandreas.hansson@arm.comsystem.physmem.readPktSize::0                       0                       # Read request sizes (log2)
849978Sandreas.hansson@arm.comsystem.physmem.readPktSize::1                       0                       # Read request sizes (log2)
859978Sandreas.hansson@arm.comsystem.physmem.readPktSize::2                       0                       # Read request sizes (log2)
869978Sandreas.hansson@arm.comsystem.physmem.readPktSize::3                       0                       # Read request sizes (log2)
879978Sandreas.hansson@arm.comsystem.physmem.readPktSize::4                       0                       # Read request sizes (log2)
889978Sandreas.hansson@arm.comsystem.physmem.readPktSize::5                       0                       # Read request sizes (log2)
8910409Sandreas.hansson@arm.comsystem.physmem.readPktSize::6                     733                       # Read request sizes (log2)
909978Sandreas.hansson@arm.comsystem.physmem.writePktSize::0                      0                       # Write request sizes (log2)
919978Sandreas.hansson@arm.comsystem.physmem.writePktSize::1                      0                       # Write request sizes (log2)
929978Sandreas.hansson@arm.comsystem.physmem.writePktSize::2                      0                       # Write request sizes (log2)
939978Sandreas.hansson@arm.comsystem.physmem.writePktSize::3                      0                       # Write request sizes (log2)
949978Sandreas.hansson@arm.comsystem.physmem.writePktSize::4                      0                       # Write request sizes (log2)
959978Sandreas.hansson@arm.comsystem.physmem.writePktSize::5                      0                       # Write request sizes (log2)
969978Sandreas.hansson@arm.comsystem.physmem.writePktSize::6                      0                       # Write request sizes (log2)
9710409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::0                        96                       # What read queue length does an incoming req see
9810409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::1                       114                       # What read queue length does an incoming req see
9910409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::2                        83                       # What read queue length does an incoming req see
10010409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::3                        79                       # What read queue length does an incoming req see
10110409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::4                        68                       # What read queue length does an incoming req see
10210409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::5                        60                       # What read queue length does an incoming req see
10310409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::6                        51                       # What read queue length does an incoming req see
10410409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::7                        53                       # What read queue length does an incoming req see
10510409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::8                        48                       # What read queue length does an incoming req see
10610409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::9                        26                       # What read queue length does an incoming req see
10710409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::10                       17                       # What read queue length does an incoming req see
10810409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::11                       18                       # What read queue length does an incoming req see
10910409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::12                        6                       # What read queue length does an incoming req see
11010409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::13                        8                       # What read queue length does an incoming req see
11110409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::14                        4                       # What read queue length does an incoming req see
11210409Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::15                        2                       # What read queue length does an incoming req see
1139312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
1149312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
1159312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
1169312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
1179312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
1189312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
1199312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
1209312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
1219312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
1229312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
1239312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
1249312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
1259312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
1269312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
1279312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
1289312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
1299312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
1309312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
1319312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
1329312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
1339312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
1349312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
1359312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
1369312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
1379312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
1389312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
1399312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
1409312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
1419312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
1429312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
1439312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
1449312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
1459312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
1469312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
1479312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
1489312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
1499312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
1509312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
1519312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
1529312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
1539312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
1549312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
1559312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
1569312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
1579312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
1589312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
1599312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
1609312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
16110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
16210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
16310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
16410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
16510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
16610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
16710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
16810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
16910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
17010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
17110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
17210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
17310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
17410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
17510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
17610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
17710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
17810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
17910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
18010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
18110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
18210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
18310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
18410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
18510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
18610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
18710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
18810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
18910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
19010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
19110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
19210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
19310409Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::samples           60                       # Bytes accessed per row activation
19410409Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::mean      712.533333                       # Bytes accessed per row activation
19510409Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::gmean     570.872295                       # Bytes accessed per row activation
19610409Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::stdev     336.283550                       # Bytes accessed per row activation
19710409Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::0-127              4      6.67%      6.67% # Bytes accessed per row activation
19810409Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::128-255            5      8.33%     15.00% # Bytes accessed per row activation
19910409Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::256-383            4      6.67%     21.67% # Bytes accessed per row activation
20010409Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::384-511            1      1.67%     23.33% # Bytes accessed per row activation
20110409Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::512-639            4      6.67%     30.00% # Bytes accessed per row activation
20210409Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::640-767           10     16.67%     46.67% # Bytes accessed per row activation
20310409Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::768-895            4      6.67%     53.33% # Bytes accessed per row activation
20410409Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::896-1023            5      8.33%     61.67% # Bytes accessed per row activation
20510409Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::1024-1151           23     38.33%    100.00% # Bytes accessed per row activation
20610409Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::total             60                       # Bytes accessed per row activation
20710409Sandreas.hansson@arm.comsystem.physmem.totQLat                       17284989                       # Total ticks spent queuing
20810409Sandreas.hansson@arm.comsystem.physmem.totMemAccLat                  31028739                       # Total ticks spent from burst creation until serviced by the DRAM
20910409Sandreas.hansson@arm.comsystem.physmem.totBusLat                      3665000                       # Total ticks spent in databus transfers
21010409Sandreas.hansson@arm.comsystem.physmem.avgQLat                       23581.16                       # Average queueing delay per DRAM burst
2119978Sandreas.hansson@arm.comsystem.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
21210409Sandreas.hansson@arm.comsystem.physmem.avgMemAccLat                  42331.16                       # Average memory access latency per DRAM burst
21310409Sandreas.hansson@arm.comsystem.physmem.avgRdBW                        3955.65                       # Average DRAM read bandwidth in MiByte/s
2149978Sandreas.hansson@arm.comsystem.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
21510409Sandreas.hansson@arm.comsystem.physmem.avgRdBWSys                     3955.65                       # Average system read bandwidth in MiByte/s
2169978Sandreas.hansson@arm.comsystem.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
2179978Sandreas.hansson@arm.comsystem.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
21810409Sandreas.hansson@arm.comsystem.physmem.busUtil                          30.90                       # Data bus utilization in percentage
21910409Sandreas.hansson@arm.comsystem.physmem.busUtilRead                      30.90                       # Data bus utilization in percentage for reads
2209978Sandreas.hansson@arm.comsystem.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
22110409Sandreas.hansson@arm.comsystem.physmem.avgRdQLen                         5.25                       # Average read queue length when enqueuing
2229978Sandreas.hansson@arm.comsystem.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
22310409Sandreas.hansson@arm.comsystem.physmem.readRowHits                        662                       # Number of row buffer hits during reads
2249312Sandreas.hansson@arm.comsystem.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
22510409Sandreas.hansson@arm.comsystem.physmem.readRowHitRate                   90.31                       # Row buffer hit rate for reads
2269312Sandreas.hansson@arm.comsystem.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
22710409Sandreas.hansson@arm.comsystem.physmem.avgGap                        16161.66                       # Average gap between requests
22810409Sandreas.hansson@arm.comsystem.physmem.pageHitRate                      90.31                       # Row buffer hit rate, read and write combined
22910409Sandreas.hansson@arm.comsystem.physmem.memoryStateTime::IDLE             6500                       # Time in different power states
23010409Sandreas.hansson@arm.comsystem.physmem.memoryStateTime::REF            260000                       # Time in different power states
23110220Sandreas.hansson@arm.comsystem.physmem.memoryStateTime::PRE_PDN             0                       # Time in different power states
23210409Sandreas.hansson@arm.comsystem.physmem.memoryStateTime::ACT           7800750                       # Time in different power states
23310220Sandreas.hansson@arm.comsystem.physmem.memoryStateTime::ACT_PDN             0                       # Time in different power states
23410433Sandreas.hansson@arm.comsystem.physmem.actEnergy::0                    249480                       # Energy for activate commands per rank (pJ)
23510433Sandreas.hansson@arm.comsystem.physmem.actEnergy::1                     90720                       # Energy for activate commands per rank (pJ)
23610433Sandreas.hansson@arm.comsystem.physmem.preEnergy::0                    136125                       # Energy for precharge commands per rank (pJ)
23710433Sandreas.hansson@arm.comsystem.physmem.preEnergy::1                     49500                       # Energy for precharge commands per rank (pJ)
23810433Sandreas.hansson@arm.comsystem.physmem.readEnergy::0                  3088800                       # Energy for read commands per rank (pJ)
23910433Sandreas.hansson@arm.comsystem.physmem.readEnergy::1                  1037400                       # Energy for read commands per rank (pJ)
24010433Sandreas.hansson@arm.comsystem.physmem.writeEnergy::0                       0                       # Energy for write commands per rank (pJ)
24110433Sandreas.hansson@arm.comsystem.physmem.writeEnergy::1                       0                       # Energy for write commands per rank (pJ)
24210433Sandreas.hansson@arm.comsystem.physmem.refreshEnergy::0                508560                       # Energy for refresh commands per rank (pJ)
24310433Sandreas.hansson@arm.comsystem.physmem.refreshEnergy::1                508560                       # Energy for refresh commands per rank (pJ)
24410433Sandreas.hansson@arm.comsystem.physmem.actBackEnergy::0               5483970                       # Energy for active background per rank (pJ)
24510433Sandreas.hansson@arm.comsystem.physmem.actBackEnergy::1               5436945                       # Energy for active background per rank (pJ)
24610433Sandreas.hansson@arm.comsystem.physmem.preBackEnergy::0                 21750                       # Energy for precharge background per rank (pJ)
24710433Sandreas.hansson@arm.comsystem.physmem.preBackEnergy::1                 63000                       # Energy for precharge background per rank (pJ)
24810433Sandreas.hansson@arm.comsystem.physmem.totalEnergy::0                 9488685                       # Total energy per rank (pJ)
24910433Sandreas.hansson@arm.comsystem.physmem.totalEnergy::1                 7186125                       # Total energy per rank (pJ)
25010433Sandreas.hansson@arm.comsystem.physmem.averagePower::0            1178.169797                       # Core power per rank (mW)
25110433Sandreas.hansson@arm.comsystem.physmem.averagePower::1             892.270681                       # Core power per rank (mW)
25210409Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadReq                 704                       # Transaction distribution
25310409Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadResp                702                       # Transaction distribution
25410409Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExReq                29                       # Transaction distribution
25510409Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExResp               29                       # Transaction distribution
25610409Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port         1464                       # Packet count per connected master and slave (bytes)
25710409Sandreas.hansson@arm.comsystem.membus.pkt_count::total                   1464                       # Packet count per connected master and slave (bytes)
25810409Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        46784                       # Cumulative packet size per connected master and slave (bytes)
25910409Sandreas.hansson@arm.comsystem.membus.pkt_size::total                   46784                       # Cumulative packet size per connected master and slave (bytes)
26010409Sandreas.hansson@arm.comsystem.membus.snoops                                0                       # Total snoops (count)
26110409Sandreas.hansson@arm.comsystem.membus.snoop_fanout::samples               733                       # Request fanout histogram
26210409Sandreas.hansson@arm.comsystem.membus.snoop_fanout::mean                    0                       # Request fanout histogram
26310409Sandreas.hansson@arm.comsystem.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
26410409Sandreas.hansson@arm.comsystem.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
26510409Sandreas.hansson@arm.comsystem.membus.snoop_fanout::0                     733    100.00%    100.00% # Request fanout histogram
26610409Sandreas.hansson@arm.comsystem.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
26710409Sandreas.hansson@arm.comsystem.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
26810409Sandreas.hansson@arm.comsystem.membus.snoop_fanout::min_value               0                       # Request fanout histogram
26910409Sandreas.hansson@arm.comsystem.membus.snoop_fanout::max_value               0                       # Request fanout histogram
27010409Sandreas.hansson@arm.comsystem.membus.snoop_fanout::total                 733                       # Request fanout histogram
27110409Sandreas.hansson@arm.comsystem.membus.reqLayer0.occupancy              803724                       # Layer occupancy (ticks)
27210409Sandreas.hansson@arm.comsystem.membus.reqLayer0.utilization               6.8                       # Layer utilization (%)
27310409Sandreas.hansson@arm.comsystem.membus.respLayer1.occupancy            6629985                       # Layer occupancy (ticks)
27410409Sandreas.hansson@arm.comsystem.membus.respLayer1.utilization             55.9                       # Layer utilization (%)
27510036SAli.Saidi@ARM.comsystem.cpu_clk_domain.clock                       500                       # Clock period in ticks
27610409Sandreas.hansson@arm.comsystem.cpu.branchPred.lookups                    2560                       # Number of BP lookups
27710409Sandreas.hansson@arm.comsystem.cpu.branchPred.condPredicted              1531                       # Number of conditional branches predicted
27810409Sandreas.hansson@arm.comsystem.cpu.branchPred.condIncorrect               510                       # Number of conditional branches incorrect
27910409Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBLookups                  939                       # Number of BTB lookups
28010409Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHits                     497                       # Number of BTB hits
2819481Snilay@cs.wisc.edusystem.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
28210409Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHitPct             52.928647                       # BTB Hit Percentage
28310409Sandreas.hansson@arm.comsystem.cpu.branchPred.usedRAS                     297                       # Number of times the RAS was used to get a target.
28410409Sandreas.hansson@arm.comsystem.cpu.branchPred.RASInCorrect                 56                       # Number of incorrect RAS predictions.
28510038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
28610038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
28710038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
28810038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
28910038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
29010038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
29110038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
29210038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
29310038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
29410038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
29510038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
29610038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
29710038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
29810038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
29910038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
30010038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
30110038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
30210038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
30310038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.hits              0                       # DTB hits
30410038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.misses            0                       # DTB misses
30510038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
3068317SN/Asystem.cpu.dtb.inst_hits                            0                       # ITB inst hits
3078317SN/Asystem.cpu.dtb.inst_misses                          0                       # ITB inst misses
3088317SN/Asystem.cpu.dtb.read_hits                            0                       # DTB read hits
3098317SN/Asystem.cpu.dtb.read_misses                          0                       # DTB read misses
3108317SN/Asystem.cpu.dtb.write_hits                           0                       # DTB write hits
3118317SN/Asystem.cpu.dtb.write_misses                         0                       # DTB write misses
3127860SN/Asystem.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
3137860SN/Asystem.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
3147860SN/Asystem.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
3158317SN/Asystem.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
3168317SN/Asystem.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
3178317SN/Asystem.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
3188317SN/Asystem.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
3198317SN/Asystem.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
3208317SN/Asystem.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
3218317SN/Asystem.cpu.dtb.read_accesses                        0                       # DTB read accesses
3228317SN/Asystem.cpu.dtb.write_accesses                       0                       # DTB write accesses
3238317SN/Asystem.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
3247860SN/Asystem.cpu.dtb.hits                                 0                       # DTB hits
3257860SN/Asystem.cpu.dtb.misses                               0                       # DTB misses
3268317SN/Asystem.cpu.dtb.accesses                             0                       # DTB accesses
32710038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
32810038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
32910038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
33010038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
33110038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
33210038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
33310038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
33410038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
33510038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
33610038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
33710038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
33810038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
33910038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
34010038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
34110038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
34210038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
34310038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
34410038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
34510038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.hits              0                       # DTB hits
34610038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.misses            0                       # DTB misses
34710038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
3488317SN/Asystem.cpu.itb.inst_hits                            0                       # ITB inst hits
3498317SN/Asystem.cpu.itb.inst_misses                          0                       # ITB inst misses
3508317SN/Asystem.cpu.itb.read_hits                            0                       # DTB read hits
3518317SN/Asystem.cpu.itb.read_misses                          0                       # DTB read misses
3528317SN/Asystem.cpu.itb.write_hits                           0                       # DTB write hits
3538317SN/Asystem.cpu.itb.write_misses                         0                       # DTB write misses
3548317SN/Asystem.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
3558317SN/Asystem.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
3568317SN/Asystem.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
3578317SN/Asystem.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
3588317SN/Asystem.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
3598317SN/Asystem.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
3608317SN/Asystem.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
3618317SN/Asystem.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
3628317SN/Asystem.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
3638317SN/Asystem.cpu.itb.read_accesses                        0                       # DTB read accesses
3648317SN/Asystem.cpu.itb.write_accesses                       0                       # DTB write accesses
3658317SN/Asystem.cpu.itb.inst_accesses                        0                       # ITB inst accesses
3668317SN/Asystem.cpu.itb.hits                                 0                       # DTB hits
3678317SN/Asystem.cpu.itb.misses                               0                       # DTB misses
3688317SN/Asystem.cpu.itb.accesses                             0                       # DTB accesses
3698317SN/Asystem.cpu.workload.num_syscalls                   13                       # Number of system calls
37010409Sandreas.hansson@arm.comsystem.cpu.numCycles                            23720                       # number of cpu cycles simulated
3718317SN/Asystem.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
3728317SN/Asystem.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
37310409Sandreas.hansson@arm.comsystem.cpu.fetch.icacheStallCycles               4394                       # Number of cycles fetch is stalled on an Icache miss
37410409Sandreas.hansson@arm.comsystem.cpu.fetch.Insts                          12370                       # Number of instructions fetch has processed
37510409Sandreas.hansson@arm.comsystem.cpu.fetch.Branches                        2560                       # Number of branches that fetch encountered
37610409Sandreas.hansson@arm.comsystem.cpu.fetch.predictedBranches                794                       # Number of branches that fetch has predicted taken
37710409Sandreas.hansson@arm.comsystem.cpu.fetch.Cycles                         11397                       # Number of cycles fetch has run and was not squashing or blocked
37810488Snilay@cs.wisc.edusystem.cpu.fetch.SquashCycles                    1063                       # Number of cycles fetch has spent squashing
37910409Sandreas.hansson@arm.comsystem.cpu.fetch.MiscStallCycles                   19                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
38010409Sandreas.hansson@arm.comsystem.cpu.fetch.PendingTrapStallCycles           322                       # Number of stall cycles due to pending traps
38110409Sandreas.hansson@arm.comsystem.cpu.fetch.IcacheWaitRetryStallCycles           84                       # Number of stall cycles due to full MSHR
38210409Sandreas.hansson@arm.comsystem.cpu.fetch.CacheLines                      4117                       # Number of cache lines fetched
38310409Sandreas.hansson@arm.comsystem.cpu.fetch.IcacheSquashes                   139                       # Number of outstanding Icache misses that were squashed
38410409Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::samples              16747                       # Number of instructions fetched each cycle (Total)
38510409Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::mean              0.858243                       # Number of instructions fetched each cycle (Total)
38610409Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::stdev             1.204203                       # Number of instructions fetched each cycle (Total)
3877860SN/Asystem.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
38810409Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::0                     9977     59.57%     59.57% # Number of instructions fetched each cycle (Total)
38910409Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::1                     2687     16.04%     75.62% # Number of instructions fetched each cycle (Total)
39010409Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::2                      563      3.36%     78.98% # Number of instructions fetched each cycle (Total)
39110409Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::3                     3520     21.02%    100.00% # Number of instructions fetched each cycle (Total)
3927860SN/Asystem.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
3937860SN/Asystem.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
39410409Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::max_value                3                       # Number of instructions fetched each cycle (Total)
39510409Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::total                16747                       # Number of instructions fetched each cycle (Total)
39610409Sandreas.hansson@arm.comsystem.cpu.fetch.branchRate                  0.107926                       # Number of branch fetches per cycle
39710409Sandreas.hansson@arm.comsystem.cpu.fetch.rate                        0.521501                       # Number of inst fetches per cycle
39810409Sandreas.hansson@arm.comsystem.cpu.decode.IdleCycles                     4535                       # Number of cycles decode is idle
39910409Sandreas.hansson@arm.comsystem.cpu.decode.BlockedCycles                  6577                       # Number of cycles decode is blocked
40010409Sandreas.hansson@arm.comsystem.cpu.decode.RunCycles                      5106                       # Number of cycles decode is running
40110409Sandreas.hansson@arm.comsystem.cpu.decode.UnblockCycles                   160                       # Number of cycles decode is unblocking
40210409Sandreas.hansson@arm.comsystem.cpu.decode.SquashCycles                    369                       # Number of cycles decode is squashing
40310409Sandreas.hansson@arm.comsystem.cpu.decode.BranchResolved                  338                       # Number of times decode resolved a branch
40410409Sandreas.hansson@arm.comsystem.cpu.decode.BranchMispred                   165                       # Number of times decode detected a branch misprediction
40510409Sandreas.hansson@arm.comsystem.cpu.decode.DecodedInsts                  10143                       # Number of instructions handled by decode
40610409Sandreas.hansson@arm.comsystem.cpu.decode.SquashedInsts                  1684                       # Number of squashed instructions handled by decode
40710409Sandreas.hansson@arm.comsystem.cpu.rename.SquashCycles                    369                       # Number of cycles rename is squashing
40810409Sandreas.hansson@arm.comsystem.cpu.rename.IdleCycles                     5681                       # Number of cycles rename is idle
40910409Sandreas.hansson@arm.comsystem.cpu.rename.BlockCycles                    3207                       # Number of cycles rename is blocking
41010409Sandreas.hansson@arm.comsystem.cpu.rename.serializeStallCycles           2422                       # count of cycles rename stalled for serializing inst
41110409Sandreas.hansson@arm.comsystem.cpu.rename.RunCycles                      4105                       # Number of cycles rename is running
41210409Sandreas.hansson@arm.comsystem.cpu.rename.UnblockCycles                   963                       # Number of cycles rename is unblocking
41310409Sandreas.hansson@arm.comsystem.cpu.rename.RenamedInsts                   9048                       # Number of instructions processed by rename
41410409Sandreas.hansson@arm.comsystem.cpu.rename.SquashedInsts                   426                       # Number of squashed instructions processed by rename
41510409Sandreas.hansson@arm.comsystem.cpu.rename.ROBFullEvents                    49                       # Number of times rename has blocked due to ROB full
41610409Sandreas.hansson@arm.comsystem.cpu.rename.IQFullEvents                      5                       # Number of times rename has blocked due to IQ full
41710409Sandreas.hansson@arm.comsystem.cpu.rename.LQFullEvents                    101                       # Number of times rename has blocked due to LQ full
41810409Sandreas.hansson@arm.comsystem.cpu.rename.SQFullEvents                    748                       # Number of times rename has blocked due to SQ full
41910409Sandreas.hansson@arm.comsystem.cpu.rename.RenamedOperands                9432                       # Number of destination operands rename has renamed
42010409Sandreas.hansson@arm.comsystem.cpu.rename.RenameLookups                 41033                       # Number of register rename lookups that rename has made
42110409Sandreas.hansson@arm.comsystem.cpu.rename.int_rename_lookups             9977                       # Number of integer rename lookups
42210409Sandreas.hansson@arm.comsystem.cpu.rename.fp_rename_lookups                18                       # Number of floating rename lookups
42310352Sandreas.hansson@arm.comsystem.cpu.rename.CommittedMaps                  5494                       # Number of HB maps that are committed
42410409Sandreas.hansson@arm.comsystem.cpu.rename.UndoneMaps                     3938                       # Number of HB maps that are undone due to squashing
42510409Sandreas.hansson@arm.comsystem.cpu.rename.serializingInsts                 31                       # count of serializing insts renamed
42610409Sandreas.hansson@arm.comsystem.cpu.rename.tempSerializingInsts             29                       # count of temporary serializing insts renamed
42710409Sandreas.hansson@arm.comsystem.cpu.rename.skidInsts                       472                       # count of insts added to the skid buffer
42810409Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedLoads                 1824                       # Number of loads inserted to the mem dependence unit.
42910409Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedStores                1295                       # Number of stores inserted to the mem dependence unit.
43010409Sandreas.hansson@arm.comsystem.cpu.memDep0.conflictingLoads                 1                       # Number of conflicting loads.
43110409Sandreas.hansson@arm.comsystem.cpu.memDep0.conflictingStores                0                       # Number of conflicting stores.
43210409Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsAdded                       8517                       # Number of instructions added to the IQ (excludes non-spec)
43310409Sandreas.hansson@arm.comsystem.cpu.iq.iqNonSpecInstsAdded                  40                       # Number of non-speculative instructions added to the IQ
43410409Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsIssued                      7242                       # Number of instructions issued
43510409Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsIssued               203                       # Number of squashed instructions issued
43610409Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsExamined            2981                       # Number of squashed instructions iterated over during squash; mainly for profiling
43710409Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedOperandsExamined         8241                       # Number of squashed operands that are examined and possibly removed from graph
43810409Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedNonSpecRemoved              3                       # Number of squashed non-spec instructions that were removed
43910409Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::samples         16747                       # Number of insts issued each cycle
44010409Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::mean         0.432436                       # Number of insts issued each cycle
44110409Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::stdev        0.833231                       # Number of insts issued each cycle
4428241SN/Asystem.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
44310409Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::0               12501     74.65%     74.65% # Number of insts issued each cycle
44410409Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::1                1960     11.70%     86.35% # Number of insts issued each cycle
44510409Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::2                1628      9.72%     96.07% # Number of insts issued each cycle
44610409Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::3                 606      3.62%     99.69% # Number of insts issued each cycle
44710409Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::4                  52      0.31%    100.00% # Number of insts issued each cycle
44810409Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::5                   0      0.00%    100.00% # Number of insts issued each cycle
44910409Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::6                   0      0.00%    100.00% # Number of insts issued each cycle
45010409Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::7                   0      0.00%    100.00% # Number of insts issued each cycle
45110409Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::8                   0      0.00%    100.00% # Number of insts issued each cycle
4528241SN/Asystem.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
4538241SN/Asystem.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
45410409Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::max_value            4                       # Number of insts issued each cycle
45510409Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::total           16747                       # Number of insts issued each cycle
4568317SN/Asystem.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
45710409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntAlu                     437     29.61%     29.61% # attempts to use FU when none available
45810409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntMult                      0      0.00%     29.61% # attempts to use FU when none available
45910409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntDiv                       0      0.00%     29.61% # attempts to use FU when none available
46010409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatAdd                     0      0.00%     29.61% # attempts to use FU when none available
46110409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCmp                     0      0.00%     29.61% # attempts to use FU when none available
46210409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCvt                     0      0.00%     29.61% # attempts to use FU when none available
46310409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatMult                    0      0.00%     29.61% # attempts to use FU when none available
46410409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatDiv                     0      0.00%     29.61% # attempts to use FU when none available
46510409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatSqrt                    0      0.00%     29.61% # attempts to use FU when none available
46610409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAdd                      0      0.00%     29.61% # attempts to use FU when none available
46710409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     29.61% # attempts to use FU when none available
46810409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAlu                      0      0.00%     29.61% # attempts to use FU when none available
46910409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCmp                      0      0.00%     29.61% # attempts to use FU when none available
47010409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCvt                      0      0.00%     29.61% # attempts to use FU when none available
47110409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMisc                     0      0.00%     29.61% # attempts to use FU when none available
47210409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMult                     0      0.00%     29.61% # attempts to use FU when none available
47310409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     29.61% # attempts to use FU when none available
47410409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShift                    0      0.00%     29.61% # attempts to use FU when none available
47510409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     29.61% # attempts to use FU when none available
47610409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdSqrt                     0      0.00%     29.61% # attempts to use FU when none available
47710409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     29.61% # attempts to use FU when none available
47810409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     29.61% # attempts to use FU when none available
47910409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     29.61% # attempts to use FU when none available
48010409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     29.61% # attempts to use FU when none available
48110409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     29.61% # attempts to use FU when none available
48210409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     29.61% # attempts to use FU when none available
48310409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMult                0      0.00%     29.61% # attempts to use FU when none available
48410409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     29.61% # attempts to use FU when none available
48510409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     29.61% # attempts to use FU when none available
48610409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemRead                    482     32.66%     62.26% # attempts to use FU when none available
48710409Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemWrite                   557     37.74%    100.00% # attempts to use FU when none available
4888317SN/Asystem.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
4898317SN/Asystem.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
4908317SN/Asystem.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
49110409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntAlu                  4533     62.59%     62.59% # Type of FU issued
49210409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntMult                    6      0.08%     62.68% # Type of FU issued
49310409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntDiv                     0      0.00%     62.68% # Type of FU issued
49410409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     62.68% # Type of FU issued
49510409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     62.68% # Type of FU issued
49610409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     62.68% # Type of FU issued
49710409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatMult                  0      0.00%     62.68% # Type of FU issued
49810409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     62.68% # Type of FU issued
49910409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     62.68% # Type of FU issued
50010409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     62.68% # Type of FU issued
50110409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     62.68% # Type of FU issued
50210409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     62.68% # Type of FU issued
50310409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     62.68% # Type of FU issued
50410409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     62.68% # Type of FU issued
50510409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     62.68% # Type of FU issued
50610409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMult                   0      0.00%     62.68% # Type of FU issued
50710409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     62.68% # Type of FU issued
50810409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShift                  0      0.00%     62.68% # Type of FU issued
50910409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     62.68% # Type of FU issued
51010409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     62.68% # Type of FU issued
51110409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     62.68% # Type of FU issued
51210409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     62.68% # Type of FU issued
51310409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     62.68% # Type of FU issued
51410409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     62.68% # Type of FU issued
51510409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     62.68% # Type of FU issued
51610409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMisc              3      0.04%     62.72% # Type of FU issued
51710409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     62.72% # Type of FU issued
51810409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     62.72% # Type of FU issued
51910409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     62.72% # Type of FU issued
52010409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemRead                 1613     22.27%     84.99% # Type of FU issued
52110409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemWrite                1087     15.01%    100.00% # Type of FU issued
5228317SN/Asystem.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
5238317SN/Asystem.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
52410409Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::total                   7242                       # Type of FU issued
52510409Sandreas.hansson@arm.comsystem.cpu.iq.rate                           0.305312                       # Inst issue rate
52610409Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_cnt                        1476                       # FU busy when requested
52710409Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_rate                   0.203811                       # FU busy rate (busy events/executed inst)
52810409Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_reads              32865                       # Number of integer instruction queue reads
52910409Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_writes             11527                       # Number of integer instruction queue writes
53010409Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_wakeup_accesses         6638                       # Number of integer instruction queue wakeup accesses
53110409Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_reads                  45                       # Number of floating instruction queue reads
53210409Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_writes                 18                       # Number of floating instruction queue writes
53310409Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_wakeup_accesses           16                       # Number of floating instruction queue wakeup accesses
53410409Sandreas.hansson@arm.comsystem.cpu.iq.int_alu_accesses                   8689                       # Number of integer alu accesses
53510409Sandreas.hansson@arm.comsystem.cpu.iq.fp_alu_accesses                      29                       # Number of floating point alu accesses
53610409Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.forwLoads               15                       # Number of loads that had data forwarded from stores
5378317SN/Asystem.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
53810409Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedLoads          797                       # Number of loads squashed
53910409Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.ignoredResponses            1                       # Number of memory responses ignored because the instruction is squashed
54010409Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.memOrderViolation            7                       # Number of memory ordering violations
54110409Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedStores          357                       # Number of stores squashed
5428317SN/Asystem.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
5438317SN/Asystem.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
54410409Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.rescheduledLoads            7                       # Number of loads that were rescheduled
54510409Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.cacheBlocked            23                       # Number of times an access to memory failed due to the cache being blocked
5468317SN/Asystem.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
54710409Sandreas.hansson@arm.comsystem.cpu.iew.iewSquashCycles                    369                       # Number of cycles IEW is squashing
54810409Sandreas.hansson@arm.comsystem.cpu.iew.iewBlockCycles                     705                       # Number of cycles IEW is blocking
54910409Sandreas.hansson@arm.comsystem.cpu.iew.iewUnblockCycles                   159                       # Number of cycles IEW is unblocking
55010409Sandreas.hansson@arm.comsystem.cpu.iew.iewDispatchedInsts                8571                       # Number of instructions dispatched to IQ
55110409Sandreas.hansson@arm.comsystem.cpu.iew.iewDispSquashedInsts                 0                       # Number of squashed instructions skipped by dispatch
55210409Sandreas.hansson@arm.comsystem.cpu.iew.iewDispLoadInsts                  1824                       # Number of dispatched load instructions
55310409Sandreas.hansson@arm.comsystem.cpu.iew.iewDispStoreInsts                 1295                       # Number of dispatched store instructions
55410409Sandreas.hansson@arm.comsystem.cpu.iew.iewDispNonSpecInsts                 28                       # Number of dispatched non-speculative instructions
55510409Sandreas.hansson@arm.comsystem.cpu.iew.iewIQFullEvents                      6                       # Number of times the IQ has become full, causing a stall
55610409Sandreas.hansson@arm.comsystem.cpu.iew.iewLSQFullEvents                   151                       # Number of times the LSQ has become full, causing a stall
55710409Sandreas.hansson@arm.comsystem.cpu.iew.memOrderViolationEvents              7                       # Number of memory order violations
55810409Sandreas.hansson@arm.comsystem.cpu.iew.predictedTakenIncorrect             68                       # Number of branches that were predicted taken incorrectly
55910409Sandreas.hansson@arm.comsystem.cpu.iew.predictedNotTakenIncorrect          294                       # Number of branches that were predicted not taken incorrectly
56010409Sandreas.hansson@arm.comsystem.cpu.iew.branchMispredicts                  362                       # Number of branch mispredicts detected at execute
56110409Sandreas.hansson@arm.comsystem.cpu.iew.iewExecutedInsts                  6828                       # Number of executed instructions
56210409Sandreas.hansson@arm.comsystem.cpu.iew.iewExecLoadInsts                  1428                       # Number of load instructions executed
56310409Sandreas.hansson@arm.comsystem.cpu.iew.iewExecSquashedInsts               414                       # Number of squashed instructions skipped in execute
5648317SN/Asystem.cpu.iew.exec_swp                             0                       # number of swp insts executed
56510409Sandreas.hansson@arm.comsystem.cpu.iew.exec_nop                            14                       # number of nop insts executed
56610409Sandreas.hansson@arm.comsystem.cpu.iew.exec_refs                         2449                       # number of memory reference insts executed
56710409Sandreas.hansson@arm.comsystem.cpu.iew.exec_branches                     1283                       # Number of branches executed
56810409Sandreas.hansson@arm.comsystem.cpu.iew.exec_stores                       1021                       # Number of stores executed
56910409Sandreas.hansson@arm.comsystem.cpu.iew.exec_rate                     0.287858                       # Inst execution rate
57010409Sandreas.hansson@arm.comsystem.cpu.iew.wb_sent                           6699                       # cumulative count of insts sent to commit
57110409Sandreas.hansson@arm.comsystem.cpu.iew.wb_count                          6654                       # cumulative count of insts written-back
57210409Sandreas.hansson@arm.comsystem.cpu.iew.wb_producers                      3045                       # num instructions producing a value
57310409Sandreas.hansson@arm.comsystem.cpu.iew.wb_consumers                      5519                       # num instructions consuming a value
5748317SN/Asystem.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
57510409Sandreas.hansson@arm.comsystem.cpu.iew.wb_rate                       0.280523                       # insts written-back per cycle
57610409Sandreas.hansson@arm.comsystem.cpu.iew.wb_fanout                     0.551730                       # average fanout of values written-back
5778317SN/Asystem.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
57810409Sandreas.hansson@arm.comsystem.cpu.commit.commitSquashedInsts            2714                       # The number of squashed insts skipped by commit
5799459Ssaidi@eecs.umich.edusystem.cpu.commit.commitNonSpecStalls              37                       # The number of times commit has been forced to stall to communicate backwards
58010409Sandreas.hansson@arm.comsystem.cpu.commit.branchMispredicts               348                       # The number of times a branch was mispredicted
58110409Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::samples        16184                       # Number of insts commited each cycle
58210409Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::mean     0.332242                       # Number of insts commited each cycle
58310409Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::stdev     0.986798                       # Number of insts commited each cycle
5848317SN/Asystem.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
58510409Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::0        13581     83.92%     83.92% # Number of insts commited each cycle
58610409Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::1         1345      8.31%     92.23% # Number of insts commited each cycle
58710409Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::2          599      3.70%     95.93% # Number of insts commited each cycle
58810409Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::3          281      1.74%     97.66% # Number of insts commited each cycle
58910409Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::4          168      1.04%     98.70% # Number of insts commited each cycle
59010409Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::5           78      0.48%     99.18% # Number of insts commited each cycle
59110409Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::6           47      0.29%     99.47% # Number of insts commited each cycle
59210409Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::7           33      0.20%     99.68% # Number of insts commited each cycle
59310409Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::8           52      0.32%    100.00% # Number of insts commited each cycle
5948317SN/Asystem.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
5958317SN/Asystem.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
5968317SN/Asystem.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
59710409Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::total        16184                       # Number of insts commited each cycle
5989459Ssaidi@eecs.umich.edusystem.cpu.commit.committedInsts                 4591                       # Number of instructions committed
59910352Sandreas.hansson@arm.comsystem.cpu.commit.committedOps                   5377                       # Number of ops (including micro ops) committed
6008317SN/Asystem.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
60110352Sandreas.hansson@arm.comsystem.cpu.commit.refs                           1965                       # Number of memory references committed
60210352Sandreas.hansson@arm.comsystem.cpu.commit.loads                          1027                       # Number of loads committed
6038317SN/Asystem.cpu.commit.membars                          12                       # Number of memory barriers committed
6049459Ssaidi@eecs.umich.edusystem.cpu.commit.branches                       1007                       # Number of branches committed
6058317SN/Asystem.cpu.commit.fp_insts                         16                       # Number of committed floating point instructions.
60610352Sandreas.hansson@arm.comsystem.cpu.commit.int_insts                      4624                       # Number of committed integer instructions.
6078317SN/Asystem.cpu.commit.function_calls                   82                       # Number of function calls committed.
60810220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::No_OpClass            0      0.00%      0.00% # Class of committed instruction
60910352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IntAlu             3405     63.33%     63.33% # Class of committed instruction
61010352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IntMult               4      0.07%     63.40% # Class of committed instruction
61110352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IntDiv                0      0.00%     63.40% # Class of committed instruction
61210352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatAdd              0      0.00%     63.40% # Class of committed instruction
61310352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatCmp              0      0.00%     63.40% # Class of committed instruction
61410352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatCvt              0      0.00%     63.40% # Class of committed instruction
61510352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatMult             0      0.00%     63.40% # Class of committed instruction
61610352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatDiv              0      0.00%     63.40% # Class of committed instruction
61710352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatSqrt             0      0.00%     63.40% # Class of committed instruction
61810352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdAdd               0      0.00%     63.40% # Class of committed instruction
61910352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     63.40% # Class of committed instruction
62010352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdAlu               0      0.00%     63.40% # Class of committed instruction
62110352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdCmp               0      0.00%     63.40% # Class of committed instruction
62210352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdCvt               0      0.00%     63.40% # Class of committed instruction
62310352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdMisc              0      0.00%     63.40% # Class of committed instruction
62410352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdMult              0      0.00%     63.40% # Class of committed instruction
62510352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     63.40% # Class of committed instruction
62610352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdShift             0      0.00%     63.40% # Class of committed instruction
62710352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     63.40% # Class of committed instruction
62810352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdSqrt              0      0.00%     63.40% # Class of committed instruction
62910352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     63.40% # Class of committed instruction
63010352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     63.40% # Class of committed instruction
63110352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     63.40% # Class of committed instruction
63210352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     63.40% # Class of committed instruction
63310352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     63.40% # Class of committed instruction
63410352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatMisc            3      0.06%     63.46% # Class of committed instruction
63510352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     63.46% # Class of committed instruction
63610352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     63.46% # Class of committed instruction
63710352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     63.46% # Class of committed instruction
63810352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::MemRead            1027     19.10%     82.56% # Class of committed instruction
63910352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::MemWrite            938     17.44%    100.00% # Class of committed instruction
64010220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
64110220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
64210352Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::total              5377                       # Class of committed instruction
64310409Sandreas.hansson@arm.comsystem.cpu.commit.bw_lim_events                    52                       # number cycles where commit BW limit reached
6448317SN/Asystem.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
64510409Sandreas.hansson@arm.comsystem.cpu.rob.rob_reads                        24066                       # The number of ROB reads
64610488Snilay@cs.wisc.edusystem.cpu.rob.rob_writes                       16750                       # The number of ROB writes
64710409Sandreas.hansson@arm.comsystem.cpu.timesIdled                             138                       # Number of times that the entire CPU went into an idle state and unscheduled itself
64810409Sandreas.hansson@arm.comsystem.cpu.idleCycles                            6973                       # Total number of cycles that the CPU has spent unscheduled due to idling
6499459Ssaidi@eecs.umich.edusystem.cpu.committedInsts                        4591                       # Number of Instructions Simulated
65010352Sandreas.hansson@arm.comsystem.cpu.committedOps                          5377                       # Number of Ops (including micro ops) Simulated
65110409Sandreas.hansson@arm.comsystem.cpu.cpi                               5.166630                       # CPI: Cycles Per Instruction
65210409Sandreas.hansson@arm.comsystem.cpu.cpi_total                         5.166630                       # CPI: Total CPI of All Threads
65310409Sandreas.hansson@arm.comsystem.cpu.ipc                               0.193550                       # IPC: Instructions Per Cycle
65410409Sandreas.hansson@arm.comsystem.cpu.ipc_total                         0.193550                       # IPC: Total IPC of All Threads
65510488Snilay@cs.wisc.edusystem.cpu.int_regfile_reads                     6787                       # number of integer regfile reads
65610409Sandreas.hansson@arm.comsystem.cpu.int_regfile_writes                    3839                       # number of integer regfile writes
65710409Sandreas.hansson@arm.comsystem.cpu.fp_regfile_reads                        16                       # number of floating regfile reads
65810409Sandreas.hansson@arm.comsystem.cpu.cc_regfile_reads                     24301                       # number of cc regfile reads
65910409Sandreas.hansson@arm.comsystem.cpu.cc_regfile_writes                     2919                       # number of cc regfile writes
66010409Sandreas.hansson@arm.comsystem.cpu.misc_regfile_reads                    2642                       # number of misc regfile reads
6619459Ssaidi@eecs.umich.edusystem.cpu.misc_regfile_writes                     24                       # number of misc regfile writes
66210409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadReq            408                       # Transaction distribution
66310409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadResp           407                       # Transaction distribution
66410409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::HardPFReq         1026                       # Transaction distribution
66510409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExReq           40                       # Transaction distribution
66610409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExResp           40                       # Transaction distribution
66710409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side          608                       # Packet count per connected master and slave (bytes)
66810409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          287                       # Packet count per connected master and slave (bytes)
66910409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count::total               895                       # Packet count per connected master and slave (bytes)
67010409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        19456                       # Cumulative packet size per connected master and slave (bytes)
67110409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side         9152                       # Cumulative packet size per connected master and slave (bytes)
67210409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size::total              28608                       # Cumulative packet size per connected master and slave (bytes)
67310409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoops                        1026                       # Total snoops (count)
67410409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::samples         1474                       # Request fanout histogram
67510409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::mean        5.696065                       # Request fanout histogram
67610409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::stdev       0.460111                       # Request fanout histogram
67710409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
67810409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::0                  0      0.00%      0.00% # Request fanout histogram
67910409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::1                  0      0.00%      0.00% # Request fanout histogram
68010409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::2                  0      0.00%      0.00% # Request fanout histogram
68110409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::3                  0      0.00%      0.00% # Request fanout histogram
68210409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::4                  0      0.00%      0.00% # Request fanout histogram
68310409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::5                448     30.39%     30.39% # Request fanout histogram
68410409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::6               1026     69.61%    100.00% # Request fanout histogram
68510409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
68610409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::min_value            5                       # Request fanout histogram
68710409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::max_value            6                       # Request fanout histogram
68810409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::total           1474                       # Request fanout histogram
68910409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.occupancy         224000                       # Layer occupancy (ticks)
69010409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.utilization          1.9                       # Layer utilization (%)
69110409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.occupancy        461250                       # Layer occupancy (ticks)
69210409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.utilization          3.9                       # Layer utilization (%)
69310409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.occupancy        223747                       # Layer occupancy (ticks)
69410409Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.utilization          1.9                       # Layer utilization (%)
69510409Sandreas.hansson@arm.comsystem.cpu.icache.tags.replacements                47                       # number of replacements
69610409Sandreas.hansson@arm.comsystem.cpu.icache.tags.tagsinuse           138.950029                       # Cycle average of tags in use
69710409Sandreas.hansson@arm.comsystem.cpu.icache.tags.total_refs                3784                       # Total number of references to valid blocks.
69810409Sandreas.hansson@arm.comsystem.cpu.icache.tags.sampled_refs               304                       # Sample count of references to valid blocks.
69910409Sandreas.hansson@arm.comsystem.cpu.icache.tags.avg_refs             12.447368                       # Average number of references to valid blocks.
7009838Sandreas.hansson@arm.comsystem.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
70110409Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_blocks::cpu.inst   138.950029                       # Average occupied blocks per requestor
70210409Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::cpu.inst     0.271387                       # Average percentage of cache occupancy
70310409Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::total     0.271387                       # Average percentage of cache occupancy
70410409Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_task_id_blocks::1024          257                       # Occupied blocks per task id
70510409Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::0          228                       # Occupied blocks per task id
70610409Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::1           29                       # Occupied blocks per task id
70710409Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_task_id_percent::1024     0.501953                       # Percentage of cache occupancy per task id
70810409Sandreas.hansson@arm.comsystem.cpu.icache.tags.tag_accesses              8536                       # Number of tag accesses
70910409Sandreas.hansson@arm.comsystem.cpu.icache.tags.data_accesses             8536                       # Number of data accesses
71010409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::cpu.inst         3784                       # number of ReadReq hits
71110409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::total            3784                       # number of ReadReq hits
71210409Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::cpu.inst          3784                       # number of demand (read+write) hits
71310409Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::total             3784                       # number of demand (read+write) hits
71410409Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::cpu.inst         3784                       # number of overall hits
71510409Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::total            3784                       # number of overall hits
71610409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::cpu.inst          332                       # number of ReadReq misses
71710409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::total           332                       # number of ReadReq misses
71810409Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::cpu.inst          332                       # number of demand (read+write) misses
71910409Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::total            332                       # number of demand (read+write) misses
72010409Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::cpu.inst          332                       # number of overall misses
72110409Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::total           332                       # number of overall misses
72210409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::cpu.inst      7426247                       # number of ReadReq miss cycles
72310409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::total      7426247                       # number of ReadReq miss cycles
72410409Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::cpu.inst      7426247                       # number of demand (read+write) miss cycles
72510409Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::total      7426247                       # number of demand (read+write) miss cycles
72610409Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::cpu.inst      7426247                       # number of overall miss cycles
72710409Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::total      7426247                       # number of overall miss cycles
72810409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::cpu.inst         4116                       # number of ReadReq accesses(hits+misses)
72910409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::total         4116                       # number of ReadReq accesses(hits+misses)
73010409Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::cpu.inst         4116                       # number of demand (read+write) accesses
73110409Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::total         4116                       # number of demand (read+write) accesses
73210409Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::cpu.inst         4116                       # number of overall (read+write) accesses
73310409Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::total         4116                       # number of overall (read+write) accesses
73410409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::cpu.inst     0.080661                       # miss rate for ReadReq accesses
73510409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::total     0.080661                       # miss rate for ReadReq accesses
73610409Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::cpu.inst     0.080661                       # miss rate for demand accesses
73710409Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::total     0.080661                       # miss rate for demand accesses
73810409Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::cpu.inst     0.080661                       # miss rate for overall accesses
73910409Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::total     0.080661                       # miss rate for overall accesses
74010409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 22368.213855                       # average ReadReq miss latency
74110409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::total 22368.213855                       # average ReadReq miss latency
74210409Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::cpu.inst 22368.213855                       # average overall miss latency
74310409Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::total 22368.213855                       # average overall miss latency
74410409Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::cpu.inst 22368.213855                       # average overall miss latency
74510409Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::total 22368.213855                       # average overall miss latency
74610409Sandreas.hansson@arm.comsystem.cpu.icache.blocked_cycles::no_mshrs         1112                       # number of cycles access was blocked
7478317SN/Asystem.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
74810409Sandreas.hansson@arm.comsystem.cpu.icache.blocked::no_mshrs                66                       # number of cycles access was blocked
7498317SN/Asystem.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
75010409Sandreas.hansson@arm.comsystem.cpu.icache.avg_blocked_cycles::no_mshrs    16.848485                       # average number of cycles each access was blocked
7518983Snate@binkert.orgsystem.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
7528317SN/Asystem.cpu.icache.fast_writes                       0                       # number of fast writes performed
7538317SN/Asystem.cpu.icache.cache_copies                      0                       # number of cache copies performed
75410409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::cpu.inst           28                       # number of ReadReq MSHR hits
75510409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::total           28                       # number of ReadReq MSHR hits
75610409Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::cpu.inst           28                       # number of demand (read+write) MSHR hits
75710409Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::total           28                       # number of demand (read+write) MSHR hits
75810409Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::cpu.inst           28                       # number of overall MSHR hits
75910409Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::total           28                       # number of overall MSHR hits
76010409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::cpu.inst          304                       # number of ReadReq MSHR misses
76110409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::total          304                       # number of ReadReq MSHR misses
76210409Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::cpu.inst          304                       # number of demand (read+write) MSHR misses
76310409Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::total          304                       # number of demand (read+write) MSHR misses
76410409Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::cpu.inst          304                       # number of overall MSHR misses
76510409Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::total          304                       # number of overall MSHR misses
76610409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst      6489997                       # number of ReadReq MSHR miss cycles
76710409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::total      6489997                       # number of ReadReq MSHR miss cycles
76810409Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::cpu.inst      6489997                       # number of demand (read+write) MSHR miss cycles
76910409Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::total      6489997                       # number of demand (read+write) MSHR miss cycles
77010409Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::cpu.inst      6489997                       # number of overall MSHR miss cycles
77110409Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::total      6489997                       # number of overall MSHR miss cycles
77210409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.073858                       # mshr miss rate for ReadReq accesses
77310409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::total     0.073858                       # mshr miss rate for ReadReq accesses
77410409Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.073858                       # mshr miss rate for demand accesses
77510409Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::total     0.073858                       # mshr miss rate for demand accesses
77610409Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.073858                       # mshr miss rate for overall accesses
77710409Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::total     0.073858                       # mshr miss rate for overall accesses
77810409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 21348.674342                       # average ReadReq mshr miss latency
77910409Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::total 21348.674342                       # average ReadReq mshr miss latency
78010409Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 21348.674342                       # average overall mshr miss latency
78110409Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::total 21348.674342                       # average overall mshr miss latency
78210409Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 21348.674342                       # average overall mshr miss latency
78310409Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::total 21348.674342                       # average overall mshr miss latency
7848317SN/Asystem.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
78510409Sandreas.hansson@arm.comsystem.cpu.l2cache.prefetcher.prefetcher.num_hwpf_identified         2346                       # number of hwpf identified
78610409Sandreas.hansson@arm.comsystem.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_mshr          489                       # number of hwpf that were already in mshr
78710409Sandreas.hansson@arm.comsystem.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_cache         1139                       # number of hwpf that were already in the cache
78810409Sandreas.hansson@arm.comsystem.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_prefetcher           86                       # number of hwpf that were already in the prefetch queue
78910409Sandreas.hansson@arm.comsystem.cpu.l2cache.prefetcher.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
79010409Sandreas.hansson@arm.comsystem.cpu.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit           29                       # number of hwpf removed because MSHR allocated
79110409Sandreas.hansson@arm.comsystem.cpu.l2cache.prefetcher.prefetcher.num_hwpf_issued          603                       # number of hwpf issued
79210409Sandreas.hansson@arm.comsystem.cpu.l2cache.prefetcher.prefetcher.num_hwpf_span_page          198                       # number of hwpf spanning a virtual page
79310409Sandreas.hansson@arm.comsystem.cpu.l2cache.prefetcher.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
7949838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.replacements                0                       # number of replacements
79510409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tagsinuse          370.948422                       # Cycle average of tags in use
79610409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.total_refs                270                       # Total number of references to valid blocks.
79710409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.sampled_refs              691                       # Sample count of references to valid blocks.
79810409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.avg_refs             0.390738                       # Average number of references to valid blocks.
7999838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
80010409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.inst    30.449811                       # Average occupied blocks per requestor
80110409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.data    36.598805                       # Average occupied blocks per requestor
80210409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher   303.899806                       # Average occupied blocks per requestor
80310409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.inst     0.001859                       # Average percentage of cache occupancy
80410409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.data     0.002234                       # Average percentage of cache occupancy
80510409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher     0.018549                       # Average percentage of cache occupancy
80610409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::total     0.022641                       # Average percentage of cache occupancy
80710409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_blocks::1022          570                       # Occupied blocks per task id
80810409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_blocks::1024          121                       # Occupied blocks per task id
80910409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1022::0          471                       # Occupied blocks per task id
81010409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1022::1           99                       # Occupied blocks per task id
81110409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::0           92                       # Occupied blocks per task id
81210409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::1           29                       # Occupied blocks per task id
81310409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_percent::1022     0.034790                       # Percentage of cache occupancy per task id
81410409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_percent::1024     0.007385                       # Percentage of cache occupancy per task id
81510409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tag_accesses             7899                       # Number of tag accesses
81610409Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.data_accesses            7899                       # Number of data accesses
81710409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::cpu.inst          234                       # number of ReadReq hits
81810409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::cpu.data           35                       # number of ReadReq hits
81910409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::total            269                       # number of ReadReq hits
82010409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_hits::cpu.data           11                       # number of ReadExReq hits
82110409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_hits::total           11                       # number of ReadExReq hits
82210409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.inst          234                       # number of demand (read+write) hits
82310409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.data           46                       # number of demand (read+write) hits
82410409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::total             280                       # number of demand (read+write) hits
82510409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.inst          234                       # number of overall hits
82610409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.data           46                       # number of overall hits
82710409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::total            280                       # number of overall hits
82810409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.inst           70                       # number of ReadReq misses
82910409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.data           69                       # number of ReadReq misses
83010409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::total          139                       # number of ReadReq misses
83110409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::cpu.data           29                       # number of ReadExReq misses
83210409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::total           29                       # number of ReadExReq misses
83310409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.inst           70                       # number of demand (read+write) misses
83410409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.data           98                       # number of demand (read+write) misses
83510409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::total           168                       # number of demand (read+write) misses
83610409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.inst           70                       # number of overall misses
83710409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.data           98                       # number of overall misses
83810409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::total          168                       # number of overall misses
83910409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.inst      4724750                       # number of ReadReq miss cycles
84010409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.data      5170750                       # number of ReadReq miss cycles
84110409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::total      9895500                       # number of ReadReq miss cycles
84210409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::cpu.data      2577500                       # number of ReadExReq miss cycles
84310409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::total      2577500                       # number of ReadExReq miss cycles
84410409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.inst      4724750                       # number of demand (read+write) miss cycles
84510409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.data      7748250                       # number of demand (read+write) miss cycles
84610409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::total     12473000                       # number of demand (read+write) miss cycles
84710409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.inst      4724750                       # number of overall miss cycles
84810409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.data      7748250                       # number of overall miss cycles
84910409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::total     12473000                       # number of overall miss cycles
85010409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.inst          304                       # number of ReadReq accesses(hits+misses)
85110409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.data          104                       # number of ReadReq accesses(hits+misses)
85210409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::total          408                       # number of ReadReq accesses(hits+misses)
85310409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::cpu.data           40                       # number of ReadExReq accesses(hits+misses)
85410409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::total           40                       # number of ReadExReq accesses(hits+misses)
85510409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.inst          304                       # number of demand (read+write) accesses
85610409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.data          144                       # number of demand (read+write) accesses
85710409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::total          448                       # number of demand (read+write) accesses
85810409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.inst          304                       # number of overall (read+write) accesses
85910409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.data          144                       # number of overall (read+write) accesses
86010409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::total          448                       # number of overall (read+write) accesses
86110409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.230263                       # miss rate for ReadReq accesses
86210409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.663462                       # miss rate for ReadReq accesses
86310409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::total     0.340686                       # miss rate for ReadReq accesses
86410409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.725000                       # miss rate for ReadExReq accesses
86510409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_rate::total     0.725000                       # miss rate for ReadExReq accesses
86610409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.inst     0.230263                       # miss rate for demand accesses
86710409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.data     0.680556                       # miss rate for demand accesses
86810409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::total     0.375000                       # miss rate for demand accesses
86910409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.inst     0.230263                       # miss rate for overall accesses
87010409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.data     0.680556                       # miss rate for overall accesses
87110409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::total     0.375000                       # miss rate for overall accesses
87210409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 67496.428571                       # average ReadReq miss latency
87310409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 74938.405797                       # average ReadReq miss latency
87410409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::total 71190.647482                       # average ReadReq miss latency
87510409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 88879.310345                       # average ReadExReq miss latency
87610409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::total 88879.310345                       # average ReadExReq miss latency
87710409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.inst 67496.428571                       # average overall miss latency
87810409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.data 79063.775510                       # average overall miss latency
87910409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::total 74244.047619                       # average overall miss latency
88010409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.inst 67496.428571                       # average overall miss latency
88110409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.data 79063.775510                       # average overall miss latency
88210409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::total 74244.047619                       # average overall miss latency
88310409Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked_cycles::no_mshrs          388                       # number of cycles access was blocked
8849449SAli.Saidi@ARM.comsystem.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
88510409Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked::no_mshrs               17                       # number of cycles access was blocked
8869449SAli.Saidi@ARM.comsystem.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
88710409Sandreas.hansson@arm.comsystem.cpu.l2cache.avg_blocked_cycles::no_mshrs    22.823529                       # average number of cycles each access was blocked
8889449SAli.Saidi@ARM.comsystem.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
8899449SAli.Saidi@ARM.comsystem.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
8909449SAli.Saidi@ARM.comsystem.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
89110409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_hits::cpu.inst           11                       # number of ReadReq MSHR hits
89210409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_hits::cpu.data            6                       # number of ReadReq MSHR hits
89310409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_hits::total           17                       # number of ReadReq MSHR hits
89410409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_hits::cpu.inst           11                       # number of demand (read+write) MSHR hits
89510409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_hits::cpu.data            6                       # number of demand (read+write) MSHR hits
89610409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_hits::total           17                       # number of demand (read+write) MSHR hits
89710409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_hits::cpu.inst           11                       # number of overall MSHR hits
89810409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_hits::cpu.data            6                       # number of overall MSHR hits
89910409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_hits::total           17                       # number of overall MSHR hits
90010409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.inst           59                       # number of ReadReq MSHR misses
90110409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.data           63                       # number of ReadReq MSHR misses
90210409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::total          122                       # number of ReadReq MSHR misses
90310409Sandreas.hansson@arm.comsystem.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher          603                       # number of HardPFReq MSHR misses
90410409Sandreas.hansson@arm.comsystem.cpu.l2cache.HardPFReq_mshr_misses::total          603                       # number of HardPFReq MSHR misses
90510409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           29                       # number of ReadExReq MSHR misses
90610409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_misses::total           29                       # number of ReadExReq MSHR misses
90710409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.inst           59                       # number of demand (read+write) MSHR misses
90810409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.data           92                       # number of demand (read+write) MSHR misses
90910409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::total          151                       # number of demand (read+write) MSHR misses
91010409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.inst           59                       # number of overall MSHR misses
91110409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.data           92                       # number of overall MSHR misses
91210409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher          603                       # number of overall MSHR misses
91310409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::total          754                       # number of overall MSHR misses
91410409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst      3978500                       # number of ReadReq MSHR miss cycles
91510409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data      4478500                       # number of ReadReq MSHR miss cycles
91610409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::total      8457000                       # number of ReadReq MSHR miss cycles
91710409Sandreas.hansson@arm.comsystem.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher     49457864                       # number of HardPFReq MSHR miss cycles
91810409Sandreas.hansson@arm.comsystem.cpu.l2cache.HardPFReq_mshr_miss_latency::total     49457864                       # number of HardPFReq MSHR miss cycles
91910409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      2337500                       # number of ReadExReq MSHR miss cycles
92010409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::total      2337500                       # number of ReadExReq MSHR miss cycles
92110409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.inst      3978500                       # number of demand (read+write) MSHR miss cycles
92210409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.data      6816000                       # number of demand (read+write) MSHR miss cycles
92310409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::total     10794500                       # number of demand (read+write) MSHR miss cycles
92410409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.inst      3978500                       # number of overall MSHR miss cycles
92510409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.data      6816000                       # number of overall MSHR miss cycles
92610409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher     49457864                       # number of overall MSHR miss cycles
92710409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::total     60252364                       # number of overall MSHR miss cycles
92810409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.194079                       # mshr miss rate for ReadReq accesses
92910409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.605769                       # mshr miss rate for ReadReq accesses
93010409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.299020                       # mshr miss rate for ReadReq accesses
93110409Sandreas.hansson@arm.comsystem.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher          inf                       # mshr miss rate for HardPFReq accesses
93210409Sandreas.hansson@arm.comsystem.cpu.l2cache.HardPFReq_mshr_miss_rate::total          inf                       # mshr miss rate for HardPFReq accesses
93310409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.725000                       # mshr miss rate for ReadExReq accesses
93410409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.725000                       # mshr miss rate for ReadExReq accesses
93510409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.194079                       # mshr miss rate for demand accesses
93610409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.638889                       # mshr miss rate for demand accesses
93710409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::total     0.337054                       # mshr miss rate for demand accesses
93810409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.194079                       # mshr miss rate for overall accesses
93910409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.638889                       # mshr miss rate for overall accesses
94010409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher          inf                       # mshr miss rate for overall accesses
94110409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::total     1.683036                       # mshr miss rate for overall accesses
94210409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 67432.203390                       # average ReadReq mshr miss latency
94310409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 71087.301587                       # average ReadReq mshr miss latency
94410409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 69319.672131                       # average ReadReq mshr miss latency
94510409Sandreas.hansson@arm.comsystem.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 82019.674959                       # average HardPFReq mshr miss latency
94610409Sandreas.hansson@arm.comsystem.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 82019.674959                       # average HardPFReq mshr miss latency
94710409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 80603.448276                       # average ReadExReq mshr miss latency
94810409Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 80603.448276                       # average ReadExReq mshr miss latency
94910409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 67432.203390                       # average overall mshr miss latency
95010409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 74086.956522                       # average overall mshr miss latency
95110409Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::total 71486.754967                       # average overall mshr miss latency
95210409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 67432.203390                       # average overall mshr miss latency
95310409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 74086.956522                       # average overall mshr miss latency
95410409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 82019.674959                       # average overall mshr miss latency
95510409Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::total 79910.297082                       # average overall mshr miss latency
9569449SAli.Saidi@ARM.comsystem.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
95710409Sandreas.hansson@arm.comsystem.cpu.dcache.tags.replacements                 1                       # number of replacements
95810409Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tagsinuse            82.309019                       # Cycle average of tags in use
95910409Sandreas.hansson@arm.comsystem.cpu.dcache.tags.total_refs                1894                       # Total number of references to valid blocks.
96010409Sandreas.hansson@arm.comsystem.cpu.dcache.tags.sampled_refs               143                       # Sample count of references to valid blocks.
96110409Sandreas.hansson@arm.comsystem.cpu.dcache.tags.avg_refs             13.244755                       # Average number of references to valid blocks.
9629838Sandreas.hansson@arm.comsystem.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
96310409Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_blocks::cpu.data    82.309019                       # Average occupied blocks per requestor
96410409Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::cpu.data     0.160760                       # Average percentage of cache occupancy
96510409Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::total     0.160760                       # Average percentage of cache occupancy
96610409Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_task_id_blocks::1024          142                       # Occupied blocks per task id
96710409Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::0          112                       # Occupied blocks per task id
96810409Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::1           30                       # Occupied blocks per task id
96910409Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_task_id_percent::1024     0.277344                       # Percentage of cache occupancy per task id
97010409Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tag_accesses              4719                       # Number of tag accesses
97110409Sandreas.hansson@arm.comsystem.cpu.dcache.tags.data_accesses             4719                       # Number of data accesses
97210409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::cpu.data         1158                       # number of ReadReq hits
97310409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::total            1158                       # number of ReadReq hits
97410409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::cpu.data          715                       # number of WriteReq hits
97510409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::total            715                       # number of WriteReq hits
97610409Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_hits::cpu.data           10                       # number of LoadLockedReq hits
97710409Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_hits::total           10                       # number of LoadLockedReq hits
9789459Ssaidi@eecs.umich.edusystem.cpu.dcache.StoreCondReq_hits::cpu.data           11                       # number of StoreCondReq hits
9799459Ssaidi@eecs.umich.edusystem.cpu.dcache.StoreCondReq_hits::total           11                       # number of StoreCondReq hits
98010409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::cpu.data          1873                       # number of demand (read+write) hits
98110409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::total             1873                       # number of demand (read+write) hits
98210409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::cpu.data         1873                       # number of overall hits
98310409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::total            1873                       # number of overall hits
98410409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::cpu.data          194                       # number of ReadReq misses
98510409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::total           194                       # number of ReadReq misses
98610409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::cpu.data          198                       # number of WriteReq misses
98710409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::total          198                       # number of WriteReq misses
9889378Snilay@cs.wisc.edusystem.cpu.dcache.LoadLockedReq_misses::cpu.data            2                       # number of LoadLockedReq misses
9899378Snilay@cs.wisc.edusystem.cpu.dcache.LoadLockedReq_misses::total            2                       # number of LoadLockedReq misses
99010409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::cpu.data          392                       # number of demand (read+write) misses
99110409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::total            392                       # number of demand (read+write) misses
99210409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::cpu.data          392                       # number of overall misses
99310409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::total           392                       # number of overall misses
99410409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::cpu.data     10805495                       # number of ReadReq miss cycles
99510409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::total     10805495                       # number of ReadReq miss cycles
99610409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::cpu.data      8861750                       # number of WriteReq miss cycles
99710409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::total      8861750                       # number of WriteReq miss cycles
99810409Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_latency::cpu.data       152500                       # number of LoadLockedReq miss cycles
99910409Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_latency::total       152500                       # number of LoadLockedReq miss cycles
100010409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::cpu.data     19667245                       # number of demand (read+write) miss cycles
100110409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::total     19667245                       # number of demand (read+write) miss cycles
100210409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::cpu.data     19667245                       # number of overall miss cycles
100310409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::total     19667245                       # number of overall miss cycles
100410409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::cpu.data         1352                       # number of ReadReq accesses(hits+misses)
100510409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::total         1352                       # number of ReadReq accesses(hits+misses)
10069378Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_accesses::cpu.data          913                       # number of WriteReq accesses(hits+misses)
10079378Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_accesses::total          913                       # number of WriteReq accesses(hits+misses)
100810409Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_accesses::cpu.data           12                       # number of LoadLockedReq accesses(hits+misses)
100910409Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_accesses::total           12                       # number of LoadLockedReq accesses(hits+misses)
10109459Ssaidi@eecs.umich.edusystem.cpu.dcache.StoreCondReq_accesses::cpu.data           11                       # number of StoreCondReq accesses(hits+misses)
10119459Ssaidi@eecs.umich.edusystem.cpu.dcache.StoreCondReq_accesses::total           11                       # number of StoreCondReq accesses(hits+misses)
101210409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::cpu.data         2265                       # number of demand (read+write) accesses
101310409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::total         2265                       # number of demand (read+write) accesses
101410409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::cpu.data         2265                       # number of overall (read+write) accesses
101510409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::total         2265                       # number of overall (read+write) accesses
101610409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::cpu.data     0.143491                       # miss rate for ReadReq accesses
101710409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::total     0.143491                       # miss rate for ReadReq accesses
101810409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_rate::cpu.data     0.216867                       # miss rate for WriteReq accesses
101910409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_rate::total     0.216867                       # miss rate for WriteReq accesses
102010409Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.166667                       # miss rate for LoadLockedReq accesses
102110409Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_rate::total     0.166667                       # miss rate for LoadLockedReq accesses
102210409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::cpu.data     0.173068                       # miss rate for demand accesses
102310409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::total     0.173068                       # miss rate for demand accesses
102410409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::cpu.data     0.173068                       # miss rate for overall accesses
102510409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::total     0.173068                       # miss rate for overall accesses
102610409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 55698.427835                       # average ReadReq miss latency
102710409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::total 55698.427835                       # average ReadReq miss latency
102810409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 44756.313131                       # average WriteReq miss latency
102910409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::total 44756.313131                       # average WriteReq miss latency
103010409Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data        76250                       # average LoadLockedReq miss latency
103110409Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_miss_latency::total        76250                       # average LoadLockedReq miss latency
103210409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::cpu.data 50171.543367                       # average overall miss latency
103310409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::total 50171.543367                       # average overall miss latency
103410409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::cpu.data 50171.543367                       # average overall miss latency
103510409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::total 50171.543367                       # average overall miss latency
103610409Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_mshrs           10                       # number of cycles access was blocked
103710409Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_targets          617                       # number of cycles access was blocked
103810409Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_mshrs                 1                       # number of cycles access was blocked
103910409Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_targets              18                       # number of cycles access was blocked
104010409Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_mshrs           10                       # average number of cycles each access was blocked
104110409Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_targets    34.277778                       # average number of cycles each access was blocked
10429378Snilay@cs.wisc.edusystem.cpu.dcache.fast_writes                       0                       # number of fast writes performed
10439378Snilay@cs.wisc.edusystem.cpu.dcache.cache_copies                      0                       # number of cache copies performed
104410409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::cpu.data           90                       # number of ReadReq MSHR hits
104510409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::total           90                       # number of ReadReq MSHR hits
104610409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::cpu.data          158                       # number of WriteReq MSHR hits
104710409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::total          158                       # number of WriteReq MSHR hits
10489378Snilay@cs.wisc.edusystem.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data            2                       # number of LoadLockedReq MSHR hits
10499378Snilay@cs.wisc.edusystem.cpu.dcache.LoadLockedReq_mshr_hits::total            2                       # number of LoadLockedReq MSHR hits
105010409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::cpu.data          248                       # number of demand (read+write) MSHR hits
105110409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::total          248                       # number of demand (read+write) MSHR hits
105210409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::cpu.data          248                       # number of overall MSHR hits
105310409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::total          248                       # number of overall MSHR hits
105410409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::cpu.data          104                       # number of ReadReq MSHR misses
105510409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::total          104                       # number of ReadReq MSHR misses
105610409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::cpu.data           40                       # number of WriteReq MSHR misses
105710409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::total           40                       # number of WriteReq MSHR misses
105810409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::cpu.data          144                       # number of demand (read+write) MSHR misses
105910409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::total          144                       # number of demand (read+write) MSHR misses
106010409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::cpu.data          144                       # number of overall MSHR misses
106110409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::total          144                       # number of overall MSHR misses
106210409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      5492753                       # number of ReadReq MSHR miss cycles
106310409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::total      5492753                       # number of ReadReq MSHR miss cycles
106410409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      2689000                       # number of WriteReq MSHR miss cycles
106510409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::total      2689000                       # number of WriteReq MSHR miss cycles
106610409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::cpu.data      8181753                       # number of demand (read+write) MSHR miss cycles
106710409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::total      8181753                       # number of demand (read+write) MSHR miss cycles
106810409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::cpu.data      8181753                       # number of overall MSHR miss cycles
106910409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::total      8181753                       # number of overall MSHR miss cycles
107010409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.076923                       # mshr miss rate for ReadReq accesses
107110409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::total     0.076923                       # mshr miss rate for ReadReq accesses
107210409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.043812                       # mshr miss rate for WriteReq accesses
107310409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::total     0.043812                       # mshr miss rate for WriteReq accesses
107410409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.063576                       # mshr miss rate for demand accesses
107510409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::total     0.063576                       # mshr miss rate for demand accesses
107610409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.063576                       # mshr miss rate for overall accesses
107710409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::total     0.063576                       # mshr miss rate for overall accesses
107810409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 52814.932692                       # average ReadReq mshr miss latency
107910409Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 52814.932692                       # average ReadReq mshr miss latency
108010409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data        67225                       # average WriteReq mshr miss latency
108110409Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::total        67225                       # average WriteReq mshr miss latency
108210409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 56817.729167                       # average overall mshr miss latency
108310409Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::total 56817.729167                       # average overall mshr miss latency
108410409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 56817.729167                       # average overall mshr miss latency
108510409Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::total 56817.729167                       # average overall mshr miss latency
10869378Snilay@cs.wisc.edusystem.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
10877860SN/A
10887860SN/A---------- End Simulation Statistics   ----------
1089